# Mixed-Signal Dual-Core Control Processor with ARM Cortex-M4/M0 and 16-bit ADCs ### **Preliminary Technical Data** ### ADSP-CM411F/412F/413F/416F/417F/418F/419F #### SYSTEM FEATURES Up to 240 MHz ARM Cortex-M4 with floating-point unit with up to 160K Byte zero-wait-state ECC SRAM Safety based dual independent- core concept Up to 1M Byte high performance ECC FLASH that can execute instructions at near SRAM speed Highest precision, low latency 31-channel analog front end 100 MHz ARM Cortex-M0 supervisor core with 32K Byte zero wait state ECC SRAM Single 3.3 V power supply Static memory controller (SMC) with asynchronous memory interface that supports 8-bit and 16-bit memories Heightened, 24-channel precision pulse PWM unit Four 3<sup>rd</sup> or 4<sup>th</sup> order SINC filters for glueless connection of sigma-delta modulators Hardware based harmonic analysis engine (HAE) Logic block array (LBA) FFT signal spectrum monitor **MATH accelerator and FSAT blocks** Two CAN 2.0B interfaces and up to five UARTs Two serial peripheral interface (SPI compatible) ports Four encoder interfaces, two with frequency division Package options: 176-lead (24 mm imes 24 mm) LQFP\_EP package 210-ball (15 mm × 15 mm) CSP\_BGA package #### ANALOG FRONT END 16-bit A/D converter with 24 multiplexed inputs, supporting 6-way simultaneous sampling and 6-channel conversion in 1.4µ seconds Independent 14-bit, 7-channel auxiliary ADC with seven inputs ADC controllers (ADCCO/ADCC1) and DAC controller (DACC0) 12-bit D/A converter Up to three 2.5 V precision voltage reference outputs (For details, see ADC/DAC/Voltage Reference/Comparator Specifications.) Figure 1. ADSP-CM41xF Block Diagram #### Rev. PrC #### **Document Feedback** Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. ### **TABLE OF CONTENTS** | General Description | Specifications | |--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------| | Analog Front End | Operating Conditions | | Dual-Core System Architecture | Electrical Characteristics | | EmbeddedICE | ADC/DAC/Voltage Reference/Comparator | | Processor Infrastructure | Specifications | | Memory Architecture | Flash Specifications | | System Acceleration | Absolute Maximum Ratings | | Security Features | ESD Caution | | Security Features Disclaimer | Package Information | | Safety Features | Timing Specifications | | Processor Peripherals | Processor Test Conditions | | Clock and Power Management | Output Drive Currents | | System Debug | Environmental Conditions | | Development Tools | ADSP-CM41xF 176-Lead LQFP_EP Lead | | Additional Information | Assignments | | Related Signal Chains | Numerical by Lead Number | | ADSP-CM41xF Detailed Signal Descriptions | Alphabetical by Pin Name | | 176-Lead LQFP_EP Signal Descriptions | ADSP-CM41xF 210-Ball CSP_BGA Ball Assignments 113 | | GPIO Multiplexing for 176-Lead LQFP_EP Package 38 | Numerical by Ball Number | | 210-Ball CSP_BGA Signal Descriptions | Alphabetical by Pin Name | | GPIO Multiplexing for 210-Ball CSP_BGA Package 47 | Outline Dimensions | | ADSP-CM41xF Designer Quick Reference | Pre Release Products | | REVISION HISTORY | | | | Character DAC Constitutions | | 3/2018—Rev. PrB to Rev. PrC | Changes to DAC Specifications 67 | | Changes to System Features 1 | Changes to Comparator Specifications | | Changes to ADSP-CM41xF Block Diagram | Added Table to Flash Specifications | | Changes to Product Features 3 | Changes to Absolute Maximum Ratings | | Changes to PWM Pin Programmable Drive Strength 16 | Changes to Clock and Reset Timing | | Added Floating-Point Saturation (FSAT) Unit | Changes to Power-Up Reset Timing | | Changes to Internal Voltage Regulator Circuit | Changes to Power-Down Timing | | Changes to ADSP-CM41xF Detailed Signal Descriptions . 28 | Changes to SPI Port—Master Timing | | Changes to ADSP-CM412F/CM413F/CM416F/CM417F 176-<br>Lead LQFP_EP Signal Descriptions | Added Table 55, Figure 63, Figure 64, and Figure 65 to PWM— Heightened Precision (HP) Mode Timing 99 | | Changes to ADSP-CM411F/CM418F/CM419F 210-Ball | Changes to Serial Wire Debug (SWD) Timing 103 | | CSP_BGA Signal Descriptions | Changes to | | Changes to ADSP-CM41xF Designer Quick Reference 50 | Debug Interface (JTAG Emulation Port) Timing | | Changes to Operating Conditions | Added ADC Timing 105 | | Changes to Clock Related Operating Conditions | Added Figure 76, Capacitive Loading | | Changes to Electrical Characteristics | Changes to Environmental Conditions | | Changes to ADC Specifications - ADC1 ADC2 65 | | ### **GENERAL DESCRIPTION** The ADSP-CM41xF family of mixed-signal control processors is based on the ARM® Cortex®-M4 processor core with floating-point unit operating at frequencies up to 240 MHz and the ARM® Cortex®-M0 processor core operating at frequencies up to 100 MHz. The processors integrate up to 192K Bytes of SRAM memory with ECC, up to 1M Byte of flash memory with ECC, accelerators and peripherals optimized for motor control and photo-voltaic (PV) inverter control, and an analog module consisting of up to two 16-bit SAR-type ADCs, one 14-bit ADC, and one 12-bit DAC. The ADSP-CM41xF family operates from a single voltage supply, generating its own internal voltage supplies using internal voltage regulators and a simple external transistor circuit. By integrating a rich set of industry leading system functions and memory (shown in Table 1), the ADSP-CM41xF mixed-signal control processors are the platform of choice for next generation applications that require RISC (reduced instruction set computing) programmability and leading edge signal processing in one integrated package. These applications span a wide array of markets in power conversion and include solar PV inverters, motor/power control, and battery charging/control. Table 1 provides the product features shown by generic model. **Table 1. Product Features** | Generic | | SP-<br>411F | | SP- | | SP- | | SP- | | SP- | | SP- | | SP- | |------------------------------------|----------------------------|-------------|-------|-------------------------------------------|------------------------------------------|---------|-----|------------|---------|------------|--------------|-------------------|----------------|------------| | Package Type | _ | | CIVI | <b>CM412F CM413F CM416F</b> 176-Lead LOFP | | | | CM417F | | CM418F | | CM419F<br>all BGA | | | | Processor | 210-Ball BGA 176-Lead LQFP | | | | | | | 21U-D | all DGA | | | | | | | | ١. | SINGLE | CODE. | A D.A. C. | - u4 · · · · · · · · · · · · · · · · · · | 4 | | NIAI C | ODE. AI | 2M C - 114 | hav 144 | A D.A. C | - u+ - \ \ \ \ | 10 | | Processor Type | | | | | B B | 14<br>C | В. | | | | lex-M4,<br>B | | ortex-M | | | M4 Processor Feature Code | A | B | A | B<br>I 120 | _ | | _ | C | C | D | | C | C | D | | M4 L1 SRAM (KB) <sup>1</sup> | 128 | 128 | 128 | 128 | 128 | 160 | 128 | 160 | 160 | 160 | 128 | 160 | 160 | 160 | | M0 L1 SRAM (KB) <sup>2, 3</sup> | 32 | 32 | 32 | 32 | 32 | 32 | 32 | 32 | 32 | 32 | 32 | 32 | 32 | 32 | | M4 L1 Flash (KB) | 256 | 256 | 256 | 256 | 256 | 512 | 256 | 512 | 512 | 1024 | 256 | 512 | 512 | 1024 | | M4 Core Clock (MHz) | 180 | 240 | 180 | 240 | 240 | 240 | 240 | 240 | 240 | 240 | 240 | 240 | 240 | 240 | | M0 Core Clock (MHz) <sup>4</sup> | N/A | N/A | N/A | N/A | N/A | N/A | 100 | 100 | 100 | 100 | 100 | 100 | 100 | 100 | | Analog Functions | | | | | | | | | | | | | | | | 16-bit ADC Simultaneous Sampling | | | | 3 | -Way at | 2.2 Ms | ps | | | | 6 | -Way at | 4.4 Ms | ps | | 16-bit ADC Inputs | 2 | 24 | 2 | 24 | 2 | 24 | 24 | | 2 | .4 | 24 | | 24 | | | 16-bit ADC ENOB | 1 | 1+ | 11+ | | 1. | 3+ | 11+ | | 13+ | | 11+ | | 13+ | | | 14-bit ADC Inputs | | 7 | 7 | | | 7 | 7 | | 7 | | 7 | | 7 | | | DAC Outputs | | 1 | 1 | | 1 | | 1 | | 1 | , | 1 | | 1 | | | FOCP (Fast Overcurrent Protection) | | 3 | 3 | | | 3 | 3 | | 3 | | 3 | | 3 | | | Digital Functions | | | | | | | | | | <u> </u> | | | | | | GPIO (General-Purpose I/O) | 7 | '3 | 7 | <b>'</b> 3 | 7 | 73 | 7 | <b>'</b> 3 | 7 | '3 | 7 | '3 | 7 | <b>'</b> 3 | | PWM (Pulse Width Modulator Out) | 2 | 24 | 24 | | 2 | 24 24 | | 24 | | 24 | | 24 | | | | HAE (Harmonics Analysis Engine) | | 0 | | 0 | | 1 | | 1 | | 1 | | 1 | | 1 | | CORDIC | | 1 | | 1 | | 1 | | 1 | | 1 | | 1 | | 1 | | FFT Arcing Detection | | 0 | | 0 | | 0 | | 1 | | 1 | | 1 | | 1 | | SINC3 or SINC4 Filter Inputs | | 4 | | 4 | | 4 | | 4 | | 4 | | 4 | | 4 | | CAN | | 2 | | 2 | | 2 | | 2 | | 2 | : | 2 | 2 | | | UART | 3 3 | | | | -<br>5 | | 5 | | 5 | | 5 | | 5 | | | SPI | 2 | | | 2 | | 2 | | 2 | | 2 | | 2 | | 2 | | I <sup>2</sup> C | 1 | | | 1 | | 1 | | 1 | | 1 | | 1 | | 1 | | GP Timers (General Purpose) | | 8 | | 8 | | 8 | | 6 | | 6 | | 6 | | 6 | | SPORTs (Serial Ports) | | 1 | | 1 | | 1 | | 1 | | 1 | , | 1 | <b>'</b> | 1 | | 16-Bit EBIU | | '<br>1 | | 1 | | '<br>1 | | 1 | | 1 | , | 1 | | 1 | <sup>1</sup> M4 L1 SRAM memory blocks are accessible from the M0 core as an L2 memory space. Memory protection features are available to regulate access. <sup>&</sup>lt;sup>2</sup>M0 L1 SRAM memory block is available on all models and variants. $<sup>^3\,\</sup>text{M0}\,\text{L1}\,\text{SRAM}$ memory block is accessible from the M4 core as an L2 memory space. <sup>&</sup>lt;sup>4</sup> N/A means not applicable. #### **ANALOG FRONT END** The processors contain one ADC attached to the ARM Cortex-M0 core and two ADCs plus one DAC attached to the ARM Cortex-M4 core. Control of these data converters is simplified by two powerful on-chip analog-to-digital conversion controllers (ADCC) and a digital-to-analog conversion controller (DACC). The ADCC and DACC are integrated seamlessly into the software programming model, and they efficiently manage the configuration and real-time operation of the ADCs and DACs. For technical details, see ADC/DAC/Voltage Reference/Comparator Specifications. The ADCC of the ARM Cortex-M4 core provides the mechanism to control timing and execution of analog sampling events on the ADCs. The ADCC supports up to 6-channel simultaneous sampling (3x each on ADC1, ADC2) and can deliver 6 channels of consecutively and simultaneously sampled ADC data to memory in 1.4 $\mu$ s, or 16 channels sampled consecutively in simultaneous pairs to memory in 3.0 $\mu$ s. Conversion data from the ADCs may be either routed via DMA to memory, or to a destination register read by the processor, or written directly to any destination register without processor intervention (for example to the FFT). The ADCC can be configured so that the two ADCs sample and convert both sets of analog inputs simultaneously or at different times and may be operated in asynchronous or synchronous modes. Full time-matching performance can be achieved in synchronous mode. Likewise, the DACC interfaces to one externally connected DAC and two internally connected threshold DACs, and has the purpose of managing those DACs. Conversion data to the DACs may be either routed from memory through DMA, or from a source register via the processor. Functional operation and programming for the ADCC and DACC are described in detail in the ADSP-CM41x Mixed-Signal Control Processor with ARM Cortex-M4/ARM Cortex-M0 and 16-bit ADCs Hardware Reference. ADC and DAC features and performance specifications differ by processor model. Simplified block diagrams of the ADCC, DACC and the ADCs and DACs are shown in Figure 2, Figure 3, and Figure 4. #### **Considerations for Best Converter Performance** As with any high performance analog/digital circuit, to achieve best performance, good circuit design and board layout practices should be followed. The power supply and its noise bypass (decoupling), ground return paths and pin connections, and analog/digital routing channel paths and signal shielding, are all of first-order consideration. For application hints of design best practice, see Figure 5 and Figure 6 and the ADSP-CM41x Mixed-Signal Control Processor with ARM Cortex-M4/ARM Cortex-M0 and 16-bit ADCs Hardware Reference. For more information about the VREG circuit, see Figure 18, Internal Voltage Regulator Circuit. #### Fast Over Current Protection (FOCP) The fast over current protection (FOCP) block is required to overcome the sampling rate requirement for certain inputs. There are three comparators available. The input of each comparator is connected internally to inputs A0, B0, and C0. The comparators have a common upper threshold (LIMIT\_U) and a common lower threshold (LIMIT\_L), which is set by the internal 8-bit DACs. COMP\_OUT\_A/B/C outputs are user accessible. If one or more comparators are signaling LIMT (availability of COMP\_OUT\_A/B/C), the AFE asserts an interrupt to the processor. #### Analog Front End (AFE) Module The ADC module contains two primary ADCs (ADC1 and ADC2), each with three multiplexed track and hold (T/H) units, which can each sample up to 8 analog inputs per T/H. In addition, the ADC module also contains a fully independent monitor ADC (ADC0) preceded by a 7-input channel multiplexer. See ADC Specifications –ADC0, ADC1, ADC2 for detailed performance specifications. The voltage input range requirement for analog inputs is 0 V to 3.0 V. All analog inputs are of the same single-ended design. As with all single-ended inputs, signals from high impedance sources are the most difficult to control, and depending on the electrical environment, may require an external buffer circuit for signal conditioning (see Figure 7). Precharge buffers are included to assist the external buffers in charging the 25pF input capacitor. The precharge feature may be disabled in software. #### **DAC Module** The DAC is a 12-bit, low power, string DAC design. The output of the DAC is buffered, and can drive an R/C load to either ground or $V_{\rm DD\_ANA}.$ See DAC Specifications for detailed performance specifications. Figure 2. Analog Front End Block Diagram ADSP-CM418F/CM419F Dual-Core, 6-Way Sampling Figure 3. Analog Front End Block Diagram ADSP-CM416F/CM417F Dual-Core, 3-Way Sampling Figure 4. Analog Front End Block Diagram ADSP-CM411F/CM412F/CM413F Single Core, 3-Way Sampling Figure 5. Typical Power Supply Configuration ADSP-CM411F, ADSP-CM412F, ADSP-CM413F, ADSP-CM416F, ADSP-CM417F Figure 6. Typical Power Supply Configuration ADSP-CM418F, ADSP-CM419F Figure 7. Equivalent Single-Ended Input (Simplified) #### **DUAL-CORE SYSTEM ARCHITECTURE** ADSP-CM41xF products may contain one ARM Cortex-M4 core, or may contain two ARM Cortex cores, an ARM Cortex-M4 and an ARM Cortex-M0. In dual-core products, the system architecture is functionally partitioned to allow each core reliable, independent operation (see Figure 8). Using system protection resources (SPUs and SMPUs), the programmer can partition control of the system resources arbitrarily among the two processors, down to the level of individual peripherals and to memory regions. Access to DMA slaves may be similarly regulated. Programmable bus timeout protection guarantees deterministic access completion time between core domains even in the presence of hardware faults in one domain. Each processor is equipped with its own essential infrastructure: local SRAM, a set of communications peripherals (each has at least one universal asynchronous receiver/transmitter (UART), CAN, and SPI,) a trigger routing unit (TRU), a watchdog timer (WDT), a system event controller (SEC), an ADC controller (ADCC) and independent ADCs on the AFE, and a local APB and AXI bus fabric. The mailbox memory provides a shared memory bridge between the two subsystems for semaphores and messages. A number of general-purpose interrupts and triggers cross between subsystems to allow selected communication. The main system AXI fabric provides universal memory interconnect between the two subsystems, displaying a unified memory map to both processors containing all system resources (except those internal to or tightly coupled to the ARM cores). #### ARM Cortex-M0 Core The ARM Cortex-M0 is a 32-bit ultra low gate count reduced instruction set computer (RISC). It uses 32-bit buses for instruction and data. The length of the data can be eight bits, 16 bits, or 32 bits. The length of the instruction word is 16 or 32 bits. The M0 subsystem (see Figure 9) consists of the ARM Cortex-M0 core (see Figure 10), its local M0P platform SRAM, and its own communications peripherals (SPI, UART, CAN), instrumentation (ADCC), and infrastructure (SEC, TRU, WDT). The M0 subsystem operates in its own SCLK0 clock domain at speeds up to 100 MHz. The local AXI fabric supports DMA between the local peripherals and the M0P SRAM, independently from the connection of the M0 processor to the SRAM via the tightly coupled memory AHB bus matrix. The M0P SRAM is protected by SEC\_DED ECC in hardware. The multibank striped construction of the SRAM supports concurrent core and DMA access when no bank conflict occurs. The APB and AXI fabrics of the M0 subsystems are connected to the ADSP-CM41x system, supporting incoming APB and DMA transactions (as DMA slave), as well as outgoing DMA transactions (as DMA master). DMA access latency is bounded by a fixed delay priority shift mechanism. A number of general-purpose trigger and interrupt signals also cross the boundary in both directions The ARM Cortex-M0 controller features are described in the sections found on Page 12. **⊗** ACCESS PROTECTION (SPU, SMPU) **⚠** TIMEOUT PROTECTION Figure 8. ADSP-CM41xF Dual-Core ARM Architecture Figure 9. ARM Cortex-M0 Core Figure 10. ADSP-CM41xF ARM Cortex-M0 Core Memory Subsystem (SCLK0 Clock Domain) ### **Preliminary Technical Data** #### **ARM Cortex-M0 Architecture** - Thumb-2 ISA technology - Upward compatibility to the rest of the Cortex family - 32-cycle multiplier, in designs optimized for low area - NVIC interrupt controller (32 interrupts and 4 priority levels) supporting 75 interrupt sources with auxiliary multiplexing - CoreSight<sup>™</sup> debug, breakpoints, watchpoints, and cross-triggers #### Microarchitecture - 3-stage pipeline with branch speculation - · Low latency interrupt processing - Von Neumann architecture #### ARM Cortex-M4 Core The ARM Cortex-M4 core (Figure 11) is a 32-bit reduced instruction set computer (RISC). It uses 32-bit buses for instruction and data. The length of the data can be 8 bits, 16 bits, or 32 bits. The length of the instruction word is 16 or 32 bits. The M4F core memory subsystem (Figure 12) consists of the M4 core (Figure 11), the main memory group, the MATH/CORDIC co-processor, and the M4P subsystem control/status registers. The M4F subsystem operates in its own CCLK0 clock domain at speeds up to 240 MHz. The main memory group consists of the ECC-protected, 20-way-banked main SRAM, the boot ROM and the dual-banked, ECC-protected flash memory. The main memories support concurrent accesses by any of the three AHB buses of the M4 (ICODE, DCODE, and SYS) and by DMA slave accesses from the system AXI fabric, unless bank access conflicts occur. (System DMA cannot access the boot ROM, however.) DMA access latency is bounded by a programmable priority-shift mechanism. The M4F subsystem also features a MATH/CORDIC co-processor which accelerates IEEE single-precision floating-point transcendental functions. The subsystem connects to the ADSP-CM41x system peripherals and infrastructure by an APB bus bridge for memory-mapped register (MMR) access, and an AXI bus bridge for accesses to the ADSP-CM41x slave memory spaces (SMC, FFT, HAE, and the M0P). The ARM Cortex-M4 controller features are described in the following sections. #### **ARM Cortex-M4 Architecture** - Thumb-2 ISA technology - · DSP and SIMD extensions - Single cycle MAC (Up to $32 \times 32 + 64 \rightarrow 64$ ) - · Hardware divide instructions - · Single precision FPU - NVIC interrupt controller (129 interrupts and 16 priorities) - Memory protection unit (MPU) - Full CoreSight debug, trace, breakpoints, watchpoints, and cross triggers Figure 11. ARM Cortex-M4 Core ### ADSP-CM411F/412F/413F/416F/417F/418F/419F #### Microarchitecture - 3 stage pipeline with branch speculation - Low latency interrupt processing with tail chaining #### **Configurable For Ultra Low Power** - · Deep sleep mode, dynamic power management - · Programmable clock generator unit #### **EmbeddedICE** EmbeddedICE<sup>®</sup> provides integrated on-chip support for the core. The EmbeddedICE module contains the breakpoint and watchpoint registers that allow code to be halted for debugging purposes. These registers are controlled through the JTAG and SWD test ports. When a breakpoint or watchpoint is encountered, the processor halts and enters debug state. Once in a debug state, the processor registers can be inspected as well as the flash/EE, SRAM, and memory-mapped registers. Figure 12. ADSP-CM41xF ARM Cortex-M4 Core Memory Subsystem (CCLK0 Clock Domain) #### PROCESSOR INFRASTRUCTURE The ADSP-CM41xF processor infrastructure supports two types of DMA connections: general-purpose DMA and optimized DMA. The following sections provide information on the primary infrastructure components of the ADSP-CM41xF processors. #### **General-Purpose DMA Controllers (DDEs)** The processor contains 12 peripheral DMA channels using one DDE engine each, plus one memory-to-memory (MDMA) stream with two DDE controllers plus CRC. DDE channels 0-3 (Figure 13) are for peripheral DMA within the M0 subsystem; channels 4-11 are for peripheral DMA within the M4 subsystem, and DDE channels 12-13 are for MDMA (Figure 14). The DMA infrastructure supports concurrent access by DMA masters (peripherals, cores) to slave memory spaces (main and M0 SRAM, off-chip SMC SDRAM, and accelerator embedded memories), in a fully matrixed fashion (Figure 13, Figure 14). The DMA fabrics concurrently support one access per slave memory space per system clock cycle without conflict. Each of the 14 DDE engines contains an independent data FIFO. In peripheral DDEs, one end of each FIFO is connected directly to the peripheral, while the other connects independently to the system fabric. This maximizes real-time peripheral performance, as the peripheral-to-FIFO connection does not consume system bus bandwidth to accept or deliver data to the peripheral. A CRC engine is connected to the MDMA DDEs for validating the contents of data buffers, either during transport or in place (for example, for validating flash memory.) To reflect the peripheral pin multiplexing selections of the user, individual DDEs are similarly multiplexed among up to three peripherals (Figure 14). This allows efficiently supporting a larger number of peripheral DMA endpoints with a smaller number of DDEs, while guaranteeing that for any set of peripherals connected to pins through the pin mux, there are always DDEs available to support them. ### **Preliminary Technical Data** All ADSP-CM41xF processor DDEs support a powerful set of addressing and control options: - 32-bit addressing with 32-bit increments - 1-D or 2-D addressing with independent X, Y counts and offsets - Selectable interrupts on completion of X\_row or XY-array transfer - Descriptor (scatter-gather) DMA mode controlled by arrays or linked lists of descriptors in system memory - Autobuffer mode which continuously transfers data without processor intervention once started - Trigger slave modes which start DMA based on an arbitrary hardware or software TRU event - Trigger master modes which emit TRU triggers upon completion of X-row or XY-array Figure 13. ADSP-CM41xF ARM Cortex-M0 DMA #### **Optimized DMA Controllers** High performance system peripherals and accelerators have different memory handling needs which cannot be met by a centralized, one-size-fits-all DMA controller. In the ADSP-CM41xF processor, the following system elements have integrated DMA capability which is tailored to the specific function of the unit: - ADCC: The ADC controller writes data structures to memory for each timer's multi-sample frame, with an arbitrary layout of samples within the frame as designed by the user. Two or more sample frames can be arranged in a circular buffer, with an interrupt every N frames, or an unconstrained output buffer array of sample frames may be generated, followed by an interrupt upon completion. - SINC: Similarly, the SINC unit writes data structures to memory for each timer, each containing filter output samples for one to four sigma-delta input streams. These frames may be arranged in a circular or linear fashion, with interrupts on each data frame. - FFT: The FFT accelerator not only accepts input timedomain data from any memory master in the system (including the ADCC), but also outputs spectrum data to M4, M0, or SMC memory as each accelerator operation is completed. - DACC: The DAC controller contains a DMA controller for reading output data from memory with 16- or 32-bit stride, in a linear or circular buffer fashion. Interrupts on each data sample may be enabled. #### DMA Concurrency In the processor architectures, the M4 and M0 memories and system fabrics are designed for ensuring high concurrency operation. The SRAM memories are divided into up to 20 independent array banks, with a combination of 4-way LSB-address and up to 5-way MSB-address striping methods. This means that up to four accesses to the SRAMs may all happen concurrently without any stall penalty, including one by system DMA and three by the AHB buses of the M4, provided no two accesses simultaneously contend for the same physical array bank. MSB-striping means that accesses to different 32 KB Figure 14. ADSP-CM41xF ARM Cortex-M4 DMA ranges never cause stalls. LSB-striping means that concurrent accesses within such ranges only rarely conflict with one another (for example, ICODE vs. DCODE accesses.) Further, DMA usually defers to core activity even if a banking access conflict occurs, but in a time-bounded manner. In almost all ARM-Mx code applications, DMA completes within a cycle or two of request without ever causing a processor stall, due to the memory bank partitioning. DMA will stall the processor, however, should a rare Mx application's access pattern impede DMA for longer than a programmable threshold, so that the real-time maximum latency of DMA within the system can be definitively bounded. #### System Event Controller (SEC) The system event controller (SEC) manages the enabling and routing of system fault sources through its integrated fault management unit. There is a separate SEC for each processor core (SEC0 for M0, SEC1 for M4), allowing each core to maintain autonomous hardware monitors for all relevant interrupt and fault sources. The SECs allow each core to enable and prioritize the notification of each fault source, to identify the highest priority active fault, and to coherently mark the end of handling of each event by the core. Non handled events may, after a programmable delay, be selected to cause the assertion of the SYS\_FAULT output, and/or to notify the other core through a TRU trigger that a failure of event processing has occurred. ### **Preliminary Technical Data** The fault/event handling mechanism may be extended to offchip sources as well, by using the bidirectional, open-drain SYS\_FAULT pin. If so enabled, when this pin is externally pulled down, either or both cores can be notified. #### Trigger Routing Unit (TRU) The trigger routing unit (TRU) provides system-level sequence control without core intervention. The TRU maps trigger masters (generators of triggers) to trigger slaves (receivers of triggers). Slave endpoints can be configured to respond to triggers in various ways. Trigger events can also be routed from one TRU to another as general-purpose trigger pulses (GTPs). Common applications enabled by the TRU include, - Initiating the ADC sampling periodically in each pulse width modulation (PWM) period or based on external events - · Controlling functional safety mechanisms - Automatically triggering the start of a DMA sequence after a sequence from another DMA channel completes - Software triggering - Synchronization of concurrent activities #### Trigger Timing Unit (TTU) The trigger timing unit (TTU) provides a flexible mechanism for splitting, delaying, and generating periodic patterns of TRU triggers. Eight TRU outputs can be associated with any of four trigger groups, whose operation is initiated by TRU trigger inputs. A trigger group can be configured as a single-shot pattern, with each assigned trigger output delayed by an independent delay with SYSCLK resolution. Alternatively, any trigger group can be configured for periodic operation, where each assigned trigger output has an independent positive or negative delay which may lead or lag the reference timer. A typical use of the TTU is to precisely control the relative time of the activity of several peripherals. For example, the TTU can be used to synchronize the periodic operation of multiple PWM units with the acquisition of ADC samples at a precise time offset. #### Pin Interrupts (PINT) Every port pin on the processors can request interrupts in either an edge sensitive or a level sensitive manner with programmable polarity. Interrupt functionality is decoupled from GPIO operation. Six system-level interrupt channels (PINT0–PINT5) are reserved for this purpose. Each of these interrupt channels can manage up to 32 interrupt pins. The assignment from pin to interrupt is not performed on a pin by pin basis. Rather, groups of eight pins (half ports) can be flexibly assigned to interrupt channels. Every pin interrupt channel features a special set of 32-bit memory-mapped registers that enable half-port assignment and interrupt management. This includes masking, identification, and clearing of requests. These registers also enable access to the respective pin states and use of the interrupt latches, regardless of whether the interrupt is masked or not. Most control registers feature multiple MMR address entries to write-one-to-set or write-one-to-clear them individually. #### General-Purpose I/O (GPIO) Each general-purpose port pin can be individually controlled by manipulating the port control, status, and interrupt registers: - GPIO direction control register specifies the direction of each individual GPIO pin as input or output. - GPIO control and status registers have a write one to modify mechanism that allows any combination of individual GPIO pins to be modified in a single instruction, without affecting the level of any other GPIO pins. - GPIO interrupt mask registers allow each individual GPIO pin to function as an interrupt to the processors. GPIO pins defined as inputs can be configured to generate hardware interrupts, while output pins can be triggered by software interrupts. - GPIO interrupt sensitivity registers specify whether individual pins are level or edge sensitive and specify, if edge sensitive, whether the rising edge or both the rising and falling edges of the signal are significant. - GPIO pull-up enable registers enable weak, pull-ups on individual pins. #### **PWM Pin Programmable Drive Strength** GPIOs configured as PWM pins support a programmable, two-level drive strength capability to support glueless drive of opto-isolated interface devices. #### Pin Multiplexing The processors support a flexible multiplexing scheme that multiplexes the GPIO pins with various peripherals. A maximum of five peripherals plus GPIO functionality is shared by each GPIO pin. All GPIO pins have a bypass path feature—that is, when the output enable and the input enable of a GPIO pin are both active, the data signal before the pad driver is looped back to the receive path for the same GPIO pin. For more information, see: - GPIO Multiplexing for 210-Ball CSP\_BGA Package - GPIO Multiplexing for 176-Lead LQFP\_EP Package #### **GPIO Pin Safe State Sequence** Each ADSP-CM41xF GPIO supports a fault-safety mechanism by which, upon detection of a serious fault, the pin can be programmed to drive a preselected safe state of 0, 1, or Z. This safe state event can further be programmed to be immediate or delayed in a global delay programmed in approximately 1 $\mu s$ units timed by an on-board RC oscillator. This allows a fault response comprising a two-step sequence of arbitrary pin states, separated by 1 to 15 $\mu s$ . The fault response is completely independent of the processor, the processor clocks (PLL and crystal), and even of the VDDINT supply, and only requires the presence of the 3V VDDEXT supply. ### ADSP-CM411F/412F/413F/416F/417F/418F/419F The serious faults which can be selected to trigger a pin safe state response include: - VMU-detected power supply faults on VDDINT or VDDEXT - OSCWDOG-detected major faults of the system SYS\_CLKIN0 input (missing or wrong harmonic mode) - OCU-detected fine-grained faults of the system clocks or faults of the PLL - Arbitrary hardware-detected faults or software-initiated events routed by the trigger routing unit. As these types of faults may prevent the proper operation of one or both processor cores, these are called unrecoverable faults, and can only be cleared by the assertion of the SYS\_HWRST hard reset pin. #### **MEMORY ARCHITECTURE** The internal and external memory of the ADSP-CM41xF processor is shown in Figure 15 and described in the following sections. #### **ARM Cortex-M4 Memory Subsystem** The memory map of the ADSP-CM41xF family is based on the Cortex-M4 model from ARM. By retaining the standardized memory mapping, it becomes easier to port applications across M4 platforms. Only the physical implementation of memories inside the model differs from other vendors. ADSP-CM41xF application development is typically based on memory blocks across CODE/SRAM and external memory regions. Sufficient internal memory is available via internal SRAM and internal flash. Additional external memory devices may be interfaced via the SMC asynchronous memory port, as well as through the SPI0 serial memory interface. #### **Code Region** Accesses in this region (0x0000\_0000 to 0x1FFF\_FFFF) are performed by the core on its ICODE and DCODE interfaces, and they target the memory resources within the Cortex-M4F platform integration component. - **Boot ROM.** An 8K byte boot ROM executed at system reset. This space supports read-only access by the M4F core only. Note that ROM memory contents cannot be modified by the user. - Internal SRAM Code Region. This memory space contains the application instructions and literal (constant) data which must be executed in real time. It supports read/write access by the M4F core and read/write DMA access by system devices. Internal SRAM can be partitioned between code and data (SRAM region in M4 space) in 32K byte blocks. Access to this region occurs at core clock speed, with no wait states. - Integrated Flash. This memory space includes up to 1M byte of flash memory which holds the user program and constant data. The initial vector table and reset boot vector are located at the base of flash memory. Read access to this region occurs at up to core clock speed, optimized by a powerful flash prefetch unit. The flash memory also includes up to two 4K byte blocks called info blocks. Predefined locations in the info blocks can contain user's security keys for locking debug access to the device as well as controls for boot-time initialization of the device Flash memory can be erased in 4 KB page units, or in mass erase operations. The memory is ECC-protected, supporting writes in 64-bit (8-byte) units. #### **SRAM Region** Accesses in this region (0x2000\_0000 to 0x3FFF\_FFFF) are performed by the ARM Cortex-M4F core on its SYS interface. The SRAM region of the core can otherwise act as a data region for an application. • Internal SRAM Data Region. This space can contain read/write data. Internal SRAM can be partitioned between code and data (SRAM region in M4 space) in 32K byte blocks. Access to this region occurs at core clock speed, with no wait states. It supports read/write access by the M4F core and read/write DMA access by system devices. It supports exclusive memory accesses via the global exclusive access monitor within the Cortex-M4F platform. Bit-banding support is also available. #### **System Memory Spaces** System MMRs. Various system MMRs reside in this region. Bit-banding support is available for MMRs. #### External Asynchronous Parallel Flash/RAM • L2 Asynchronous Memory. Up to 32M byte × 4 banks of external memory can be optionally connected to the asynchronous memory port (SMC). Direct read/write data access is also possible. #### **System Region** Accesses in this region (0xE000\_0000 to 0xF7FF\_FFFF) are performed by the ARM Cortex-M4F core on its SYS interface and are handled within the Cortex-M4F platform. The MPU may be programmed to limit access to this space to privileged mode only. - **CoreSight ROM.** The ROM table entries point to the debug components of the processor. - ARM PPB Peripherals. This space is defined by ARM and occupies the bottom 256K byte of the SYS region (0xE000\_0000 to 0xE004\_0000). The space supports read/write access by the M4F core to the internal peripherals of the ARM core (MPU, ITM, DWT, FPB, SCS, TPIU, ETM) and the CoreSight ROM. It is not accessible by system DMA. - Platform Control Registers. This space has registers within the Cortex-M4F platform integration component that control the ARM core, its memory, and the flash memory controllers. It is accessible by the M4F core via its SYS port (but is not accessible by system DMA). #### Static Memory Controller (SMC) The static memory controller (SMC) is programmed to control up to four blocks of external memories or memory-mapped devices, with flexible timing parameters. Each block occupies a 32 Mb segment regardless of the size of the device used. Figure 15. ADSP-CM41xF ARM Cortex-M4 Memory Map #### **Booting** The processors have two mechanisms for automatically loading internal and external memory after a reset. The boot mode is defined by the SYS\_BMODE[0] input pins. There are two boot modes: boot from flash memory, or load flash from a UART serial port. Because the M0 subsystem does not have a ROM, the M4 must load an M0 application into M0 SRAM before starting the M0. The M0 application can be conveniently stored in flash memory, or it can be loaded from any desired source or communications interface in the ADSP-CM41x system. ### ADSP-CM411F/412F/413F/416F/417F/418F/419F The boot modes are shown in Table 2. These modes are implemented by the SYS\_BMODE[0] bits of the reset configuration register and are sampled during power-on resets and software initiated resets. Table 2. Boot Modes | SYS_BMODE[0] Setting | Description | |----------------------|-----------------------------------| | 0 | Direct code execution from | | | integrated flash memory | | 1 | UART based flash firmware upgrade | #### **SYSTEM ACCELERATION** The following sections describe the system acceleration blocks of the ADSP-CM41xF processors. #### Harmonic Analysis Engine (HAE) The harmonic analysis engine (HAE) block receives 8 kHz input samples from two source signals whose frequencies are between 45 Hz and 65 Hz. The HAE processes the input samples and produces output results. The output results consist of power quality measurements of the fundamental and up to 12 additional harmonics. #### FFTB Signal Spectrum Monitor The FFTB signal spectrum monitor accelerator provides background input signal spectrum analysis, with built-in data conversion for various sensor input formats, spectrum averaging, square magnitude computation, and band power limit detection. The FFTB unit provides up to 512-point 16-bit FFT on the input signal data provided by memory or by DMA, with optional input format conversion, Comb filtering, windowing, programmable FFT size, squared-magnitude computation, spectrum averaging, and spectrum limit checking. The FFTB unit can be configured to accept data directly from a signal source stream such as an ADC or SINC filter, without processor intervention, and without DMA into/out of SRAM. The FFT can write its results directly to any memory space, including SRAM on either the M0 or M4. #### Sinus Cardinalis (SINC) Filter The sinus cardinalis (SINC) filter module processes four bit streams using a pair of configurable SINC filters for each bit stream. The purpose of the primary SINC filter of each pair is to produce the filtered and decimated output for the pair. The output can decimate any integer rate between 8 and 256 times lower than the input rate. Greater decimation allows greater removal of noise, and, therefore, greater effective number of bits (ENOB). Optional additional filtering outside the SINC module can further increase ENOB. The primary SINC filter output is accessible through transfer to processor memory, or to another peripheral, via DMA. Each of the four channels is also provided with a low latency secondary filter with programmable positive and negative overrange detection comparators. These limit detection events can interrupt the core, generate a trigger, or signal a system fault. #### **SECURITY FEATURES** The processor provides a combination of hardware and software protection mechanisms that lock out access to the device in secure mode, but grant access in open mode. These mechanisms include password-protected UART flash loader, as well as password-protected JTAG/SWD debug interfaces. #### CAUTION This product includes security features that can be used to protect embedded nonvolatile memory contents and prevent execution of unauthorized code. When security is enabled on this device (either by the ordering party or the subsequent receiving parties), the ability of Analog Devices to conduct failure analysis on returned devices is limited. Contact Analog Devices for details on the failure analysis limitations for this device. #### SECURITY FEATURES DISCLAIMER To our knowledge, the Security Features, when used in accordance with the data sheet and hardware reference manual specifications, provide a secure method of implementing code and data safeguards. However, Analog Devices does not guarantee that this technology provides absolute security. ACCORDINGLY, ANALOG DEVICES HEREBY DISCLAIMS ANY AND ALL EXPRESS AND IMPLIED WARRANTIES THAT THE SECURITY FEATURES CANNOT BE BREACHED, COMPROMISED, OR OTHERWISE CIRCUMVENTED AND IN NO EVENT SHALL ANALOG DEVICES BE LIABLE FOR ANY LOSS, DAMAGE, DESTRUCTION, OR RELEASE OF DATA, INFORMATION, PHYSICAL PROPERTY, OR INTELLECTUAL PROPERTY. #### **SAFETY FEATURES** The ADSP-CM41xF processors are designed to support functional safety applications. While the level of safety is mainly dominated by the system concept, the following primitives are provided by the processors to build a robust safety concept. #### Voltage Monitoring Unit (VMU) The voltage monitoring unit (VMU) is an on-chip integrated power supply supervisory block for detecting under voltage and over voltage on both VDD\_EXT and VDD\_INT power supplies. The VMU is responsible for controlling the GPIO pin safe state mechanism and its sequence timing. The VMU is also responsible for putting flash into a safe state upon detecting a supply fault. Note, the internal voltage regulator must be used when using the VMU. ### **Preliminary Technical Data** #### **Oscillator Comparator Unit (OCU)** The processors contain an oscillator comparator unit (OCU) for detecting faults in the SYSCLK clock line. The OCU uses an external auxiliary clock or crystal input SYS\_CLKIN1 to detect various conditions such as clock dead and clock frequency limit violations. The OCU can generate several events to inform the processor about the violations. A clock not good signal (CLKNG) can be configured to put the chip into a reset state when detecting a fault event. It can also initiate the GPIO pin safe state mechanism. #### **Error Correcting Codes (ECC) Protected L1 Memories** The M4 and M0 processor L1 SRAMs, flash memory, and mailbox memory are all protected with zero-wait-state SEC-DED ECC, natively protecting 32-bit memory elements. Writes of 8-and 16-bit data, where applicable, cause automatic background read-modify-write ECC updates, typically with no observable processor stalls. Refresh assist hardware enables periodic scrubbing of single-bit errors. Multi-bit error detections optionally can signal interrupts and/or faults. #### Cyclic Redundancy Check (CRC) The cyclic redundancy check (CRC) is a hardware block used to compute the CRC of the block of data. This is based on a CRC32 engine which computes the CRC value of 32-bit data words presented to it. For data words of < 32 b its in size, it is the responsibility of the core/external source to pack the data into 32-bit data units. In particular, the CRC unit is used to validate the contents of flash memory and constant blocks of data (text or code) in SRAM. The main features of the CRC peripheral are: - · Memory scan mode - · Memory transfer mode - Data verify mode - · Data fill mode - 32-bit CRC polynomial (programmable polynomials) - Bit/byte mirroring option - Fault/error interrupt mechanisms #### Cortex-M4 Memory Protection Unit (MPU) The MPU divides the memory map into a number of regions and allows the system programmer to define the location, size, access permissions, and memory attributes of each region. It supports independent attribute settings for each region, overlapping regions, and export of memory attributes to the system. For more information, refer to the ARM Infocenter web page. #### System Protection Unit (SPU) All system resources and L2 memory banks are controlled by either a processor core, memory-to-memory DMA, or the debug unit. A system protection unit (SPU) enables write accesses to specific resources that are locked to a given master. Two SPU units are provided to manage peripheral groups and their associated APB bus. SPU0 manages the local peripherals of M0, and SPU1 manages the M4 system peripherals. Three system memory protection units (SMPU) are provided for each memory space—M4 SRAM, M0 SRAM, and off-chip L2. SPUs and SPMUs can be programmed to detect access timeouts and to return control to the initiating master. This protects the system against indefinite stall faults. System protection is enabled in greater granularity for some modules through a global lock concept, available on the most system critical blocks. After a set of peripherals is initialized, each desired peripheral can be marked for protection by writing its Lock bit. Then, when the global lock is set in the SPU, the entire configuration is protected. Peripherals whose Lock bit was previously set are protected against any writes until the global SPU lock is once again unlocked. #### **Watchpoint Protection** The primary purpose of watchpoints and hardware breakpoints is to serve emulator needs. When enabled, they signal an emulator event whenever user-defined system resources are accessed or a core executes from user-defined addresses. Watchdog events can be configured such that they signal the events to the core or to the SEC. #### Watchdog Timer (WDOG) Each core is associated with a 32-bit timer, which may be used to implement a software watchdog function. A software watchdog can improve system availability by forcing the processors to a known state, via a general-purpose interrupt, or a fault, if the timer expires before being reset by software. The programmer initializes the count value of the timer, enables the appropriate interrupt, then enables the timer. Thereafter, the software must reload the counter before it counts down to zero from the programmed value, protecting the system from remaining in an unknown state where software that normally resets the timer stops running due to an external noise condition or software error. Optionally, the fault management unit (FMU) can directly initiate the processor reset upon the watchdog expiry event. #### Signal Watchdogs The eight general-purpose timers feature two modes to monitor off-chip signals. The watchdog period mode monitors whether external signals toggle with a period within an expected range. The watchdog width mode monitors whether the pulse widths of external signals are within an expected range. Both modes help to detect undesired toggling or lack of toggling of system level signals. #### **Oscillator Watchdog** The oscillator watchdog monitors the external clock oscillator and can detect the absence of clock as well as incorrect harmonic oscillation. The oscillator watchdog detection signal is routed to the fault management portion of the SEC and to the GPIO pin safe state mechanism. ### ADSP-CM411F/412F/413F/416F/417F/418F/419F #### **Low Latency Sinc Filter Over Range Detection** The SINC filter units provide a low latency secondary filter with programmable positive and negative limit detectors for each input channel. These may be used to monitor an isolation ADC bitstream for over or under range conditions with a filter group delay as low as 0.7 $\mu s$ on a 10 MHz bit stream. The secondary SINC filter events can be used to interrupt the core, to trigger other events directly in hardware using the TRU, or to signal the FMU of a system fault. #### **Up/Down Count Mismatch Detection** The GP counter monitors external signal pairs, such as request/grant strobes. If the edge count mismatch exceeds the expected range, the up/down counter flags this to the processor or to the SEC. #### Fault Management Unit (FMU) The fault management unit (FMU) is part of the SEC. Most system events can be defined as faults. If defined as such, the SEC forwards the event to its FMU which may automatically reset the entire device for reboot, or simply toggle the \$\overline{SYS}\_FAULT\$ output pin to signal off-chip hardware. Optionally, the FMU can delay the action taken via a keyed sequence to provide a final chance for the core to resolve the crisis and to prevent the fault action from being taken. #### **PROCESSOR PERIPHERALS** The ADSP-CM41xF processors contain a rich set of peripherals, which serve to connect the external system to the processor to provide real-time sensing (ADCs, GPIOs, CNTs), control (timers, LBA, MATH, MBOX), actuation (PWMs, GPIOs), and communication with external devices (CANs, SPIs, SPORT, UARTs, and TWI). These peripherals are connected to the core via several concurrent high-bandwidth buses, providing flexibility in system configuration as well as excellent overall system performance (see Figure 1). The infrastructure of the processor features high speed serial and parallel ports, an interrupt controller for flexible management of interrupts from the on-chip peripherals or external sources, and power management control functions to tailor the performance and power characteristics of the processor and system to many application scenarios. #### **Timers** The processors include several timers which are described in the following sections. #### General-Purpose (GP) Timers The ADSP-CM41xF processors provide two sets of eight general-purpose (GP) timers, one set primarily associated with each processor core. Each timer has an external pin that can be configured either as a PWM or timer output, as an input to clock the timer, or as a mechanism for measuring pulse widths and periods of external events. These timers can be synchronized to an external clock input on the TM0\_ACLKx pins, an external TM0\_CLK input pin, or to the internal SCLK0. These timer units can be used in conjunction with the UARTs and the CAN controller to measure the width of the pulses in the data stream to provide a software autobaud detect function for the respective serial channels. The GP timers can generate interrupts to the processor core, providing periodic events for synchronization to either the system clock or to external signals. Timer events can also trigger other peripherals via the TRU (for instance, to signal a fault). Each timer can also be started and/or stopped by any TRU master without core intervention. #### **Pulse Width Modulator Units (PWM)** The pulse width modulator (PWM) units provide duty cycle and phase control capabilities to a resolution of one system clock cycle (SCLK). The processors provide 24 PWM outputs, grouped into three PWM units which each feature four PWM output pairs. The heightened precision PWM (HPPWM) modules provide increased performance to each PWM unit by increasing its resolution by several bits, resulting in enhanced precision levels. Additional features include: - 16-bit center-based PWM generation unit - · Programmable PWM pulse width - Single and double update modes - · Programmable dead time and switching frequency - Twos complement implementation which permits smooth transition to full on and full off states - · Dedicated asynchronous PWM shutdown signal Each PWM block integrates a flexible and programmable 3-phase PWM waveform generator that can be programmed to generate the required switching patterns to drive a 3-phase voltage source inverter for ac induction motor (ACIM) or permanent magnet synchronous motor (PMSM) control. In addition, the PWM block contains special functions that considerably simplify the generation of the required PWM switching patterns for control of the electronically commutated motor (ECM) or brushless dc motor (BDCM). Software can enable a special mode for switched reluctance motors (SRM). The eight PWM output signals (per PWM unit) consist of four high side drive signals and four low side drive signals. The polarity of a generated PWM signal can be set with software, so that either active HI or active LO PWM patterns can be produced. The PWM units can be immediately shut down by several PWM trip mechanisms. A synchronous software trip register allows simultaneous shutdown of any combination of PWM outputs. A synchronous TRU trigger mechanism allows any on-chip TRU master to cause shutdown of selected PWM outputs in a programmable sequential manner to support multilevel inverter topologies. Three asynchronous general-purpose $\overline{PWM\_TRIP}$ inputs (active low) can be routed to any combination of the three PWM blocks to immediately cause PWM shutdown to any ### **Preliminary Technical Data** selected PWM output. Similarly, the three FOCP analog comparators can be connected to any combination of the PWM TRIP inputs. Finally, a set of internal asynchronous monitors can also cause PWM output shutdown using the GPIO pin safe state mechanism, including clock or power fault detections by the voltage monitoring unit, the oscillator watchdog, and the oscillator comparator units. #### **Debounce Unit** Selected GPIO signals and asynchronous inter-die signals from the AFE are connected to independent channels of a programmable debounce unit. This eliminates external hardware and supports filtering of unwanted high frequency glitches from critical signals. The signals connected to debounce channels include the three PWM\_TRIP signals, the FOCP comparator detection signal, and the AFE OK status signal. #### Serial Port (SPORT) The synchronous serial port provides an inexpensive interface to a wide variety of digital and mixed-signal peripheral devices. These devices include Analog Devices audio codecs, analog-to-digital converters (ADCs) and digital-to-analog converters (DACs). The serial port is made up of two data lines, a clock, and frame sync. The data lines can be programmed to either transmit or receive and each data line has a dedicated DMA channel. Serial port data can be automatically transferred to and from on-chip memory/external memory via dedicated DMA channels. For full-duplex operation, two half SPORTs can work in conjunction with clock and frame sync signals shared internally through the SPMUX block. In some operation modes, SPORT supports gated clock. Serial ports operate in the following six modes: - Standard DSP serial mode - Multichannel time division multiplexing (TDM) mode - I<sup>2</sup>S mode - Packed I<sup>2</sup>S mode - · Left justified mode - Right justified mode #### **General-Purpose Counters (CNT)** A 32-bit counter (CNT) is provided that can operate in general-purpose up/down count modes and can sense 2-bit quadrature or binary codes as typically emitted by industrial drives or manual thumbwheels. Count direction is either controlled by a level-sensitive input pin or by two edge detectors. A third counter input can provide flexible zero marker support and can input the push button signal of thumbwheel devices. All three CNT0 pins have a programmable debouncing circuit. The GP counter can also support a programmable M/N frequency scaling of the CNT\_CUD and CNT\_CDG pins onto output pins in quadrature encoding mode. Internal signals forwarded to a GP timer enable this timer to measure the intervals between count events. Boundary registers enable auto-zero operation or simple system warning by interrupts when programmed count values are exceeded. #### Serial Peripheral Interface (SPI) Ports The processors have two industry-standard SPI-compatible ports (one associated with each processor) that allow the processors to communicate with multiple SPI-compatible devices. In its simplest mode, the SPI interface uses three pins for transferring data: two data pins master output-slave input and master input-slave output (SPI\_MOSI and SPI\_MISO) and a clock pin, SPI\_CLK. A SPI chip select input pin (\$\overline{SPI}\_SS\$) lets other SPI devices select the processor, and three SPI chip select output pins (SPI\_SELn) let the processor select other SPI devices. The SPI select pins are reconfigured general-purpose I/O pins. Using these pins, the SPI provides a full-duplex, synchronous serial interface, which supports both master and slave modes and multimaster environments. In a multimaster or multi-slave SPI system, the MOSI and MISO data output pins can be configured to behave as open drain outputs (using the ODM bit) to prevent contention and possible damage to pin drivers. An external pull-up resistor is required on both the MOSI and MISO pins when this option is selected. When ODM is set, and the SPI is configured as a master, the MOSI pin is three-stated when the data driven out on MOSI is a logic high. The MOSI pin is not three-stated when the driven data is a logic low. Similarly, when ODM is set and the SPI is configured as a slave, the MISO pin is three-stated if the data driven out on MISO is a logic high. The baud rate and clock phase/polarities of the SPI port are programmable. The port has integrated DMA channels for both transmit and receive data streams. # Universal Asynchronous Receiver/Transmitter (UART) Ports The processors provide five full-duplex universal asynchronous receiver/transmitter (UART) ports, four associated with the M4 and one associated with the M0. These UARTs are fully compatible with PC standard UARTs. Each UART port provides a simplified UART interface to other peripherals or hosts, supporting full-duplex, DMA supported, asynchronous transfers of serial data. A UART port includes support for five to eight data bits as well as no parity, even parity, or odd parity. Optionally, an additional address bit can be transferred to interrupt only addressed nodes in multidrop bus (MDB) systems. A frame is terminated by configurable number of stop bits. The UART ports support automatic hardware flow control through the clear to send (CTS) input and request to send (RTS) output with programmable assertion first in, first out (FIFO) levels. ### ADSP-CM411F/412F/413F/416F/417F/418F/419F To help support the Local Interconnect Network (LIN) protocols, a special command causes the transmitter to queue a break command of programmable bit length into the transmit buffer. Similarly, the number of stop bits can be extended by a programmable interframe space. The capabilities of the UARTs are further extended with support for the infrared data association (IrDA®) serial infrared physical layer link specification (SIR) protocol. #### 2-Wire Controller Interface (TWI) The processors include a 2-wire interface (TWI) module that provides a simple exchange method of control data between multiple devices. The TWI module is compatible with the widely used I<sup>2</sup>C bus standard. The TWI module offers the capabilities of simultaneous master and slave operation and support for both 7-bit addressing and multimedia data arbitration. The TWI interface utilizes two pins for transferring clock (TWI\_SCL) and data (TWI\_SDA) and supports the protocol at speeds up to 400 kb/sec. The TWI interface pins are compatible with 5 V logic levels. Additionally, the TWI module is fully compatible with serial camera control bus (SCCB) functionality for easier control of various CMOS camera sensor devices. #### Controller Area Network (CAN) There are two controller area network (CAN) modules, one associated with the M4 and the other with the M0. A CAN controller implements the CAN 2.0B (active) protocol. This protocol is an asynchronous communications protocol used in both industrial and automotive control systems. The CAN protocol is well suited for control applications due to its capability to communicate reliably over a network. This is because the protocol incorporates CRC checking, message error tracking, and fault node confinement. The CAN controller offers the following features: - 32 mailboxes (8 receive only, 8 transmit only, 16 configurable for receive or transmit) - Dedicated acceptance masks for each mailbox - · Additional data filtering on first two bytes - Support for both the standard (11-bit) and extended (29-bit) identifier (ID) message formats - Support for remote frames - Active or passive network support - Interrupts, including transmit and receive complete, error, and global An additional crystal is not required to supply the CAN clock because it is derived from a system clock through a programmable divider. #### Logic Block Array (LBA) The logic block array (LBA) contains a number of logic blocks which can be programmed to perform logical or arithmetic functions. The logical or arithmetic function can be defined in either look-up-table (LUT) mode or product term array (PTA) mode. Each logic block generates one output as a function of up to 8 or 16 inputs, depending upon the chosen mode. The exact function is defined by programming eight 32-bit function registers which are mapped into the processor register space. A total of eight individual logic blocks form the logic block array. The LBA has the following features. - Configurable per output in either LUT or PTA modes - LUT mode allows any 8-input combinational logic function - PTA mode allows eight product terms with up to 16 inputs - Scalable with up to eight independent outputs - System inputs can be connected to system-specific signals (for example, timer outputs and TRU slaves) - System outputs can be connected to system-specific signals (for example, TRU masters and core interrupts) #### **MATH Unit** The math function unit is an accelerator that performs highly accurate single-precision floating-point computations of common transcendental functions via a single MMR interface. These functions include trigonometric, inverse trigonometric, hyperbolic, exponential, logarithm, square roots, and reciprocals. The math unit supports both functions with single operands and two operand conversions between rectangular and polar coordinate functions. The functions are accurate to within 23.50 bit error of the IEEE-754 single-precision format. Most operations by this tightly coupled accelerator complete within a defined number of core clock cycles for each function, which is more competitive than those provided by software libraries for the Cortex-M4. #### Floating-Point Saturation (FSAT) Unit The floating-point saturation unit (FSAT) saturates a 32-bit floating-point number within a programmable maximum and minimum value. The unit returns the minimum value if the number is below minimum; the function returns the maximum value if the number is above the maximum. Otherwise, the function returns the input number. The FSAT acts as a co-processor to the ARM core to implement an accelerated saturate function in hardware. #### Mailbox (MBOX) The mailbox (MBOX) block is a shared system resource used to establish communication between Cortex-M4 and Cortex-M0 processor domains. The MBOX block has two access ports. Each access port is connected to a master block in the system. The size of the MBOX memory is 4 KB. To assist implementation of interprocessor semaphores, the MBOX memory supports exclusive memory operations natively from the M4 port, and emulates exclusive operations from the M0. Bit-banding operations by the M4 are also supported to the MBOX memory. The MBOX contains decode logic to alternate between the two processors. Access ports are in the same clock domain. In ADSP-CM41xF processors, the intended use of the MBOX is as follows: - PORT1 is connected to Cortex-M4 - PORT0 is connected to Cortex-M0 There are two register blocks. The register block for PORT1 contains: - Control registers for PORT1, auto-refresh logic, and ECC test logic - Status registers for PORT1 and auto-refresh logic The register block for PORT0 contains: - Control fields for PORT0 - Status registers for PORT0 Each port can access only its own register block. #### **CLOCK AND POWER MANAGEMENT** The processors provide three operating modes, each with a different performance/power profile. Control of clocking to each of the processor peripherals also reduces power consumption. See Table 3 for a summary of the power settings for each mode. Table 3. Power Settings | | | CGU PLL | | | Core | |-------------------------|----------|----------|-------------------|-------------------|-------| | Mode | CGU PLL | Bypassed | f <sub>CCLK</sub> | f <sub>SCLK</sub> | Power | | Full On | Enabled | No | Enabled | Enabled | On | | Active | Enabled | Yes | Enabled | Enabled | On | | | Disabled | Yes | Enabled | Enabled | On | | Deep Sleep <sup>1</sup> | Disabled | N/A | Disabled | Disabled | On | <sup>&</sup>lt;sup>1</sup>N/A means not applicable. #### Crystal Oscillators (SYS\_XTAL0/1) The processors can be clocked by an external crystal (see Figure 16), a sine wave input, or a buffered, shaped clock derived from an external clock oscillator. If using an external clock, it should be a TTL-compatible signal and must not be halted, changed, or operated below the specified frequency during normal operation. This signal is connected to the SYS\_CLKINx pin of the processor. When using an external clock, the SYS\_XTALx pin must be left unconnected. Alternatively, because the processor includes an on-chip oscillator circuit, an external crystal can be used. For functional safety purposes, an auxiliary clock input (Figure 17) can be connected to SYS\_CLKIN1 and SYS\_XTAL1. Its frequency can be used to monitor the main SYS\_CLKIN0 frequency by the OCU unit. If not used, SYS\_CLKIN1 must be grounded and SYS\_XTAL1 must be left unconnected. For fundamental frequency operation, use the circuit shown in Figure 16 for each connected crystal. A parallel resonant, fundamental frequency, microprocessor grade crystal is connected across the SYS\_CLKINx pin and the SYS\_XTALx pin. The onchip resistance between SYS\_CLKINx pin and the SYS\_XTALx pin is in the $500~k\Omega$ range. Further parallel resistors are typically not recommended. NOTE: VALUES MARKED WITH \* MUST BE CUSTOMIZED, DEPENDING ON THE CRYSTAL AND LAYOUT. ANALYZE CAREFULLY. FOR FREQUENCIES ABOVE 33 MHz, THE SUGGESTED CAPACITOR VALUE OF 18pf SHOULD BE TREATED AS A MAXIMUM, AND THE SUGGESTED RESISTOR VALUE SHOULD BE REDUCED TO 0 $\Omega$ . Figure 16. External Crystal Connection for CLKINO NOTE: VALUES MARKED WITH \* MUST BE CUSTOMIZED, DEPENDING ON THE CRYSTAL AND LAYOUT. FOR FREQUENCIES ABOVE 22 MHz, THE SUGGESTED RESISTOR VALUE SHOULD BE REDUCED (~450 $\Omega$ ). Figure 17. External Crystal Connection for CLKIN1 The two capacitors and the series resistor shown, in Figure 16, fine tune phase and amplitude of the sine frequency. The capacitor and resistor values shown in Figure 16 are typical values only. The capacitor values are dependent upon the load capacitance recommendations of the crystal manufacturer and the physical layout of the printed circuit board (PCB). The resistor value depends on the drive level specified by the crystal manufacturer. The user must verify the customized values based on careful investigations on multiple devices over the required temperature range. A third-overtone crystal can be used for frequencies above 25 MHz. The circuit is then modified to ensure crystal operation only at the third overtone by adding a tuned inductor circuit, ### ADSP-CM411F/412F/413F/416F/417F/418F/419F shown in Figure 16. A design procedure for the third overtone operation is discussed in detail in "Using Third Overtone Crystals with the ADSP-218x DSP" (EE-168). #### **Oscillator Watchdog** A programmable oscillator watchdog unit is provided to allow verification of proper startup and harmonic mode of the external crystal. This allows the user to specify the expected frequency of oscillation, and to enable detection of non oscillation and improper oscillation faults. These events can be routed to the $\overline{\rm SYS\_FAULT}$ output pin and/or to cause a reset of the part. #### **Clock Generation Unit (CGU)** The clock generation unit (CGU) generates all on-chip clocks and synchronization signals. Multiplication factors are programmed to the PLLs to define the PLLCLK frequency. Programmable values divide the PLLCLK frequency to generate the core clock (CCLK), the system clocks (SCLK) and the output clock (OCLK). This is illustrated in Figure 19. Writing to the CGU control registers does not affect the behavior of the PLL immediately. Registers are first programmed with a new value and the PLL logic executes the changes so it transitions smoothly from the current conditions to the new conditions. SYS\_CLKIN oscillations start when power is applied to the VDD\_EXT pins. The rising edge of \$\overline{SYS\_HWRST}\$ can be applied as soon as all voltage supplies are within specifications (see Operating Conditions) and SYS\_CLKIN oscillations are stable. #### Clock Out/External Clock A SYS\_CLKOUT output pin has programmable options to output divided-down versions of the on-chip clocks. The SYS\_CLKOUT pin can be programmed to drive a buffered version of the SYS\_CLKIN input, or any of a set of available clocks in the ADSP-CM41x system. By default, the SYS\_CLKOUT pin is driven low. Clock generation faults (for example, PLL unlock) can trigger a reset by hardware. SYS\_CLKOUT can be used to output one of several clocks used on the processor. The clocks shown in Table 4 can be outputs from SYS\_CLKOUT. Table 4. SYS\_CLKOUT Source and Divider Options | Clock Source | Divider | |--------------|---------------------------------------------------------------------------------------| | GND | Logic low | | CLKBUF0 | Buffered SYS_CLKIN0 | | CLKBUF1 | Buffered SYS_CLKIN1 | | CCLK0 | M4 controller clock, divided by 4 | | SCLK0 | M0 supervisor clock, divided by 2 | | SYSCLK | System clock, divided by 2 | | DCLK | CGU DCLK output used for generating the AFE FOCP clock, prior to the FOCP_DIV divider | Table 4. SYS\_CLKOUT Source and Divider Options | Clock Source | Divider | |---------------|------------------------------------------------| | FOCP_CLK | The AFE FOCP clock, after the FOCP_DIV divider | | OUTCLK | Programmable | | MORST | Buffered M0 supervisor reset | | <u>SYSRST</u> | Buffered system reset from RCU | #### **Power Management** As shown in Table 5 and Figure 5, the processor supports three different power domains, VDD\_INT, VDD\_EXT and VDD\_ANA. By isolating the internal logic of the processor into its own power domain (separate from other I/O), the processor can take advantage of dynamic power management without affecting the other I/O devices. All domains must be powered according to the appropriate specifications (see the Specifications section for processor operating conditions). If the feature or the peripheral is not used, refer to Table 21. The dynamic power management feature of the processor allows the core clock frequency ( $f_{\text{CCLK}}$ ) of the processor to be dynamically controlled. **Table 5. Power Domains** | Power Domain | V <sub>DD</sub> Range | |--------------------|-----------------------| | All Internal Logic | $V_{DD\_INT}$ | | Digital I/O | $V_{DD\_EXT}$ | | Analog | $V_{DD\_ANA}$ | The power dissipated by a processor is largely a function of the clock frequency and the square of the operating voltage. For example, reducing the clock frequency by 25% results in a 25% reduction in dynamic power dissipation. For more information on power pins, see Operating Conditions. #### Full-On Operating Mode—Maximum Performance In the full-on mode, the PLL is enabled and is not bypassed, providing capability for maximum operational frequency. This is the execution state in which maximum performance can be achieved. The processor core and all enabled peripherals run at full speed. For more information about PLL controls, see the "Dynamic Power Management" chapter in the ADSP-CM41x Mixed-Signal Control Processor with ARM Cortex-M4/ARM Cortex-M0 and 16-bit ADCs Hardware Reference. # Deep Sleep Operating Mode—Maximum Dynamic Power Savings The deep sleep mode maximizes dynamic power savings by disabling the clocks to the processor core and to all synchronous peripherals. Asynchronous peripherals may still be running but cannot access internal resources or external memory. GPIO pin and JTAG interface events can be configured to wake the device from the deep sleep mode. ### **Preliminary Technical Data** #### Voltage Regulation for VDD\_INT The internal voltage VDD\_INT to the ADSP-CM41xF processors is generated either by using an on-chip voltage regulator or by an external voltage regulator. The VDD\_INT supply is generated using the external I/O supply VDD\_EXT. Figure 18 shows the external components required to complete the power management system for proper operation. For more details regarding component selection, refer to "ADSP-CM41x Power Supply Transistor Selection Guidelines" (EE-390). The internal voltage regulator can be bypassed and VDD\_INT can be supplied using an external regulator. When an external regulator is used, VREG\_BASE must be tied to ground for minimal current consumption. Figure 18. Internal Voltage Regulator Circuit #### Reset Control Unit (RCU) Reset is the initial state of the whole processor, or the core, and is the result of a hardware or software triggered event. In this state, all control registers are set to default values and functional units are idle. Exiting a full system reset starts with the core ready to boot. The reset control unit (RCU) controls how all the functional units enter and exit reset. Differences in functional requirements and clocking constraints define how reset signals are generated. Programs must guarantee that none of the reset functions put the system into an undefined state or causes resources to stall. This is particularly important when the core resets (programs must ensure that there is no pending system activity involving the core when it is reset). From a system perspective, reset is defined by both the reset target and the reset source. The reset target is defined as the following: - System reset—all functional units except the RCU are set to default states. - Hardware reset—all functional units are set to default states without exception. History is lost. - Core only reset— affects the core only. When in reset state, the core is not accessed by any bus master. The reset source is defined as the following: - System reset—can be triggered by software (writing to the RCU\_CTL register) or by another functional unit such as the dynamic power management (DPM) unit or any of the SEC, TRU, or emulator inputs. - Hardware reset—the <u>SYS\_HWRST</u> input signal asserts active (pulled down). - Core only reset—affects only the core. The core is not accessed by any bus master when in reset state. - Trigger request (peripheral). #### **SYSTEM DEBUG** The processors include various features that allow easy system debug. These are described in the following sections. #### JTAG Debug and Serial Wire Debug Port (SWJ-DP) SWJ-DP is a combined JTAG-DP and SW-DP that enables either a serial wire debug (SWD) or JTAG probe to be connected to a target. SWD signals share the same pins as JTAG. There is an auto detect mechanism that switches between JTAG-DP and SW-DP depending on which special data sequence is used the emulator pod transmits to the JTAG pins.The SWJ-DP behaves as a JTAG target if normal JTAG sequences are sent to it and as a single wire target if the SW\_DP sequence is transmitted. # Embedded Trace Macrocell (ETM) and Instrumentation Trace Macrocell (ITM) The ADSP-CM41xF processors support both embedded trace macrocell (ETM) and instrumentation trace macrocell (ITM). These both offer an optional debug component that enables logging of real-time instruction and data flow within the CPU core. This data is stored and read through special debugger pods that have the trace feature capability. The ITM is a single-data pin feature and the ETM is a 4-data pin feature. #### System Watchpoint Unit (SWU) The system watchpoint unit (SWU) is a single module that connects to a single system bus and provides transaction monitoring. One SWU is attached to the bus going to each system slave. The SWU provides ports for all system bus address channel signals. Each SWU contains four match groups of registers with associated hardware. These four SWU match groups operate independently, but share common event (for example, interrupt and trigger) outputs. ### ADSP-CM411F/412F/413F/416F/417F/418F/419F #### Flash Patch and Breakpoint Unit (FPB) The flash patch and breakpoint unit (FPB) implements hardware breakpoints, and implements patching of code and data by redirecting specified code or literal addresses to locations in read/write system memory. The ADSP-CM41xF processors implement a full FPB with eight comparators (six code/breakpoint and two literal data.) #### **DEVELOPMENT TOOLS** The ADSP-CM41xF processor is supported with a set of highly sophisticated and easy to use development tools for embedded applications. For more information, see the Analog Devices website. #### **ADDITIONAL INFORMATION** This data sheet provides a general overview of the ADSP-CM41xF architecture and functionality. It also describes the ARM Cortex-M4 and ARM Cortex-M0 core and memory architecture used on the ADSP-CM41xF processors. The data sheet does not provide detailed programming information for the ARM processor. For more information about programming the ARM processor, visit the ARM Infocenter web page. #### **RELATED SIGNAL CHAINS** A signal chain is a series of signal-conditioning electronic components that receive input (data acquired from sampling either real-time phenomena or from stored data) in tandem, with the output of one portion of the chain supplying input to the next. Signal chains are often used in signal processing applications to gather and process data or to apply system controls based on analysis of real-time phenomena. Analog Devices eases signal processing system development by providing signal processing components that are designed to work together well. A tool for viewing relationships between specific applications and related components is available on the www.analog.com website. The application signal chains page in the Circuits from the Lab<sup>®</sup> site (www.analog.com\circuits) provides the following: - Graphical circuit block diagram presentation of signal chains for a variety of circuit types and applications - Drill down links for components in each chain to selection guides and application information - Reference designs applying best practice design techniques ### ADSP-CM41xF DETAILED SIGNAL DESCRIPTIONS Table 6 provides a detailed description of each pin. Table 6. ADSP-CM41xF Detailed Signal Descriptions | Signal Name | Direction | Description | |---------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADC_VIN_A[n] | InOut | Channel n Single-Ended Analog Input for ADC. | | ADC_VIN_B[n] | InOut | Channel n Single-Ended Analog Input for ADC. | | ADC_VIN_C[n] | InOut | Channel n Single-Ended Analog Input for ADC. | | ADC_VIN_D[n] | InOut | Channel n Single-Ended Analog Input for ADC. | | BYP_A2 | InOut | On-chip Analog Power Regulation Bypass Filter Node for ADC. | | BYP_A[n] | InOut | On-chip Analog Power Regulation Bypass Filter Node for ADC. | | BYP_D0 | InOut | On-chip Analog Power Regulation Bypass Filter Node for DAC. | | CAN_RX | Input | Receive. Typically an external CAN transceiver RX output. | | CAN_TX | Output | Transmit. Typically an external CAN transceiver TX input. | | CNT_DG | Input | Count Down and Gate. Depending on the mode of operation this input acts either as a count down signal or a gate signal. Count down—this input causes the GP counter to decrement. Gate—stops the GP counter from incrementing or decrementing. | | CNT_OUTA | InOut | Output Divider A. | | CNT_OUTB | InOut | Output Divider B. | | CNT_UD | Input | Count Up and Direction. Depending on the mode of operation this input acts either as a count up signal or a direction signal. Count up—this input causes the GP counter to increment. Direction—selects whether the GP counter is incrementing or decrementing. | | CNT_ZM | Input | <b>Count Zero Marker.</b> Input that connects to the zero marker output of a rotary device or detects the pressing of a pushbutton. | | COMP_OUT_A | InOut | Fast Over-Current Protection Comparator A Output. | | COMP_OUT_B | InOut | Fast Over-Current Protection Comparator B Output. | | COMP_OUT_C | InOut | Fast Over-Current Protection Comparator C Output. | | CPTMR_IN[n] | Input | Input. | | DAC0_VOUT | InOut | Analog Voltage Output 0. | | GND_ANA4_COMP | InOut | Analog Ground for Comparators. | | GND_ANA5_DAC | InOut | Analog Ground for DAC. | | GND_ANA[n] | InOut | Analog Ground Return for VDD_ANA[n]. | | GND_REFCAP0 | InOut | Ground Return for REF_INOUT0. | | GND_REFCAP1 | InOut | VREF Bypass Capacitor. | | GND_VREF2 | InOut | Analog VREF Ground. | | JTG_TCK/SWCLK | Input | JTAG Clock/Serial Wire Clock. | | JTG_TDI | Input | JTAG Serial Data In. | | JTG_TDO/SWO | Output | JTAG Serial Data Out/Serial Wire Trace Output. | | JTG_TMS/SWDIO | InOut | JTAG Mode Select/Serial Wire Debug Data I/O. | | JTG_TRST | Input | JTAG Reset. JTAG test access port reset. | | LBA_PIN[n] | InOut | LBA Data Input or the Logic Output. | | PWM_AH | Output | Channel A High Side. High side drive signal. | | PWM_AL | Output | Channel A Low Side. Low side drive signal. | | PWM_BH | Output | Channel B High Side. High side drive signal. | | PWM_BL | Output | Channel B Low Side. Low side drive signal. | | PWM_CH | Output | Channel C High Side. High side drive signal. | | PWM_CL | Output | Channel C Low Side. Low side drive signal. | Table 6. ADSP-CM41xF Detailed Signal Descriptions (Continued) | Signal Name | Direction | Description | |---------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PWM_DH | Output | Channel D High Side. High side drive signal. | | PWM_DL | Output | Channel D Low Side. Low side drive signal. | | PWM_SYNC | InOut | <b>PWMTMR Grouped.</b> This input is for an externally generated sync signal. If the sync signal is internally generated, no connection is necessary. | | PWM_TRIPA | Input | Muxed PWM Trip A Interrupt | | PWM_TRIPB | Input | Muxed PWM Trip B Interrupt | | PWM_TRIPC | Input | Muxed PWM Trip C Interrupt | | P_[nn] | InOut | <b>Position n.</b> General purpose input/output. See the GP Ports chapter of the ADSP-CM41x Mixed-Signal Control Processor with ARM Cortex-M4/ARM Cortex-M0 and 16-bit ADCs Hardware Reference for more details. | | REFCAP0 | InOut | Output of BandGap Generator Filter Node. | | REFCAP1 | InOut | Output of BandGap Generator Filter Node. | | REF_BUFOUT[n] | InOut | Voltage Reference Buffered Output. | | SINC_CLK0 | InOut | Clock 0. | | SINC_D0 | InOut | Data 0. | | SINC_D1 | InOut | Data 1. | | SINC_D2 | InOut | Data 2. | | SINC_D3 | InOut | Data 3. | | SMC_ABE[n] | Output | <b>Byte Enable n.</b> Indicates whether the lower or upper byte of a memory is being accessed. When an asynchronous write is made to the upper byte of a 16-bit memory, $\overline{SMC\_ABE1} = 0$ and $\overline{SMC\_ABE0} = 1$ . When an asynchronous write is made to the lower byte of a 16-bit memory, $\overline{SMC\_ABE1} = 1$ and $\overline{SMC\_ABE0} = 0$ . | | SMC_AMS[n] | Output | Memory Select n. Typically connects to the chip select of a memory device. | | SMC_AOE | Output | Output Enable. Asserts at the beginning of the setup period of a read access. | | SMC_ARDY | Input | <b>Asynchronous Ready.</b> Flow control signal used by memory devices to indicate to the SMC when further transactions may proceed. | | SMC_ARE | Output | <b>Read Enable.</b> Asserts at the beginning of a read access. | | SMC_AWE | Output | Write Enable. Asserts for the duration of a write access period. | | SMC_A[nn] | Output | Address n. Address bus. | | SMC_D[nn] | InOut | Data n. Bidirectional data bus. | | SPI_CLK | InOut | Clock. Input in slave mode, output in master mode. | | SPI_D2 | InOut | Data 2. Transfers serial data in quad mode. Open-drain when ODM mode is enabled. | | SPI_D3 | InOut | Data 3. Transfers serial data in quad mode. Open-drain when ODM mode is enabled. | | SPI_MISO | InOut | <b>Master In, Slave Out.</b> Transfers serial data. Operates in the same direction as SPI_MOSI in dual and quad modes. Open-drain when ODM mode is enabled. | | SPI_MOSI | InOut | <b>Master Out, Slave In.</b> Transfers serial data. Operates in the same direction as SPI_MISO in dual and quad modes. Open-drain when ODM mode is enabled. | | SPI_RDY | InOut | <b>Ready.</b> Optional flow signal. Output in slave mode, input in master mode. | | SPI_SEL[n] | Output | Slave Select Output n. Used in master mode to enable the desired slave. | | SPI_SS | Input | Slave Select Input. | | | | Slave mode—acts as the slave select input. Master mode—optionally serves as an error detection input for the SPI when there are multiple masters. | | SPT_ACLK | InOut | <b>Channel A Clock.</b> Data and frame sync are driven/sampled with respect to this clock. This signal can be either internally or externally generated. | | SPT_AD0 | InOut | <b>Channel A Data 0.</b> Primary bidirectional data I/O. This signal can be configured as an output to transmit serial data or as an input to receive serial data. | | SPT_AD1 | InOut | <b>Channel A Data 1.</b> Secondary bidirectional data I/O. This signal can be configured as an output to transmit serial data or as an input to receive serial data. | Table 6. ADSP-CM41xF Detailed Signal Descriptions (Continued) | Signal Name | Direction | Description | | | |---------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | SPT_AFS | InOut | <b>Channel A Frame Sync.</b> The frame sync pulse initiates shifting of serial data. This signal is either generated internally or externally. | | | | SPT_ATDV | Output | <b>Channel A Transmit Data Valid.</b> This signal is optional and only active when SPORT is configured in multichannel transmit mode. It is asserted during enabled slots. | | | | SPT_BCLK | InOut | <b>Channel B Clock.</b> Data and frame sync are driven/sampled with respect to this clock. This signal can be either internally or externally generated. | | | | SPT_BD0 | InOut | hannel B Data 0. Primary bidirectional data I/O. This signal can be configured as an output to ansmit serial data or as an input to receive serial data. | | | | SPT_BD1 | InOut | <b>Channel B Data 1.</b> Secondary bidirectional data I/O. This signal can be configured as an output to transmit serial data or as an input to receive serial data. | | | | SPT_BFS | InOut | <b>Channel B Frame Sync.</b> The frame sync pulse initiates shifting of serial data. This signal is either generated internally or externally. | | | | SPT_BTDV | Output | <b>Channel B Transmit Data Valid.</b> This signal is optional and only active when SPORT is configured in multichannel transmit mode. It is asserted during enabled slots. | | | | SYS_BMODE0 | Input | <b>Boot Mode Control n.</b> Selects the boot mode of the processor. | | | | SYS_CLKIN0 | Input | Clock/Crystal Input. | | | | SYS_CLKIN1 | Input | Clock/Crystal Input. | | | | SYS_CLKOUT | Output | <b>Processor Clock Output.</b> Outputs internal clocks. Clocks may be divided down. See the CGU chapter of the ADSP-CM41x Mixed-Signal Control Processor with ARM Cortex-M4/ARM Cortex-M0 and 16-bit ADCs Hardware Reference for more details. | | | | SYS_DSWAKE[n] | InOut | Deep Sleep Wakeup n. | | | | SYS_FAULT | InOut | <b>Active-High Fault Output.</b> Indicates indicates internal faults or senses external faults depending on the operating mode. | | | | SYS_HWRST | Input | Processor Hardware Reset Control. Resets the device when asserted. | | | | SYS_NMI | Input | <b>Non-maskable Interrupt.</b> See the ADSP-CM41x Mixed-Signal Control Processor with ARM Cortex-M4/ARM Cortex-M0 and 16-bit ADCs Hardware Reference for more details. | | | | SYS_RESOUT | Output | Reset Output. Indicates the device is in the reset state. | | | | SYS_XTAL0 | Output | Crystal Output. | | | | SYS_XTAL1 | Output | Crystal Output. | | | | TM_ACI[n] | Input | Alternate Capture Input n. Provides an additional input for WIDCAP, WATCHDOG, and PININT modes. | | | | TM_ACLK[n] | Input | Alternate Clock n. Provides an additional time base for use by an individual timer. | | | | TM_CLK | Input | Clock. Provides an additional global time base for all GP timers. | | | | TM_TMR[n] | InOut | Timer n. The main input/output signal for each timer. | | | | TRACE_CLK | Output | Trace Clock. Clock output. | | | | TRACE_D[nn] | Output | Trace Data n. Unidirectional data bus. | | | | TWI_SCL | InOut | Serial Clock. Clock output when master, clock input when slave. | | | | TWI_SDA | InOut | Serial Data. Receives or transmits data. | | | | UART_CTS | Input | Clear to Send. Flow control signal. | | | | UART_RTS | Output | Request to Send. Flow control signal. | | | | UART_RX | Input | <b>Receive.</b> Receives input. Typically connects to a transceiver that meets the electrical requirements of the device being communicated with. | | | | UART_TX | Output | <b>Transmit</b> . Transmits output. Typically connects to a transceiver that meets the electrical requirements of the device being communicated with. | | | | VDD_ANA[n] | InOut | Analog Power Supply Voltage. | | | | VDD_COMP | InOut | Power Supply for Over Current Comparator. | | | | VDD_EXT | InOut | External Voltage Domain. | | | ### 176-LEAD LQFP\_EP SIGNAL DESCRIPTIONS The processor pin definitions are shown in Table 7 for the 176-lead LQFP\_EP package. The columns in this table provide the following information: - The signal name column includes the signal name for every pin and the GPIO multiplexed pin function, where applicable. - The description column provides a descriptive name for each signal. - The port column shows whether or not a signal is multiplexed with other signals on a general-purpose I/O port pin. - The pin name column identifies the name of the package pin (at power on reset) on which the signal is located (if a single function pin) or is multiplexed (if a general-purpose I/O pin). Table 7. ADSP-CM412F/CM413F/CM416F/CM417F 176-Lead LQFP\_EP Signal Descriptions | Signal Name | Description | Port | Pin Name | |-------------|------------------------------------------------------------|-----------|------------| | ADC_VIN_A0 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_A0 | | ADC_VIN_A1 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_A1 | | ADC_VIN_A2 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_A2 | | ADC_VIN_A3 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_A3 | | ADC_VIN_A4 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_A4 | | ADC_VIN_A5 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_A5 | | ADC_VIN_A6 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_A6 | | ADC_VIN_A7 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_A7 | | ADC_VIN_B0 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_B0 | | ADC_VIN_B1 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_B1 | | ADC_VIN_B2 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_B2 | | ADC_VIN_B3 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_B3 | | ADC_VIN_B4 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_B4 | | ADC_VIN_B5 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_B5 | | ADC_VIN_B6 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_B6 | | ADC_VIN_B7 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_B7 | | ADC_VIN_C0 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_C0 | | ADC_VIN_C1 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_C1 | | ADC_VIN_C2 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_C2 | | ADC_VIN_C3 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_C3 | | ADC_VIN_C4 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_C4 | | ADC_VIN_C5 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_C5 | | ADC_VIN_C6 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_C6 | | ADC_VIN_C7 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_C7 | | ADC_VIN_D0 | Channel n Single-Ended Analog Input for ADC0 | Not Muxed | ADC_VIN_D0 | | ADC_VIN_D1 | Channel n Single-Ended Analog Input for ADC0 | Not Muxed | ADC_VIN_D1 | | ADC_VIN_D2 | Channel n Single-Ended Analog Input for ADC0 | Not Muxed | ADC_VIN_D2 | | ADC_VIN_D3 | Channel n Single-Ended Analog Input for ADC0 | Not Muxed | ADC_VIN_D3 | | ADC_VIN_D4 | Channel n Single-Ended Analog Input for ADC0 | Not Muxed | ADC_VIN_D4 | | ADC_VIN_D5 | Channel n Single-Ended Analog Input for ADC0 | Not Muxed | ADC_VIN_D5 | | ADC_VIN_D6 | Channel n Single-Ended Analog Input for ADC0 | Not Muxed | ADC_VIN_D6 | | BYP_A0 | On-chip Analog Power Regulation Bypass Filter Node for ADC | Not Muxed | BYP_A0 | | BYP_A1 | On-chip Analog Power Regulation Bypass Filter Node for ADC | Not Muxed | BYP_A1 | | BYP_D0 | On-chip Analog Power Regulation Bypass Filter Node for DAC | Not Muxed | BYP_D0 | | CAN0_RX | CAN0 Receive | A | PA_06 | | CAN0_TX | CAN0 Transmit | Α | PA_07 | Table 7. ADSP-CM412F/CM413F/CM416F/CM417F 176-Lead LQFP\_EP Signal Descriptions (Continued) | Signal Name | Description | Port | Pin Name | |---------------|--------------------------------------------------|-----------|---------------| | CAN1_RX | CAN1 Receive | Е | PE_12 | | CAN1_TX | CAN1 Transmit | E | PE_13 | | CNT0_DG | CNT0 Count Down and Gate | С | PC_13 | | CNT0_OUTA | CNT0 Output Divider A | В | PB_08 | | CNT0_OUTB | CNT0 Output Divider B | В | PB_10 | | CNT0_UD | CNT0 Count Up and Direction | В | PB_09 | | CNT0_ZM | CNT0 Count Zero Marker | С | PC_14 | | COMP_OUT_A | Fast over-current protection comparator A output | Not Muxed | COMP_OUT_A | | COMP_OUT_B | Fast over-current protection comparator B output | Not Muxed | COMP_OUT_B | | COMP_OUT_C | Fast over-current protection comparator C output | Not Muxed | COMP_OUT_C | | CPTMR0_IN0 | CPTMR0 Input | E | PE_02 | | CPTMR0_IN1 | CPTMR0 Input | E | PE_04 | | CPTMR0_IN2 | CPTMR0 Input | F | PF_06 | | DAC0_VOUT | Analog Voltage Output 0 | Not Muxed | DAC0_VOUT | | GND_ANA0 | Analog Ground return for VDD_ANA0 | Not Muxed | GND_ANA0 | | GND_ANA1 | Analog Ground return for VDD_ANA1 | Not Muxed | GND_ANA1 | | GND_ANA2 | Analog Ground return for VDD_ANA2 | Not Muxed | GND_ANA2 | | GND_ANA3 | Analog Ground return for VDD_ANA3 | Not Muxed | GND_ANA3 | | GND_ANA4_COMP | AFE_GND_COMP_ANA4 | Not Muxed | GND_ANA4_COMP | | GND_ANA5_DAC | AFE_GND_DAC_ANA5 | Not Muxed | GND_ANA5_DAC | | GND_REFCAP0 | Ground return for REF_INOUT0 | Not Muxed | GND_REFCAP0 | | GND_REFCAP1 | GND_REFCAP1 | Not Muxed | GND_REFCAP1 | | GND_VREF0 | Ground return for REF_BUFOUT[0] | Not Muxed | GND_VREF0 | | GND_VREF1 | Ground return for REF_BUFOUT[1] | Not Muxed | GND_VREF1 | | JTG_TCK/SWCLK | JTAG Clock/Serial Wire Clock | Not Muxed | JTG_TCK/SWCLK | | JTG_TDI | JTAG Serial Data In | Not Muxed | JTG_TDI | | JTG_TDO/SWO | JTAG Serial Data Out/Serial Wire Trace Output | Not Muxed | JTG_TDO/SWO | | JTG_TMS/SWDIO | JTAG Mode Select/Serial Wire Debut Data I/O | Not Muxed | JTG_TMS/SWDIO | | JTG_TRST | JTAG Reset | Not Muxed | JTG_TRST | | LBA0_PIN0 | LBA0 LBA data input or the logic output | F | PF_03 | | LBA0_PIN1 | LBA0 LBA data input or the logic output | F | PF_04 | | LBA0_PIN2 | LBA0 LBA data input or the logic output | F | PF_05 | | LBA0_PIN3 | LBA0 LBA data input or the logic output | F | PF_06 | | LBA0_PIN4 | LBAO LBA data input or the logic output | F | PF_07 | | LBA0_PIN5 | LBA0 LBA data input or the logic output | F | PF_08 | | LBA0_PIN6 | LBA0 LBA data input or the logic output | С | PC_02 | | LBA0_PIN7 | LBAO LBA data input or the logic output | С | PC_04 | | PWM0_AH | PWM0 Channel A High Side | В | PB_00 | | PWM0_AL | PWM0 Channel A Low Side | В | PB_01 | | PWM0_BH | PWM0 Channel B High Side | В | PB_02 | | PWM0_BL | PWM0 Channel B Low Side | В | PB_03 | | PWM0_CH | PWM0 Channel C High Side | В | PB_04 | | PWM0_CL | PWM0 Channel C Low Side | В | PB_05 | | PWM0_DH | PWM0 Channel D High Side | В | PB_06 | | PWM0_DL | PWM0 Channel D Low Side | В | PB_07 | | PWM0_SYNC | PWM0 PWMTMR Grouped | D | PD_00 | Table 7. ADSP-CM412F/CM413F/CM416F/CM417F 176-Lead LQFP\_EP Signal Descriptions (Continued) | Signal Name | Description | Port | Pin Name | |-------------|---------------------------------------------------------|-----------|----------| | PWM1_AH | PWM1 Channel A High Side | В | PB_08 | | PWM1_AL | PWM1 Channel A Low Side | В | PB_09 | | PWM1_BH | PWM1 Channel B High Side | В | PB_10 | | PWM1_BL | PWM1 Channel B Low Side | В | PB_11 | | PWM1_CH | PWM1 Channel C High Side | В | PB_12 | | PWM1_CL | PWM1 Channel C Low Side | В | PB_13 | | PWM1_DH | PWM1 Channel D High Side | В | PB_14 | | PWM1_DL | PWM1 Channel D Low Side | В | PB_15 | | PWM1_SYNC | PWM1 PWMTMR Grouped | E | PE_09 | | PWM2_AH | PWM2 Channel A High Side | E | PE_00 | | PWM2_AL | PWM2 Channel A Low Side | E | PE_01 | | PWM2_BH | PWM2 Channel B High Side | E | PE_02 | | PWM2_BL | PWM2 Channel B Low Side | E | PE_03 | | PWM2_CH | PWM2 Channel C High Side | E | PE_04 | | PWM2_CL | PWM2 Channel C Low Side | E | PE_05 | | PWM2_DH | PWM2 Channel D High Side | E | PE_06 | | PWM2_DL | PWM2 Channel D Low Side | E | PE_07 | | PWM2_SYNC | PWM2 PWMTMR Grouped | E | PE_08 | | PWM_TRIPA | Muxed PWM Trip A signal | D | PD_01 | | PWM_TRIPB | Muxed PWM Trip B signal | E | PE_10 | | PWM_TRIPC | Muxed PWM Trip C signal | E | PE_11 | | REFCAP0 | Output of BandGap Generator Filter Node | Not Muxed | REFCAP0 | | REFCAP1 | Output of BandGap Generator Filter Node | Not Muxed | REFCAP1 | | REF_BUFOUT0 | Voltage reference ADC0 and DAC0 | Not Muxed | VREF0 | | REF_BUFOUT1 | Voltage reference ADC1 and Over Current Comparator DACs | Not Muxed | VREF1 | | SINC0_CLK0 | SINC0 Clock 0 | С | PC_15 | | SINC0_D0 | SINC0 Data 0 | С | PC_05 | | SINC0_D1 | SINC0 Data 1 | С | PC_06 | | SINC0_D2 | SINC0 Data 2 | F | PF_00 | | SINC0_D3 | SINC0 Data 3 | F | PF_01 | | SMC0_A01 | SMC0 Address 1 | В | PB_13 | | SMC0_A02 | SMC0 Address 2 | В | PB_15 | | SMC0_A03 | SMC0 Address 3 | D | PD_00 | | SMC0_A04 | SMC0 Address 4 | D | PD_01 | | SMC0_A05 | SMC0 Address 5 | E | PE_14 | | SMC0_A06 | SMC0 Address 6 | F | PF_00 | | SMC0_A07 | SMC0 Address 7 | F | PF_01 | | SMC0_A08 | SMC0 Address 8 | F | PF_02 | | SMC0_A09 | SMC0 Address 9 | F | PF_03 | | SMC0_A10 | SMC0 Address 10 | E | PE_15 | | SMC0_A11 | SMC0 Address 11 | E | PE_06 | | SMC0_A12 | SMC0 Address 12 | E | PE_07 | | SMC0_A13 | SMC0 Address 13 | F | PF_04 | | SMC0_A14 | SMC0 Address 14 | E | PE_05 | | SMC0_A15 | SMC0 Address 15 | E | PE_03 | | SMC0_A16 | SMC0 Address 16 | E | PE_11 | Table 7. ADSP-CM412F/CM413F/CM416F/CM417F 176-Lead LQFP\_EP Signal Descriptions (Continued) | Signal Name | Description | Port | Pin Name | |---------------|----------------------------|------|----------| | SMC0_ABE0 | SMC0 Byte Enable 0 | Е | PE_13 | | SMC0_ABE1 | SMC0 Byte Enable 1 | Е | PE_12 | | SMC0_AMS0 | SMC0 Memory Select0 | В | PB_04 | | SMC0_AMS1 | SMC0 Memory Select 1 | Е | PE_01 | | SMC0_AMS2 | SMC0 Memory Select 2 | Е | PE_02 | | SMC0_AMS3 | SMC0 Memory Select 3 | Е | PE_08 | | SMC0_AOE | SMC0 Output Enable | В | PB_02 | | SMC0_ARDY | SMC0 Asynchronous Ready | В | PB_00 | | SMC0_ARE | SMC0 Read Enable | В | PB_03 | | SMC0_AWE | SMC0 Write Enable | В | PB_01 | | SMC0_D00 | SMC0 Data 0 | В | PB_05 | | SMC0_D01 | SMC0 Data 1 | В | PB_06 | | SMC0_D02 | SMC0 Data 2 | В | PB_07 | | SMC0_D03 | SMC0 Data 3 | В | PB_08 | | SMC0_D04 | SMC0 Data 4 | В | PB_09 | | SMC0_D05 | SMC0 Data 5 | В | PB_10 | | SMC0_D06 | SMC0 Data 6 | В | PB_11 | | SMC0_D07 | SMC0 Data 7 | В | PB_12 | | SMC0_D08 | SMC0 Data 8 | c | PC_09 | | SMC0_D09 | SMC0 Data 9 | c | PC_10 | | SMC0_D10 | SMC0 Data 10 | c | PC_11 | | _<br>SMC0_D11 | SMC0 Data 11 | c | PC_12 | | SMC0_D12 | SMC0 Data 12 | С | PC_13 | | SMC0_D13 | SMC0 Data 13 | c | PC_14 | | SMC0_D14 | SMC0 Data 14 | С | PC_05 | | SMC0_D15 | SMC0 Data 15 | С | PC_06 | | SPI0_CLK | SPI0 Clock | Α | PA_08 | | SPI0_D2 | SPI0 Data 2 | Α | PA_02 | | SPI0_D3 | SPI0 Data 3 | Α | PA_03 | | SPI0_MISO | SPI0 Master In, Slave Out | Α | PA_10 | | SPI0_MOSI | SPI0 Master Out, Slave In | Α | PA_09 | | SPI0_RDY | SPI0 Ready | Α | PA_01 | | SPI0_SEL1 | SPI0 Slave Select Output 1 | Α | PA_11 | | SPI0_SEL2 | SPI0 Slave Select Output 2 | Α | PA_00 | | SPIO_SEL3 | SPI0 Slave Select Output 3 | A | PA_01 | | SPI0_SEL4 | SPI0 Slave Select Output 4 | Α | PA_06 | | SPI0_SEL5 | SPI0 Slave Select Output 5 | Α | PA_07 | | SPI0_SEL6 | SPI0 Slave Select Output 6 | A | PA_02 | | SPI0_SEL7 | SPI0 Slave Select Output 7 | Α | PA_03 | | SPIO_SS | SPIO Slave Select Input | A | PA_00 | | SPI1_CLK | SPI1 Clock | C | PC_09 | | SPI1_D2 | SPI1 Data 2 | F | PF_06 | | SPI1_D3 | SPI1 Data 3 | F | PF_07 | | SPI1_MISO | SPI1 Master In, Slave Out | C | PC_10 | | SPI1_MOSI | SPI1 Master Out, Slave In | c | PC_11 | | SPI1_RDY | SPI1 Ready | C | PC_14 | Table 7. ADSP-CM412F/CM413F/CM416F/CM417F 176-Lead LQFP\_EP Signal Descriptions (Continued) | Signal Name | Description | Port | Pin Name | |-------------|--------------------------------------|------------------------|------------| | SPI1_SEL1 | SPI1 Slave Select Output 1 | С | PC_12 | | SPI1_SEL2 | SPI1 Slave Select Output 2 | С | PC_13 | | SPI1_SEL3 | SPI1 Slave Select Output 3 | С | PC_14 | | SPI1_SEL4 | SPI1 Slave Select Output 4 | F | PF_02 | | SPI1_SEL5 | SPI1 Slave Select Output 5 | F | PF_05 | | SPI1_SEL6 | SPI1 Slave Select Output 6 | F | PF_03 | | SPI1_SEL7 | SPI1 Slave Select Output 7 | F | PF_08 | | SPI1_SS | SPI1 Slave Select Input | С | PC_12 | | SPT0_ACLK | SPORT0 Channel A Clock | С | PC_09 | | SPT0_AD0 | SPORT0 Channel A Data 0 | В | PB_09 | | SPT0_AD1 | SPORT0 Channel A Data 1 | С | PC_06 | | SPTO_AFS | SPORT0 Channel A Frame Sync | C | PC_11 | | SPT0_ATDV | SPORTO Channel A Transmit Data Valid | C | PC_15 | | SPTO_BCLK | SPORTO Channel B Clock | C | PC_12 | | SPT0_BD0 | SPORTO Channel B Data 0 | C | PC_14 | | SPT0_BD1 | SPORTO Channel B Data 1 | C | PC_10 | | SPTO_BFS | SPORTO Channel B Frame Sync | C | PC_13 | | SPT0_BTDV | SPORTO Channel B Transmit Data Valid | C | PC_05 | | SYS_BMODE0 | Boot Mode Control 0 | Not Muxed | SYS_BMODE0 | | SYS_CLKINO | Clock/Crystal Input | Not Muxed | SYS_CLKIN0 | | SYS_CLKIN1 | Clock/Crystal Input | Not Muxed | SYS_CLKINO | | SYS_CLKOUT | Processor Clock Output | Not Muxed | SYS_CLKOUT | | SYS_DSWAKE0 | Deep Sleep Wakeup 0 | C | PC_05 | | | | D | PD_00 | | SYS_DSWAKE1 | Deep Sleep Wakeup 1 | F | | | SYS_DSWAKE2 | Deep Sleep Wakeup 2 | | PF_08 | | SYS_DSWAKE3 | Deep Sleep Wakeup 3 | A Not Mussad | PA_11 | | SYS_FAULT | Fault Output | Not Muxed | SYS_FAULT | | SYS_HWRST | Processor Hardware Reset Control | Not Muxed<br>Not Muxed | SYS_HWRST | | SYS_NMI | Non-maskable Interrupt | 1.121.112.11 | SYS_NMI | | SYS_RESOUT | Reset Output | Not Muxed | SYS_RESOUT | | SYS_XTALO | Crystal Output | Not Muxed | SYS_XTAL0 | | SYS_XTAL1 | Crystal Output | Not Muxed | SYS_XTAL1 | | TM0_ACI0 | TIMERO Alternate Capture Input 0 | A | PA_04 | | TM0_ACI1 | TIMERO Alternate Capture Input 1 | A | PA_06 | | TM0_ACI2 | TIMERO Alternate Capture Input 2 | A | PA_01 | | TM0_ACI3 | TIMERO Alternate Capture Input 3 | A | PA_02 | | TM0_ACI4 | TIMERO Alternate Capture Input 4 | A | PA_03 | | TM0_ACLK0 | TIMER0 Alternate Clock 0 | A | PA_09 | | TM0_ACLK1 | TIMERO Alternate Clock 1 | A | PA_10 | | TM0_ACLK2 | TIMERO Alternate Clock 2 | A | PA_07 | | TM0_ACLK3 | TIMERO Alternate Clock 3 | A | PA_08 | | TM0_ACLK4 | TIMERO Alternate Clock 4 | A | PA_05 | | TM0_CLK | TIMER0 Clock | A | PA_00 | | TM0_TMR0 | TIMER0 Timer 0 | A | PA_12 | | TM0_TMR1 | TIMER0 Timer 1 | A | PA_13 | | TM1_ACI0 | TIMER1 Alternate Capture Input 0 | E | PE_12 | Table 7. ADSP-CM412F/CM413F/CM416F/CM417F 176-Lead LQFP\_EP Signal Descriptions (Continued) | Signal Name | Description | Port | Pin Name | |-------------|----------------------------------|-----------|----------| | TM1_ACI2 | TIMER1 Alternate Capture Input 2 | С | PC_08 | | TM1_ACI4 | TIMER1 Alternate Capture Input 4 | С | PC_09 | | TM1_ACI5 | TIMER1 Alternate Capture Input 5 | E | PE_09 | | TM1_ACI6 | TIMER1 Alternate Capture Input 6 | F | PF_05 | | TM1_ACLK3 | TIMER1 Alternate Clock 3 | С | PC_15 | | TM1_ACLK4 | TIMER1 Alternate Clock 4 | C | PC_00 | | TM1_ACLK5 | TIMER1 Alternate Clock 5 | E | PE_08 | | TM1_CLK | TIMER1 Clock | С | PC_06 | | TM1_TMR0 | TIMER1 Timer 0 | E | PE_14 | | TM1_TMR0 | TIMER1 Timer 0 | В | PB_14 | | TM1_TMR1 | TIMER1 Timer 1 | В | PB_15 | | TM1_TMR1 | TIMER1 Timer 1 | E | PE_15 | | TM1_TMR2 | TIMER1 Timer 2 | В | PB_13 | | TM1_TMR3 | TIMER1 Timer 3 | С | PC_10 | | TM1_TMR4 | TIMER1 Timer 4 | E | PE_04 | | TM1_TMR5 | TIMER1 Timer 5 | F | PF_06 | | TM1_TMR6 | TIMER1 Timer 6 | E | PE_02 | | TM1_TMR7 | TIMER1 Timer 7 | С | PC_12 | | TRACEO_CLK | TRACE0 Trace Clock | С | PC_00 | | TRACE0_D00 | TRACE0 Trace Data 0 | С | PC_03 | | TRACE0_D01 | TRACE0 Trace Data 1 | С | PC_01 | | TRACE0_D02 | TRACE0 Trace Data 2 | С | PC_04 | | TRACE0_D03 | TRACE0 Trace Data 3 | С | PC_02 | | TWI0_SCL | TWI0 Serial Clock | Not Muxed | TWI0_SCL | | TWI0_SDA | TWI0 Serial Data | Not Muxed | TWI0_SDA | | UARTO_CTS | UART0 Clear to Send | Α | PA_03 | | UARTO_RTS | UART0 Request to Send | Α | PA_02 | | UARTO_RX | UARTO Receive | Α | PA_04 | | UARTO_TX | UART0 Transmit | Α | PA_05 | | UART1_CTS | UART1 Clear to Send | С | PC_05 | | UART1_RTS | UART1 Request to Send | С | PC_15 | | UART1_RX | UART1 Receive | Е | PE_09 | | UART1_TX | UART1 Transmit | Е | PE_10 | | UART2_CTS | UART2 Clear to Send | C | PC_06 | | UART2_RTS | UART2 Request to Send | В | PB_09 | | UART2_RX | UART2 Receive | C | PC_09 | | UART2_TX | UART2 Transmit | C | PC_11 | | UART3_CTS | UART3 Clear to Send | В | PB_07 | | UART3_RTS | UART3 Request to Send | E | PE_08 | | UART3_RX | UART3 Receive | C | PC_08 | | UART3_TX | UART3 Transmit | C | PC_07 | | UART4_CTS | UART4 Clear to Send | E | PE_03 | | UART4_RTS | UART4 Request to Send | E | PE_01 | | UART4_RX | UART4 Receive | F | PF_05 | | UART4_TX | UART4 Transmit | F | PF_04 | | VDD_ANA0 | Analog Power Supply Voltage | Not Muxed | VDD_ANA0 | # ADSP-CM411F/412F/413F/416F/417F/418F/419F #### Table 7. ADSP-CM412F/CM413F/CM416F/CM417F 176-Lead LQFP\_EP Signal Descriptions (Continued) | Signal Name | Description | Port | Pin Name | |-------------|------------------------------------------|-----------|----------| | VDD_ANA1 | Analog Power Supply Voltage | Not Muxed | VDD_ANA1 | | VDD_COMP | Power supply for over current comparator | Not Muxed | VDD_COMP | | VDD_EXT | External Voltage Domain | Not Muxed | VDD_EXT | # **GPIO MULTIPLEXING FOR 176-LEAD LQFP\_EP PACKAGE** Table 8 through Table 13 identify the pin functions that are multiplexed on the general-purpose I/O pins of the 176-lead LQFP\_EP package. Table 8. Signal Multiplexing for Port A | Signal Name | Multiplexed<br>Function 0 | Multiplexed<br>Function 1 | Multiplexed<br>Function 2 | Multiplexed<br>Function 3 | Multiplexed<br>Function InputTap | |-------------|---------------------------|---------------------------|---------------------------|---------------------------|----------------------------------| | PA_00 | SPI0_SEL2 | TM0_CLK | | | SPIO_SS | | PA_01 | SPI0_SEL3 | SPI0_RDY | | | TM0_ACI2 | | PA_02 | SPI0_D2 | UARTO_RTS | SPI0_SEL6 | | TM0_ACI3 | | PA_03 | SPI0_D3 | UARTO_CTS | SPIO_SEL7 | | TM0_ACI4 | | PA_04 | UARTO_RX | | | | TM0_ACI0 | | PA_05 | UARTO_TX | | | | TM0_ACLK4 | | PA_06 | CAN0_RX | SPI0_SEL4 | | | TM0_ACI1 | | PA_07 | CAN0_TX | SPI0_SEL5 | | | TM0_ACLK2 | | PA_08 | SPI0_CLK | | | | TM0_ACLK3 | | PA_09 | SPI0_MOSI | | | | TM0_ACLK0 | | PA_10 | SPI0_MISO | | | | TM0_ACLK1 | | PA_11 | SPI0_SEL1 | | | | SYS_DSWAKE3 | | PA_12 | TM0_TMR0 | | | | | | PA_13 | TM0_TMR1 | | | | | Table 9. Signal Multiplexing for Port B | | Multiplexed | Multiplexed | Multiplexed | Multiplexed | Multiplexed | |-------------|-------------|-------------|-------------|-------------|-------------------| | Signal Name | Function 0 | Function 1 | Function 2 | Function 3 | Function InputTap | | PB_00 | PWM0_AH | | SMC0_ARDY | | | | PB_01 | PWM0_AL | | SMC0_AWE | | | | PB_02 | PWM0_BH | | SMC0_AOE | | | | PB_03 | PWM0_BL | | SMC0_ARE | | | | PB_04 | PWM0_CH | | SMC0_AMS0 | | | | PB_05 | PWM0_CL | | SMC0_D00 | | | | PB_06 | PWM0_DH | | SMC0_D01 | | | | PB_07 | PWM0_DL | UART3_CTS | SMC0_D02 | | | | PB_08 | PWM1_AH | CNT0_OUTA | SMC0_D03 | | | | PB_09 | PWM1_AL | UART2_RTS | SMC0_D04 | SPT0_AD0 | CNT0_UD | | PB_10 | PWM1_BH | CNT0_OUTB | SMC0_D05 | | | | PB_11 | PWM1_BL | | SMC0_D06 | | | | PB_12 | PWM1_CH | | SMC0_D07 | | | | PB_13 | PWM1_CL | TM1_TMR2 | SMC0_A01 | | | | PB_14 | PWM1_DH | | | TM1_TMR0 | | | PB_15 | PWM1_DL | | SMC0_A02 | TM1_TMR1 | | Table 10. Signal Multiplexing for Port C | | Multiplexed | Multiplexed | Multiplexed | Multiplexed | Multiplexed | |-------------|-------------|-------------|-------------|-------------|-------------------| | Signal Name | Function 0 | Function 1 | Function 2 | Function 3 | Function InputTap | | PC_00 | TRACEO_CLK | | | | TM1_ACLK4 | | PC_01 | TRACE0_D01 | | | | | | PC_02 | TRACE0_D03 | | | LBA0_PIN6 | | | PC_03 | TRACE0_D00 | | | | | | PC_04 | TRACE0_D02 | | | LBA0_PIN7 | | | PC_05 | SINC0_D0 | UART1_CTS | SMC0_D14 | SPT0_BTDV | SYS_DSWAKE0 | | PC_06 | SINC0_D1 | UART2_CTS | SMC0_D15 | SPT0_AD1 | TM1_CLK | | PC_07 | UART3_TX | | | | | | PC_08 | UART3_RX | | | | TM1_ACI2 | | PC_09 | SPI1_CLK | UART2_RX | SMC0_D08 | SPT0_ACLK | TM1_ACI4 | | PC_10 | SPI1_MISO | TM1_TMR3 | SMC0_D09 | SPT0_BD1 | | | PC_11 | SPI1_MOSI | UART2_TX | SMC0_D10 | SPT0_AFS | | | PC_12 | SPI1_SEL1 | TM1_TMR7 | SMC0_D11 | SPT0_BCLK | SPI1_SS | | PC_13 | SPI1_SEL2 | | SMC0_D12 | SPT0_BFS | CNT0_DG | | PC_14 | SPI1_SEL3 | SPI1_RDY | SMC0_D13 | SPT0_BD0 | CNT0_ZM | | PC_15 | SINC0_CLK0 | UART1_RTS | | SPT0_ATDV | TM1_ACLK3 | Table 11. Signal Multiplexing for Port D | Signal Name | Multiplexed<br>Function 0 | Multiplexed<br>Function 1 | | Multiplexed<br>Function 3 | Multiplexed<br>Function InputTap | |-------------|---------------------------|---------------------------|----------|---------------------------|----------------------------------| | PD_00 | PWM0_SYNC | | SMC0_A03 | | SYS_DSWAKE1 | | PD_01 | PWM_TRIPA | | SMC0_A04 | | | Table 12. Signal Multiplexing for Port E | | Multiplexed | Multiplexed | Multiplexed | Multiplexed | Multiplexed | |-------------|-------------|-------------|-------------|-------------|-------------------| | Signal Name | Function 0 | Function 1 | Function 2 | Function 3 | Function InputTap | | PE_00 | PWM2_AH | | | | | | PE_01 | PWM2_AL | UART4_RTS | SMC0_AMS1 | | | | PE_02 | PWM2_BH | TM1_TMR6 | SMC0_AMS2 | | CPTMR0_IN0 | | PE_03 | PWM2_BL | UART4_CTS | SMC0_A15 | | | | PE_04 | PWM2_CH | TM1_TMR4 | | | CPTMR0_IN1 | | PE_05 | PWM2_CL | | SMC0_A14 | | | | PE_06 | PWM2_DH | | SMC0_A11 | | | | PE_07 | PWM2_DL | | SMC0_A12 | | | | PE_08 | PWM2_SYNC | UART3_RTS | SMC0_AMS3 | | TM1_ACLK5 | | PE_09 | PWM1_SYNC | UART1_RX | | | TM1_ACI5 | | PE_10 | PWM_TRIPB | UART1_TX | | | | | PE_11 | PWM_TRIPC | | SMC0_A16 | | | | PE_12 | CAN1_RX | | SMC0_ABE1 | | TM1_ACI0 | | PE_13 | CAN1_TX | | SMC0_ABE0 | | | | PE_14 | TM1_TMR0 | | SMC0_A05 | | | | PE_15 | TM1_TMR1 | | SMC0_A10 | | | **Table 13. Signal Multiplexing for Port F** | Signal Name | Multiplexed<br>Function 0 | Multiplexed<br>Function 1 | Multiplexed<br>Function 2 | Multiplexed<br>Function 3 | Multiplexed<br>Function InputTap | |-------------|---------------------------|---------------------------|---------------------------|---------------------------|----------------------------------| | PF_00 | SINC0_D2 | | SMC0_A06 | | | | PF_01 | SINC0_D3 | | SMC0_A07 | | | | PF_02 | SPI1_SEL4 | | SMC0_A08 | | | | PF_03 | SPI1_SEL6 | | SMC0_A09 | LBA0_PIN0 | | | PF_04 | UART4_TX | | SMC0_A13 | LBA0_PIN1 | | | PF_05 | UART4_RX | SPI1_SEL5 | | LBA0_PIN2 | TM1_ACI6 | | PF_06 | SPI1_D2 | TM1_TMR5 | | LBA0_PIN3 | CPTMR0_IN2 | | PF_07 | SPI1_D3 | | | LBA0_PIN4 | | | PF_08 | SPI1_SEL7 | | | LBA0_PIN5 | SYS_DSWAKE2 | ### 210-BALL CSP\_BGA SIGNAL DESCRIPTIONS The processor pin definitions are shown in Table 14 for the 210-ball CSP\_BGA package. The columns in this table provide the following information: - The signal name column includes the signal name for every pin and the GPIO multiplexed pin function, where applicable. - The description column provides a descriptive name for each signal. - The port column shows whether or not a signal is multiplexed with other signals on a general-purpose I/O port pin. - The pin name column identifies the name of the package pin (at power on reset) on which the signal is located (if a single function pin) or is multiplexed (if a general-purpose I/O pin). Table 14. ADSP-CM411F/CM418F/CM419F 210-Ball CSP\_BGA Signal Descriptions | Signal Name | Description | Port | Pin Name | |-------------|------------------------------------------------------------|-----------|------------| | ADC_VIN_A0 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_A0 | | ADC_VIN_A1 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_A1 | | ADC_VIN_A2 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_A2 | | ADC_VIN_A3 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_A3 | | ADC_VIN_A4 | Channel n Single-Ended Analog Input for ADC2 <sup>1</sup> | Not Muxed | ADC_VIN_A4 | | ADC_VIN_A5 | Channel n Single-Ended Analog Input for ADC2 <sup>1</sup> | Not Muxed | ADC_VIN_A5 | | ADC_VIN_A6 | Channel n Single-Ended Analog Input for ADC2 <sup>1</sup> | Not Muxed | ADC_VIN_A6 | | ADC_VIN_A7 | Channel n Single-Ended Analog Input for ADC2 <sup>1</sup> | Not Muxed | ADC_VIN_A7 | | ADC_VIN_B0 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_B0 | | ADC_VIN_B1 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_B1 | | ADC_VIN_B2 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_B2 | | ADC_VIN_B3 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_B3 | | ADC_VIN_B4 | Channel n Single-Ended Analog Input for ADC2 <sup>1</sup> | Not Muxed | ADC_VIN_B4 | | ADC_VIN_B5 | Channel n Single-Ended Analog Input for ADC2 <sup>1</sup> | Not Muxed | ADC_VIN_B5 | | ADC_VIN_B6 | Channel n Single-Ended Analog Input for ADC2 <sup>1</sup> | Not Muxed | ADC_VIN_B6 | | ADC_VIN_B7 | Channel n Single-Ended Analog Input for ADC2 <sup>1</sup> | Not Muxed | ADC_VIN_B7 | | ADC_VIN_C0 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_C0 | | ADC_VIN_C1 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_C1 | | ADC_VIN_C2 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_C2 | | ADC_VIN_C3 | Channel n Single-Ended Analog Input for ADC1 | Not Muxed | ADC_VIN_C3 | | ADC_VIN_C4 | Channel n Single-Ended Analog Input for ADC2 <sup>1</sup> | Not Muxed | ADC_VIN_C4 | | ADC_VIN_C5 | Channel n Single-Ended Analog Input for ADC2 <sup>1</sup> | Not Muxed | ADC_VIN_C5 | | ADC_VIN_C6 | Channel n Single-Ended Analog Input for ADC2 <sup>1</sup> | Not Muxed | ADC_VIN_C6 | | ADC_VIN_C7 | Channel n Single-Ended Analog Input for ADC2 <sup>1</sup> | Not Muxed | ADC_VIN_C7 | | ADC_VIN_D0 | Channel n Single-Ended Analog Input for ADC0 | Not Muxed | ADC_VIN_D0 | | ADC_VIN_D1 | Channel n Single-Ended Analog Input for ADC0 | Not Muxed | ADC_VIN_D1 | | ADC_VIN_D2 | Channel n Single-Ended Analog Input for ADC0 | Not Muxed | ADC_VIN_D2 | | ADC_VIN_D3 | Channel n Single-Ended Analog Input for ADC0 | Not Muxed | ADC_VIN_D3 | | ADC_VIN_D4 | Channel n Single-Ended Analog Input for ADC0 | Not Muxed | ADC_VIN_D4 | | ADC_VIN_D5 | Channel n Single-Ended Analog Input for ADC0 | Not Muxed | ADC_VIN_D5 | | ADC_VIN_D6 | Channel n Single-Ended Analog Input for ADC0 | Not Muxed | ADC_VIN_D6 | | BYP_A0 | On-chip Analog Power Regulation Bypass Filter Node for ADC | Not Muxed | BYP_A0 | | BYP_A1 | On-chip Analog Power Regulation Bypass Filter Node for ADC | Not Muxed | BYP_A1 | | BYP_A2 | On-chip Analog Power Regulation Bypass Filter Node for ADC | Not Muxed | BYP_A2 | | BYP_D0 | On-chip Analog Power Regulation Bypass Filter Node for DAC | Not Muxed | BYP_D0 | | CAN0_RX | CAN0 Receive | Α | PA_06 | | CAN0_TX | CAN0 Transmit | Α | PA_07 | Table 14. ADSP-CM411F/CM418F/CM419F 210-Ball CSP\_BGA Signal Descriptions (Continued) | CAN1_RX CAN1 Receive CAN1_TX CAN1 Transmit E CNT0_DG CNT0 Count Down and Gate CNT0_OUTA CNT0 Output Divider A CNT0_OUTB CNT0_OUTB CNT0 Count Up and Direction B CNT0_UD CNT0 Count Zero Marker COMP_OUT_A Fast over-current protection comparator A output COMP_OUT_B Fast over-current protection comparator B output COMP_OUT_C CPTMR0_IN0 CPTMR0 Input CPTMR0_IN1 CPTMR0_IN2 CPTMR0_IN2 CPTMR0_IN2 GND_REFCAP0 Ground return for REF_INOUT0 GND_REFCAP1 GND_VREF0 GND_VREF1 GND_VREF2 GND_VREF2 JTG_TCK/SWCLK JTAG Serial Data In JTAG Serial Data Out/Serial Wire Trace Output IB CCC CNT0 Count Zero Marker CC CC CMP_OUT_A BB CNT0_COUNT_C CC CC CNT0 Count Zero Marker CC CC CNT0 Count Zero Marker CC CC CMP_OUT_A BB CNT0 Count Zero Marker CC CC CMP_OUT_B BB CNT0 Mote Muxeer CC CMP_OUT_B BB CNT0 Mote Muxeer CC CMP_OUT_C CPTMR0 Input CPTMR0_IN0 CPTMR0 Input E CPTMR0_IN1 CPTMR0 Input F CNT0 Count Teturn for REF_BUFOUT[0] Not Muxeer CND_VREF0 GND_VREF0 GND_VREF1 Ground return for REF_BUFOUT[1] Not Muxeer CND_VREF1 GND_VREF2 JTG_TCK/SWCLK JTAG Clock/Serial Wire Clock JTG_TDI JTAG Serial Data In Not Muxeer JTG_TMS/SWDIO JTAG Mode Select/Serial Wire Debug Data I/O Not Muxeer | cOMP_OUT_B | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------| | CNT0_DG CNT0 Count Down and Gate CNT0_OUTA CNT0 Output Divider A B CNT0_OUTB CNT0 Output Divider B B CNT0_UD CNT0 Count Up and Direction B CNT0_ZM CNT0 Count Zero Marker C COMP_OUT_A Fast over-current protection comparator A output Not Muxed COMP_OUT_B Fast over-current protection comparator B output Not Muxed COMP_OUT_C Fast over-current protection comparator C output E CPTMR0_IN0 CPTMR0 Input E CPTMR0_IN1 CPTMR0 Input E CPTMR0_IN2 CPTMR0 Input F DAC0_VOUT Analog Voltage Output n Not Muxed GND_REFCAP1 Ground return for REF_BUFOUT[0] Not Muxed GND_VREF0 Ground return for REF_BUFOUT[1] Not Muxed GND_VREF1 Ground return for REF_BUFOUT[1] Not Muxed GND_VREF2 GND_VREF2 Not Muxed GND_VREF2 Not Muxed GND_VREF2 GND_VREF2 Not Muxed GND_VREF1 JTAG Clock/Serial Wire Clock Not Muxed JTG_TDI JTAG Serial Data In Not Muxed JTG_TRST JTAG Reset Not Muxed Not Muxed JTG_TRST | PC_13 PB_08 PB_10 PB_09 PC_14 COMP_OUT_A COMP_OUT_B COMP_OUT_C | | CNT0_OUTA CNT0 Output Divider A CNT0_OUTB CNT0_OUTB CNT0 Output Divider B CNT0_UD CNT0 Count Up and Direction CNT0_ZM CNT0 Count Zero Marker COMP_OUT_A Fast over-current protection comparator A output Not Muxed COMP_OUT_B Fast over-current protection comparator B output Not Muxed COMP_OUT_C Fast over-current protection comparator C output CPTMR0_IN0 CPTMR0 Input E CPTMR0_IN1 CPTMR0 Input CPTMR0_IN2 CPTMR0 Input F DAC0_VOUT Analog Voltage Output n GND_REFCAP1 GND_REFCAP1 GND_REFCAP1 GND_VREF0 Ground return for REF_BUFOUT[0] GND_VREF1 GND_VREF1 Ground return for REF_BUFOUT[1] GND_VREF2 GND_VREF2 GND_VREF2 JTAG Clock/Serial Wire Clock JTG_TDI JTAG Serial Data In JTAG Reset Not Muxed M | PB_08 PB_10 PB_09 PC_14 COMP_OUT_A COMP_OUT_B COMP_OUT_C | | CNTO_OUTB CNTO_OUTB CNTO Count Up and Direction CNTO_ZM CNTO Count Zero Marker COMP_OUT_A Fast over-current protection comparator A output COMP_OUT_B Fast over-current protection comparator B output COMP_OUT_C Fast over-current protection comparator C output COMP_OUT_C CPTMRO_INO CPTMRO Input CPTMRO_IN1 CPTMRO Input CPTMRO_IN2 CPTM | PB_10 PB_09 PC_14 COMP_OUT_A COMP_OUT_B COMP_OUT_C | | CNTO_UD CNTO Count Up and Direction CNTO_ZM CNTO Count Zero Marker COMP_OUT_A Fast over-current protection comparator A output Not Muxed COMP_OUT_B Fast over-current protection comparator B output COMP_OUT_C Fast over-current protection comparator C output CPTMRO_INO CPTMRO Input CPTMRO_IN1 CPTMRO Input CPTMRO_IN2 CPTMRO Input CPTMRO_IN2 CPTMRO Input FDACO_VOUT Analog Voltage Output n GND_REFCAP0 Ground return for REF_INOUTO Not Muxed GND_REFCAP1 GND_REFCAP1 GND_VREF0 Ground return for REF_BUFOUT[0] Not Muxed GND_VREF1 Ground return for REF_BUFOUT[1] GND_VREF2 JTG_TCK/SWCLK JTAG Clock/Serial Wire Clock JTG_TDO/SWO JTAG Serial Data Out/Serial Wire Trace Output JTAG Reset Not Muxed M | PB_09 PC_14 cd COMP_OUT_A cd COMP_OUT_B cd COMP_OUT_C | | CNT0_ZM CNT0 Count Zero Marker COMP_OUT_A Fast over-current protection comparator A output Not Muxed Not Muxed COMP_OUT_B Fast over-current protection comparator B output Not Muxed COMP_OUT_C Fast over-current protection comparator C output Not Muxed COPTMRO_INO CPTMRO Input E CPTMRO_IN1 CPTMRO Input F CPTMRO_IN2 CPTMRO Input F DACO_VOUT Analog Voltage Output n Not Muxed GND_REFCAPO Ground return for REF_INOUTO Not Muxed GND_REFCAP1 Ground return for REF_BUFOUT[0] Not Muxed GND_VREFO Ground return for REF_BUFOUT[1] Not Muxed GND_VREF1 Ground return for REF_BUFOUT[1] Not Muxed GND_VREF2 JTAG Clock/Serial Wire Clock Not Muxed JTG_TDI JTAG Serial Data In JTAG Serial Data Out/Serial Wire Trace Output Not Muxed JTG_TRST JTAG Reset Not Muxed Not Muxed Not Muxed Not Muxed JTG_TRST JTAG Reset Not Muxed JTG_TRST JTAG Reset Not Muxed Not Muxed Not Muxed Not Muxed Not Muxed JTG_TRST JTAG Reset Not Muxed Not Muxed Not Muxed Not Muxed Not Muxed Not Muxed JTG_TRST JTAG Reset Not Muxed Mu | PC_14 COMP_OUT_A COMP_OUT_B COMP_OUT_C | | COMP_OUT_A COMP_OUT_B Fast over-current protection comparator A output Not Muxed | cd COMP_OUT_A cd COMP_OUT_B cd COMP_OUT_C | | Fast over-current protection comparator B output Fast over-current protection comparator C output COMP_OUT_C CPTMR0_IN0 CPTMR0 Input F DAC0_VOUT Analog Voltage Output n GND_REFCAP0 Ground return for REF_INOUT0 GND_REFCAP1 GND_REFCAP1 GND_VREF0 Ground return for REF_BUFOUT[0] GND_VREF0 GND_VREF1 GROUND | cd COMP_OUT_B COMP_OUT_C | | COMP_OUT_C CPTMR0_IN0 CPTMR0 Input CPTMR0_IN1 CPTMR0_IN1 CPTMR0_IN2 CPTMR0_IN2 DAC0_VOUT Analog Voltage Output n GND_REFCAP0 GROUND GREFCAP1 GND_VREF0 GROUND GROUND GREF_BUFOUT[0] GND_VREF0 GND_VREF1 GND_VREF2 JTG_TCK/SWCLK JTG_TDI JTAG Serial Data In JTG_TMS/SWDIO JTAG Reset Not Muxed | comp_out_c | | CPTMR0_IN0 | | | CPTMR0_IN1 CPTMR0 Input E CPTMR0_IN2 CPTMR0 Input DACO_VOUT Analog Voltage Output n Not Muxed GND_REFCAP0 Ground return for REF_INOUT0 Not Muxed GND_REFCAP1 GND_REFCAP1 Not Muxed GND_VREF0 Ground return for REF_BUFOUT[0] Not Muxed GND_VREF1 Ground return for REF_BUFOUT[1] Not Muxed GND_VREF2 GND_VREF2 Not Muxed JTG_TCK/SWCLK JTAG Clock/Serial Wire Clock Not Muxed JTG_TDI JTAG Serial Data In Not Muxed JTG_TMS/SWDIO JTAG Mode Select/Serial Wire Debug Data I/O Not Muxed JTG_TRST JTAG Reset | PE_02 | | CPTMR0_IN2 DACO_VOUT Analog Voltage Output n GND_REFCAP0 Ground return for REF_INOUT0 GND_REFCAP1 GND_VREF0 Ground return for REF_BUFOUT[0] GND_VREF1 Ground return for REF_BUFOUT[1] GND_VREF2 JTG_TCK/SWCLK JTAG Clock/Serial Wire Clock JTG_TDI JTAG Serial Data In JTG_TMS/SWDIO JTAG Mode Select/Serial Wire Debug Data I/O JTAG Reset Not Muxeo No | | | Analog Voltage Output n GND_REFCAP0 Ground return for REF_INOUT0 GND_VREF0 GND_VREF0 Ground return for REF_BUFOUT[0] GND_VREF1 Ground return for REF_BUFOUT[1] GND_VREF2 JTG_TCK/SWCLK JTAG Clock/Serial Wire Clock JTG_TDI JTAG Serial Data In JTG_TDO/SWO JTG_TMS/SWDIO JTAG Mode Select/Serial Wire Debug Data I/O JTG_TRST Not Muxed | PE_04 | | GND_REFCAP0 GND_REFCAP1 GND_REFCAP1 GND_VREF0 Ground return for REF_BUFOUT[0] GND_VREF1 GND_VREF1 GND_VREF2 JTG_TCK/SWCLK JTG_TDI JTAG Serial Data In JTG_TMS/SWDIO JTG_TRST GROUND return for REF_BUFOUT[1] Not Muxed | PF_06 | | GND_REFCAP0 GND_REFCAP1 GND_REFCAP1 GND_VREF0 Ground return for REF_BUFOUT[0] GND_VREF1 GND_VREF1 GND_VREF2 JTG_TCK/SWCLK JTG_TDI JTAG Serial Data In JTG_TMS/SWDIO JTG_TRST GND_REFCAP1 Not Muxed | ed DAC0_VOUT | | GND_REFCAP1 GND_REFCAP1 Ground return for REF_BUFOUT[0] GND_VREF1 Ground return for REF_BUFOUT[1] GND_VREF2 JTG_TCK/SWCLK JTGGTDI JTAG Serial Data In JTG_TDO/SWO JTG_TMS/SWDIO JTGGTRST Not Muxed | | | GND_VREF0 Ground return for REF_BUFOUT[0] Not Muxed GND_VREF1 Ground return for REF_BUFOUT[1] Not Muxed GND_VREF2 GND_VREF2 Not Muxed JTG_TCK/SWCLK JTAG Clock/Serial Wire Clock Not Muxed Not Muxed GND_VREF2 JTAG Serial Data In Not Muxed JTG_TDO/SWO JTAG Serial Data Out/Serial Wire Trace Output Not Muxed JTG_TMS/SWDIO JTAG Mode Select/Serial Wire Debug Data I/O Not Muxed JTG_TRST JTAG Reset Not Muxed Not Muxed GND_VREF2 Not Muxed Not Muxed GND_VREF2 Not Muxed Not Muxed GND_VREF2 | _ | | GND_VREF1 Ground return for REF_BUFOUT[1] Not Muxed GND_VREF2 GND_VREF2 Not Muxed JTG_TCK/SWCLK JTAG Clock/Serial Wire Clock Not Muxed JTG_TDI JTAG Serial Data In Not Muxed JTG_TDO/SWO JTAG Serial Data Out/Serial Wire Trace Output Not Muxed JTG_TMS/SWDIO JTAG Mode Select/Serial Wire Debug Data I/O Not Muxed JTG_TRST JTAG Reset Not Muxed Mux | | | GND_VREF2 JTG_TCK/SWCLK JTG_TCK/SWCLK JTG_TDI JTAG Serial Data In JTG_TDO/SWO JTG_TMS/SWDIO JTG_TMS/SWDIO JTG_TRST Not Muxed | | | JTG_TCK/SWCLK JTAG Clock/Serial Wire Clock Not Muxed JTG_TDI JTAG Serial Data In Not Muxed JTG_TDO/SWO JTAG Serial Data Out/Serial Wire Trace Output Not Muxed JTG_TMS/SWDIO JTAG Mode Select/Serial Wire Debug Data I/O Not Muxed JTG_TRST JTAG Reset Not Muxed | | | JTG_TDI JTAG Serial Data In Not Muxed JTG_TDO/SWO JTAG Serial Data Out/Serial Wire Trace Output Not Muxed JTG_TMS/SWDIO JTAG Mode Select/Serial Wire Debug Data I/O Not Muxed JTG_TRST JTAG Reset Not Muxed | | | JTG_TDO/SWO JTAG Serial Data Out/Serial Wire Trace Output Not Muxed JTG_TMS/SWDIO JTAG Mode Select/Serial Wire Debug Data I/O Not Muxed JTG_TRST JTAG Reset Not Muxed | | | JTG_TMS/SWDIO JTAG Mode Select/Serial Wire Debug Data I/O Not Muxed JTG_TRST Not Muxed | | | JTAG Reset Not Muxed | | | | | | | PF_03 | | LBA0_PIN1 LBA0 LBA data input or the logic output F | PF_04 | | LBA0_PIN2 LBA0 LBA data input or the logic output F | PF_05 | | LBA0_PIN3 LBA0 LBA data input or the logic output F | PF_06 | | LBA0_PIN4 LBA0 LBA data input or the logic output F | PF_07 | | LBA0_PIN5 LBA0 LBA data input or the logic output F | PF_08 | | LBA0_PIN6 LBA0 LBA data input or the logic output C | PC_02 | | LBA0_PIN7 LBA0 LBA data input or the logic output C | PC_04 | | PWM0_AH PWM0 Channel A High Side B | PB_00 | | PWM0_AL PWM0 Channel A Low Side B | PB_01 | | PWM0_BH PWM0 Channel B High Side B | PB_02 | | PWM0_BL PWM0 Channel B Low Side B | PB_03 | | PWM0_CH PWM0 Channel C High Side B | PB_04 | | PWM0_CL PWM0 Channel C Low Side B | PB_05 | | PWM0_DH PWM0 Channel D High Side B | PB_06 | | PWM0_DL PWM0 Channel D Low Side B | PB_07 | | PWM0_SYNC PWM0 PWMTMR Grouped D | PD_00 | | PWM1_AH PWM1 Channel A High Side B | PB_08 | | PWM1_AL PWM1 Channel A Low Side B | PB_09 | | PWM1_BH PWM1 Channel B High Side B | PB_10 | | | PB_10<br>PB_11 | | _ | FD_ 1 1 | | PWM1_CH PWM1 Channel C High Side B PWM1_CL PWM1 Channel C Low Side B | PB_12 | Table 14. ADSP-CM411F/CM418F/CM419F 210-Ball CSP\_BGA Signal Descriptions (Continued) | Signal Name | Description | Port | Pin Name | |---------------|---------------------------------------------------------|-----------|----------| | PWM1_DH | PWM1 Channel D High Side | В | PB_14 | | PWM1_DL | PWM1 Channel D Low Side | В | PB_15 | | PWM1_SYNC | PWM1 PWMTMR Grouped | E | PE_09 | | PWM2_AH | PWM2 Channel A High Side | E | PE_00 | | PWM2_AL | PWM2 Channel A Low Side | E | PE_01 | | PWM2_BH | PWM2 Channel B High Side | E | PE_02 | | PWM2_BL | PWM2 Channel B Low Side | E | PE_03 | | PWM2_CH | PWM2 Channel C High Side | E | PE_04 | | PWM2_CL | PWM2 Channel C Low Side | E | PE_05 | | PWM2_DH | PWM2 Channel D High Side | E | PE_06 | | PWM2_DL | PWM2 Channel D Low Side | E | PE_07 | | PWM2_SYNC | PWM2 PWMTMR Grouped | E | PE_08 | | PWM_TRIPA | Muxed PWM Trip A signal | D | PD_01 | | PWM_TRIPB | Muxed PWM Trip B signal | E | PE_10 | | PWM_TRIPC | Muxed PWM Trip C signal | E | PE_11 | | REFCAP0 | Output of BandGap Generator Filter Node | Not Muxed | REFCAP0 | | REFCAP1 | Output of BandGap Generator Filter Node | Not Muxed | REFCAP1 | | REF_BUFOUT0 | Voltage reference ADC0 and DAC0 | Not Muxed | VREF0 | | REF_BUFOUT1 | Voltage reference ADC1 and Over Current Comparator DACs | Not Muxed | VREF1 | | SINC0_CLK0 | SINC0 Clock 0 | С | PC_15 | | SINC0_D0 | SINCO Data 0 | C | PC_05 | | SINC0_D1 | SINCO Data 1 | C | PC_06 | | SINC0_D2 | SINC0 Data 2 | F | PF_00 | | SINC0_D3 | SINCO Data 3 | F | PF_01 | | SMC0_A01 | SMC0 Address 1 | В | PB_13 | | SMC0_A02 | SMC0 Address 2 | В | PB_15 | | SMC0_A03 | SMC0 Address 3 | D | PD_00 | | SMC0_A04 | SMC0 Address 4 | D | PD_01 | | SMC0_A05 | SMC0 Address 5 | E | PE_14 | | SMC0_A06 | SMC0 Address 6 | F | PF_00 | | SMC0_A07 | SMC0 Address 7 | F | PF_01 | | SMC0_A08 | SMC0 Address 8 | F | PF_02 | | SMC0_A09 | SMC0 Address 9 | F | PF_03 | | SMC0_A10 | SMC0 Address 10 | E | PE_15 | | SMC0_A11 | SMC0 Address 11 | E | PE_06 | | SMC0_A12 | SMC0 Address 12 | E | PE_07 | | SMC0_A13 | SMC0 Address 13 | F | PF_04 | | SMC0_A14 | SMC0 Address 14 | E | PE_05 | | SMC0_A15 | SMC0 Address 15 | E | PE_03 | | SMC0_A16 | SMC0 Address 16 | E | PE_11 | | SMC0_ABE0 | SMC0 Byte Enable 0 | E | PE_13 | | SMC0_ABE1 | SMC0 Byte Enable 1 | E | PE_12 | | SMC0_AMS0 | SMC0 Memory Select 0 | В | PB_04 | | SMC0_AMS1 | SMC0 Memory Select 1 | E | PE_01 | | SMC0_AMS2 | SMC0 Memory Select 2 | E | PE_02 | | SMC0_AMS3 | SMC0 Memory Select 3 | E | PE_08 | | J CO_, 1171JJ | James memory selects | - | | Table 14. ADSP-CM411F/CM418F/CM419F 210-Ball CSP\_BGA Signal Descriptions (Continued) | Signal Name | Description | Port | Pin Name | |---------------------|-------------------------------------------------------|---------|----------------| | SMC0_ARDY | SMC0 Asynchronous Ready | В | PB_00 | | SMC0_ARE | SMC0 Read Enable | В | PB_03 | | SMC0_AWE | SMC0 Write Enable | В | PB_01 | | SMC0_D00 | SMC0 Data 0 | В | PB_05 | | SMC0_D01 | SMC0 Data 1 | В | PB_06 | | SMC0_D02 | SMC0 Data 2 | В | PB_07 | | SMC0_D03 | SMC0 Data 3 | В | PB_08 | | SMC0_D04 | SMC0 Data 4 | В | PB_09 | | SMC0_D05 | SMC0 Data 5 | В | PB_10 | | SMC0_D06 | SMC0 Data 6 | В | PB_11 | | SMC0_D07 | SMC0 Data 7 | В | PB_12 | | SMC0_D08 | SMC0 Data 8 | С | PC_09 | | SMC0_D09 | SMC0 Data 9 | С | PC_10 | | SMC0_D10 | SMC0 Data 10 | С | PC_11 | | SMC0_D11 | SMC0 Data 11 | c | PC_12 | | SMC0_D12 | SMC0 Data 12 | c | PC_13 | | SMC0_D13 | SMC0 Data 13 | C | PC_14 | | SMC0_D14 | SMC0 Data 14 | c | PC_05 | | SMC0_D15 | SMC0 Data 15 | c | PC_06 | | SPIO_CLK | SPIO Clock | A | PA_08 | | SPI0_D2 | SPIO Data 2 | A | PA_02 | | SPI0_D3 | SPIO Data 3 | A | PA_03 | | SPI0_MISO | SPI0 Master In, Slave Out | A | PA_10 | | SPI0_MOSI | SPI0 Master Out, Slave In | A | PA_09 | | SPIO_RDY | SPI0 Ready | A | PA_01 | | SPIO_SEL1 | SPI0 Slave Select Output 1 | A | PA_11 | | SPIO_SEL2 | SPI0 Slave Select Output 2 | A | PA_00 | | SPIO_SEL3 | SPI0 Slave Select Output 3 | A | PA_01 | | SPIO_SEL4 | SPI0 Slave Select Output 4 | A | PA_06 | | SPIO_SEL5 | SPI0 Slave Select Output 5 | A | PA_07 | | SPIO_SEL6 | SPI0 Slave Select Output 6 | Â | PA_02 | | SPIO_SEL7 | SPI0 Slave Select Output 7 | Â | PA_03 | | SPIO_SS | SPI0 Slave Select Input | A | PA_00 | | SPI1_CLK | SPI1 Clock | C | PC_09 | | SPI1_D2 | SPI1 Data 2 | F | PF_06 | | SPI1_D3 | SPI1 Data 2 | r<br> F | PF_07 | | SPI1_MISO | SPI1 Master In, Slave Out | C | PC_10 | | SPI1_MOSI | SPI1 Master III, Slave Out | c | PC_11 | | SPI1_RDY | SPI1 Master Out, Slave III | C | PC_11 | | | | c | | | SPI1_SEL1 SPI1_SEL2 | SPI1 Slave Select Output 1 SPI1 Slave Select Output 2 | C | PC_12<br>PC_13 | | SPI1_SEL2 | • | | | | _ | SPI1 Slave Select Output 3 | C | PC_14 | | SPI1_SEL4 | SPI1 Slave Select Output 4 | F | PF_02 | | SPI1_SEL5 | SPI1 Slave Select Output 5 | F | PF_05 | | SPI1_SEL6 | SPI1 Slave Select Output 6 | F | PF_03 | | SPI1_SEL7 | SPI1 Slave Select Output 7 | F | PF_08 | | SPI1_SS | SPI1 Slave Select Input | C | PC_12 | Table 14. ADSP-CM411F/CM418F/CM419F 210-Ball CSP\_BGA Signal Descriptions (Continued) | Signal Name | Description | Port | Pin Name | |-------------|---------------------------------------------------|-----------|------------| | SPT0_ACLK | SPORT0 Channel A Clock | С | PC_09 | | SPT0_AD0 | SPORTO Channel A Data 0 | В | PB_09 | | SPT0_AD1 | SPORTO Channel A Data 1 | С | PC_06 | | SPTO_AFS | SPORT0 Channel A Frame Sync | С | PC_11 | | SPT0_ATDV | SPORTO Channel A Transmit Data Valid | С | PC_15 | | SPT0_BCLK | SPORTO Channel B Clock | С | PC_12 | | SPT0_BD0 | SPORTO Channel B Data 0 | c | PC_14 | | SPT0_BD1 | SPORTO Channel B Data 1 | С | PC_10 | | SPT0_BFS | SPORT0 Channel B Frame Sync | c | PC_13 | | SPT0_BTDV | SPORTO Channel B Transmit Data Valid | c | PC_05 | | SYS_BMODE0 | Boot Mode Control 0 | Not Muxed | SYS_BMODE0 | | SYS_CLKINO | Clock/Crystal Input | Not Muxed | SYS_CLKIN0 | | SYS_CLKIN1 | Clock/Crystal Input | Not Muxed | SYS_CLKIN1 | | SYS_CLKOUT | Processor Clock Output | Not Muxed | SYS_CLKOUT | | SYS_DSWAKE0 | Deep Sleep Wakeup 0 | C | PC_05 | | SYS_DSWAKE1 | Deep Sleep Wakeup 1 | D | PD_00 | | SYS_DSWAKE2 | Deep Sleep Wakeup 2 | F | PF_08 | | SYS_DSWAKE3 | Deep Sleep Wakeup 3 | A | PA_11 | | SYS_FAULT | Fault Output | Not Muxed | SYS_FAULT | | SYS_HWRST | Processor Hardware Reset Control | Not Muxed | SYS_HWRST | | SYS_NMI | Non-maskable Interrupt | Not Muxed | SYS_NMI | | SYS_RESOUT | Reset Output | Not Muxed | SYS_RESOUT | | SYS_XTALO | Crystal Output | Not Muxed | SYS_XTAL0 | | SYS_XTAL1 | Crystal Output | Not Muxed | SYS_XTAL1 | | TM0_ACI0 | TIMERO Alternate Capture Input 0 | A | PA_04 | | TM0_ACI1 | TIMERO Alternate Capture Input 1 | A | PA_06 | | TM0_ACI2 | TIMERO Alternate Capture Input 2 | A | PA_01 | | TM0_ACI3 | TIMERO Alternate Capture Input 3 | A | PA_02 | | TM0_ACI4 | TIMERO Alternate Capture Input 4 | A | PA_03 | | TM0_ACLK0 | TIMERO Alternate Captule Input 4 | A | PA_09 | | TM0_ACLK0 | TIMERO Alternate Clock 0 | A | PA_10 | | TM0_ACLK1 | TIMERO Alternate Clock 1 | A | PA_07 | | TM0_ACLK2 | TIMERO Alternate Clock 2 TIMERO Alternate Clock 3 | ^ | PA_08 | | | | | | | TMO_ACLK4 | TIMERO Alternate Clock 4 | A | PA_05 | | TMO_CLK | TIMERO Clock | A | PA_00 | | TMO_TMR0 | TIMERO Timer 0 | A | PA_12 | | TM0_TMR1 | TIMERO Timer 1 | A | PA_13 | | TM1_ACI0 | TIMER1 Alternate Capture Input 0 | E | PE_12 | | TM1_ACI2 | TIMER1 Alternate Capture Input 2 | C | PC_08 | | TM1_ACI4 | TIMER1 Alternate Capture Input 4 | C | PC_09 | | TM1_ACI5 | TIMER1 Alternate Capture Input 5 | E | PE_09 | | TM1_ACI6 | TIMER1 Alternate Clark 3 | F | PF_05 | | TM1_ACLK3 | TIMER1 Alternate Clock 3 | C | PC_15 | | TM1_ACLK4 | TIMER1 Alternate Clock 4 | C | PC_00 | | TM1_ACLK5 | TIMER1 Alternate Clock 5 | E | PE_08 | | TM1_CLK | TIMER1 Clock | C | PC_06 | | TM1_TMR0 | TIMER1 Timer 0 | E | PE_14 | Table 14. ADSP-CM411F/CM418F/CM419F 210-Ball CSP\_BGA Signal Descriptions (Continued) | Signal Name | Description | Port | Pin Name | |-------------|------------------------------------------|-----------|----------| | TM1_TMR0 | TIMER1 Timer 0 | В | PB_14 | | TM1_TMR1 | TIMER1 Timer 1 | В | PB_15 | | TM1_TMR1 | TIMER1 Timer 1 | E | PE_15 | | TM1_TMR2 | TIMER1 Timer 2 | В | PB_13 | | TM1_TMR3 | TIMER1 Timer 3 | С | PC_10 | | TM1_TMR4 | TIMER1 Timer 4 | E | PE_04 | | TM1_TMR5 | TIMER1 Timer 5 | F | PF_06 | | TM1_TMR6 | TIMER1 Timer 6 | E | PE_02 | | TM1_TMR7 | TIMER1 Timer 7 | С | PC_12 | | TRACEO_CLK | TRACE0 Trace Clock | С | PC_00 | | TRACE0_D00 | TRACEO Trace Data 0 | С | PC_03 | | TRACE0_D01 | TRACEO Trace Data 1 | С | PC_01 | | TRACE0_D02 | TRACEO Trace Data 2 | С | PC_04 | | TRACE0_D03 | TRACEO Trace Data 3 | С | PC_02 | | TWI0_SCL | TWI0 Serial Clock | Not Muxed | TWI0_SCL | | TWI0_SDA | TWI0 Serial Data | Not Muxed | TWI0_SDA | | UARTO_CTS | UARTO Clear to Send | Α | PA_03 | | UARTO_RTS | UARTO Request to Send | Α | PA_02 | | UARTO_RX | UARTO Receive | Α | PA_04 | | UARTO_TX | UARTO Transmit | Α | PA_05 | | UART1_CTS | UART1 Clear to Send | С | PC_05 | | UART1_RTS | UART1 Request to Send | С | PC_15 | | UART1_RX | UART1 Receive | E | PE_09 | | UART1_TX | UART1 Transmit | Е | PE_10 | | UART2_CTS | UART2 Clear to Send | С | PC_06 | | UART2_RTS | UART2 Request to Send | В | PB_09 | | UART2_RX | UART2 Receive | С | PC_09 | | UART2_TX | UART2 Transmit | С | PC_11 | | UART3_CTS | UART3 Clear to Send | В | PB_07 | | UART3_RTS | UART3 Request to Send | E | PE_08 | | UART3_RX | UART3 Receive | С | PC_08 | | UART3_TX | UART3 Transmit | С | PC_07 | | UART4_CTS | UART4 Clear to Send | E | PE_03 | | UART4_RTS | UART4 Request to Send | Е | PE_01 | | UART4_RX | UART4 Receive | F | PF_05 | | UART4_TX | UART4 Transmit | F | PF_04 | | VDD_ANA0 | Analog Power Supply Voltage | Not Muxed | VDD_ANA0 | | VDD_ANA1 | Analog Power Supply Voltage | Not Muxed | VDD_ANA1 | | VDD_COMP | Power supply for over current comparator | Not Muxed | VDD_COMP | | VDD_EXT | External Voltage Domain | Not Muxed | VDD_EXT | | VREF2 | Voltage reference ADC2 | Not Muxed | VREF2 | $<sup>^{\</sup>rm 1}$ For the ADSP-CM411F model, all analog inputs go to ADC1 (see Figure 4). # GPIO MULTIPLEXING FOR 210-BALL CSP\_BGA PACKAGE Table 15 through Table 20 identify the pin functions that are multiplexed on the general-purpose I/O pins of the 210-ball CSP\_BGA package. Table 15. Signal Multiplexing for Port A | | Multiplexed | Multiplexed | Multiplexed | Multiplexed | Multiplexed | |-------------|-------------|-------------|-------------|-------------|-------------------| | Signal Name | Function 0 | Function 1 | Function 2 | Function 3 | Function InputTap | | PA_00 | SPI0_SEL2 | TM0_CLK | | | SPIO_SS | | PA_01 | SPI0_SEL3 | SPI0_RDY | | | TM0_ACI2 | | PA_02 | SPI0_D2 | UARTO_RTS | SPI0_SEL6 | | TM0_ACI3 | | PA_03 | SPI0_D3 | UARTO_CTS | SPI0_SEL7 | | TM0_ACI4 | | PA_04 | UARTO_RX | | | | TM0_ACI0 | | PA_05 | UARTO_TX | | | | TM0_ACLK4 | | PA_06 | CAN0_RX | SPI0_SEL4 | | | TM0_ACI1 | | PA_07 | CAN0_TX | SPI0_SEL5 | | | TM0_ACLK2 | | PA_08 | SPI0_CLK | | | | TM0_ACLK3 | | PA_09 | SPI0_MOSI | | | | TM0_ACLK0 | | PA_10 | SPI0_MISO | | | | TM0_ACLK1 | | PA_11 | SPI0_SEL1 | | | | SYS_DSWAKE3 | | PA_12 | TM0_TMR0 | | | | | | PA_13 | TM0_TMR1 | | | | | Table 16. Signal Multiplexing for Port B | | Multiplexed | Multiplexed | Multiplexed | Multiplexed | Multiplexed | |-------------|-------------|-------------|-------------|-------------|-------------------| | Signal Name | Function 0 | Function 1 | Function 2 | Function 3 | Function InputTap | | PB_00 | PWM0_AH | | SMC0_ARDY | | | | PB_01 | PWM0_AL | | SMC0_AWE | | | | PB_02 | PWM0_BH | | SMC0_AOE | | | | PB_03 | PWM0_BL | | SMC0_ARE | | | | PB_04 | PWM0_CH | | SMC0_AMS0 | | | | PB_05 | PWM0_CL | | SMC0_D00 | | | | PB_06 | PWM0_DH | | SMC0_D01 | | | | PB_07 | PWM0_DL | UART3_CTS | SMC0_D02 | | | | PB_08 | PWM1_AH | CNT0_OUTA | SMC0_D03 | | | | PB_09 | PWM1_AL | UART2_RTS | SMC0_D04 | SPT0_AD0 | CNT0_UD | | PB_10 | PWM1_BH | CNT0_OUTB | SMC0_D05 | | | | PB_11 | PWM1_BL | | SMC0_D06 | | | | PB_12 | PWM1_CH | | SMC0_D07 | | | | PB_13 | PWM1_CL | TM1_TMR2 | SMC0_A01 | | | | PB_14 | PWM1_DH | | | TM1_TMR0 | | | PB_15 | PWM1_DL | | SMC0_A02 | TM1_TMR1 | | Table 17. Signal Multiplexing for Port C | | Multiplexed | Multiplexed | Multiplexed | Multiplexed | Multiplexed | |-------------|-------------|-------------|-------------|-------------|-------------------| | Signal Name | Function 0 | Function 1 | Function 2 | Function 3 | Function InputTap | | PC_00 | TRACEO_CLK | | | | TM1_ACLK4 | | PC_01 | TRACE0_D01 | | | | | | PC_02 | TRACE0_D03 | | | LBA0_PIN6 | | | PC_03 | TRACE0_D00 | | | | | | PC_04 | TRACE0_D02 | | | LBA0_PIN7 | | | PC_05 | SINC0_D0 | UART1_CTS | SMC0_D14 | SPT0_BTDV | SYS_DSWAKE0 | | PC_06 | SINC0_D1 | UART2_CTS | SMC0_D15 | SPT0_AD1 | TM1_CLK | | PC_07 | UART3_TX | | | | | | PC_08 | UART3_RX | | | | TM1_ACI2 | | PC_09 | SPI1_CLK | UART2_RX | SMC0_D08 | SPT0_ACLK | TM1_ACI4 | | PC_10 | SPI1_MISO | TM1_TMR3 | SMC0_D09 | SPT0_BD1 | | | PC_11 | SPI1_MOSI | UART2_TX | SMC0_D10 | SPT0_AFS | | | PC_12 | SPI1_SEL1 | TM1_TMR7 | SMC0_D11 | SPT0_BCLK | SPI1_SS | | PC_13 | SPI1_SEL2 | | SMC0_D12 | SPT0_BFS | CNT0_DG | | PC_14 | SPI1_SEL3 | SPI1_RDY | SMC0_D13 | SPT0_BD0 | CNT0_ZM | | PC_15 | SINC0_CLK0 | UART1_RTS | | SPT0_ATDV | TM1_ACLK3 | Table 18. Signal Multiplexing for Port D | Signal Name | Multiplexed<br>Function 0 | Multiplexed<br>Function 1 | Multiplexed<br>Function 2 | <br>Multiplexed<br>Function InputTap | |-------------|---------------------------|---------------------------|---------------------------|--------------------------------------| | PD_00 | PWM0_SYNC | | SMC0_A03 | SYS_DSWAKE1 | | PD_01 | PWM_TRIPA | | SMC0_A04 | | Table 19. Signal Multiplexing for Port E | | Multiplexed | Multiplexed | Multiplexed | Multiplexed | Multiplexed | |-------------|-------------|-------------|-------------|-------------|-------------------| | Signal Name | Function 0 | Function 1 | Function 2 | Function 3 | Function InputTap | | PE_00 | PWM2_AH | | | | | | PE_01 | PWM2_AL | UART4_RTS | SMC0_AMS1 | | | | PE_02 | PWM2_BH | TM1_TMR6 | SMC0_AMS2 | | CPTMR0_IN0 | | PE_03 | PWM2_BL | UART4_CTS | SMC0_A15 | | | | PE_04 | PWM2_CH | TM1_TMR4 | | | CPTMR0_IN1 | | PE_05 | PWM2_CL | | SMC0_A14 | | | | PE_06 | PWM2_DH | | SMC0_A11 | | | | PE_07 | PWM2_DL | | SMC0_A12 | | | | PE_08 | PWM2_SYNC | UART3_RTS | SMC0_AMS3 | | TM1_ACLK5 | | PE_09 | PWM1_SYNC | UART1_RX | | | TM1_ACI5 | | PE_10 | PWM_TRIPB | UART1_TX | | | | | PE_11 | PWM_TRIPC | | SMC0_A16 | | | | PE_12 | CAN1_RX | | SMC0_ABE1 | | TM1_ACI0 | | PE_13 | CAN1_TX | | SMC0_ABE0 | | | | PE_14 | TM1_TMR0 | | SMC0_A05 | | | | PE_15 | TM1_TMR1 | | SMC0_A10 | | | Table 20. Signal Multiplexing for Port F | Signal Name | Multiplexed<br>Function 0 | Multiplexed<br>Function 1 | Multiplexed<br>Function 2 | Multiplexed<br>Function 3 | Multiplexed<br>Function InputTap | |-------------|---------------------------|---------------------------|---------------------------|---------------------------|----------------------------------| | PF_00 | SINC0_D2 | | SMC0_A06 | | | | PF_01 | SINC0_D3 | | SMC0_A07 | | | | PF_02 | SPI1_SEL4 | | SMC0_A08 | | | | PF_03 | SPI1_SEL6 | | SMC0_A09 | LBA0_PIN0 | | | PF_04 | UART4_TX | | SMC0_A13 | LBA0_PIN1 | | | PF_05 | UART4_RX | SPI1_SEL5 | | LBA0_PIN2 | TM1_ACI6 | | PF_06 | SPI1_D2 | TM1_TMR5 | | LBA0_PIN3 | CPTMR0_IN2 | | PF_07 | SPI1_D3 | | | LBA0_PIN4 | | | PF_08 | SPI1_SEL7 | | | LBA0_PIN5 | SYS_DSWAKE2 | ### ADSP-CM41xF DESIGNER QUICK REFERENCE Table 21 provides a quick reference summary of pin related information for circuit board design. The columns in this table provide the following information: - The signal name column includes the signal name for every pin and the GPIO multiplexed pin function, where applicable. - The type column identifies the I/O type or supply type of the pin. The abbreviations used in this column are a (analog), s (supply), g (ground) and Input, Output, and InOut. - The driver type column identifies the driver type used by the corresponding pin. The driver types are defined in the Output Drive Currents section of this data sheet. - The int term column specifies the termination present when the processor is not in the reset state. - The reset term column specifies the termination present when the processor is in the reset state. - The reset drive column specifies the active drive on the signal when the processor is in the reset state. - The power domain column specifies the power supply domain in which the signal resides. - The description and notes column identifies any special requirements or characteristics for a signal. These recommendations apply whether or not the hardware block associated with the signal is featured on the product. If no special requirements are listed, the signal can be left unconnected if it is not used. For multiplexed general-purpose I/O pins, this column identifies the functions available on the pin. Table 21. ADSP-CM41xF Designer Quick Reference | | | Driver | Int | Reset | Reset | Power | | |-------------|------|--------|------|-------|-------|---------|-----------------------------------------------------------------| | Signal Name | Type | Type | Term | Term | Drive | Domain | Description and Notes | | ADC_VIN_A0 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC1 | | | | | | | | | Notes: No notes | | ADC_VIN_A1 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC1 | | | | | | | | | Notes: No notes | | ADC_VIN_A2 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC1 | | | | | | | | | Notes: No notes | | ADC_VIN_A3 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC1 | | | | | | | | | Notes: No notes | | ADC_VIN_A4 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC1 <sup>1</sup> | | | | | | | | | Notes: No notes | | ADC_VIN_A5 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC1 <sup>1</sup> | | | | | | | | | Notes: No notes | | ADC_VIN_A6 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC1 <sup>1</sup> | | | | | | | | | Notes: No notes | | ADC_VIN_A7 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC1 <sup>1</sup> | | | | | | | | | Notes: No notes | | ADC_VIN_B0 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC1 | | | | | | | | | Notes: No notes | | ADC_VIN_B1 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC1 | | | | | | | | | Notes: No notes | | ADC_VIN_B2 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC1 | | | | | | | | | Notes: No notes | | ADC_VIN_B3 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC1 | | | | | | | | | Notes: No notes | | ADC_VIN_B4 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC1 <sup>1</sup> | | | | | | | | | Notes: No notes | | ADC_VIN_B5 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC1 <sup>1</sup> | | | | | | | | | Notes: No notes | | ADC_VIN_B6 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC1 <sup>1</sup> | | | | | | | | | Notes: No notes | Table 21. ADSP-CM41xF Designer Quick Reference (Continued) | Signal Name | Туре | Driver<br>Type | Int<br>Term | Reset<br>Term | Reset<br>Drive | Power<br>Domain | Description and Notes | |-------------|------|----------------|-------------|---------------|----------------|-----------------|-----------------------------------------------------------------------------------| | ADC_VIN_B7 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC1 <sup>1</sup> Notes: No notes | | ADC_VIN_C0 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC1 Notes: No notes | | ADC_VIN_C1 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC1 Notes: No notes | | ADC_VIN_C2 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC1 Notes: No notes | | ADC_VIN_C3 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC1 Notes: No notes | | ADC_VIN_C4 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC1 <sup>1</sup> Notes: No notes | | ADC_VIN_C5 | а | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC1 <sup>1</sup> Notes: No notes | | ADC_VIN_C6 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC1 <sup>1</sup> Notes: No notes | | ADC_VIN_C7 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC1 <sup>1</sup> Notes: No notes | | ADC_VIN_D0 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC0 Notes: No notes | | ADC_VIN_D1 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC0 Notes: No notes | | ADC_VIN_D2 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC0 Notes: No notes | | ADC_VIN_D3 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC0 Notes: No notes | | ADC_VIN_D4 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC0 Notes: No notes | | ADC_VIN_D5 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC0 Notes: No notes | | ADC_VIN_D6 | a | na | none | none | none | VDD_ANA | Desc: Channel n Single-Ended Analog Input for ADC0<br>Notes: No notes | | BYP_A0 | a | na | none | none | none | VDD_ANA | Desc: On-chip Analog Power Regulation Bypass Filter Node for ADC | | BYP_A1 | a | na | none | none | none | VDD_ANA | Notes: No notes Desc: On-chip Analog Power Regulation Bypass Filter Node for ADC | | BYP_A2 | a | na | none | none | none | VDD_ANA | Notes: No notes Desc: On-chip Analog Power Regulation Bypass Filter Node for ADC | | | | | | | | | Notes: No notes | | BYP_D0 | a | na | none | none | none | VDD_EXT | Desc: On-chip Analog Power Regulation Bypass Filter Node for DAC | | COMP C:: : | | 01:- | | | | | Notes: No notes | | COMP_OUT_A | а | OUT | none | none | none | VDD_ANA | Desc: Fast over-current protection comparator A output Notes: No notes | | COMP_OUT_B | a | OUT | none | none | none | VDD_ANA | Desc: Fast over-current protection comparator B output Notes: No notes | Table 21. ADSP-CM41xF Designer Quick Reference (Continued) | Signal Name | Туре | Driver<br>Type | Int<br>Term | Reset<br>Term | Reset<br>Drive | Power<br>Domain | Description and Notes | |------------------|----------|----------------|-------------|---------------|----------------|----------------------------------------|--------------------------------------------------------| | COMP_OUT_C | а | OUT | none | none | none | VDD_ANA | Desc: Fast over-current protection comparator C output | | | | | | | | | Notes: No notes | | DAC0_VOUT | a | na | none | none | none | VDD_ANA | Desc: Analog Voltage Output 0 | | | | | | | | | Notes: No notes | | DNC | InOut | na | none | none | none | | Desc: Do Not Connect | | | | | | | | | Notes: No notes | | DNC | InOut | na | none | none | none | | Desc: Do Not Connect | | | | | | | | | Notes: No notes | | DNC | InOut | na | none | none | none | | Desc: Do Not Connect | | DNG | | | | | | | Notes: No notes | | DNC | InOut | na | none | none | none | | Desc: Do Not Connect | | DNC | | | | | | | Notes: No notes | | DNC | InOut | na | none | none | none | | Desc: Do Not Connect | | DNC | l Ot | | | | | | Notes: No notes | | DNC | InOut | na | none | none | none | | Desc: Do Not Connect Notes: No notes | | DNC | In O. at | | | | | | | | DNC | InOut | na | none | none | none | | Desc: Do Not Connect Notes: No notes | | DNC | InOut | na | nono | nono | nono | | Desc: Do Not Connect | | DINC | inout | na | none | none | none | | Notes: No notes | | GND | | na | nono | nono | nono | VDD_EXT | Desc: Digital Ground | | GND | g | na | none | none | none | VDD_EXT | Notes: No notes | | GND_ANA | | na | none | nono | nono | VDD_ANA | Desc: Analog Ground | | divo_AivA | g | na | TIOTIE | none | none | VDD_ANA | Notes: No notes | | GND_ANA | g | na | none | none | none | VDD_ANA | Desc: Analog Ground | | GIVD_/IIV/I | 9 | l I I I | HOHE | lione | Hone | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | Notes: No notes | | GND_ANA | g | na | none | none | none | VDD_ANA | Desc: Analog Ground | | GIVD_/IIV/I | 9 | l I I I | HOHE | lione | lione | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | Notes: No notes | | GND_ANA | g | na | none | none | none | VDD_ANA | Desc: Analog Ground | | G. (10_7 ii 17 ) | 9 | 110 | 110116 | 110116 | 110116 | 7.00_7.10.1 | Notes: No notes | | GND_ANA | g | na | none | none | none | VDD_ANA | Desc: Analog Ground | | | | | | | | | Notes: No notes | | GND_ANA | g | na | none | none | none | VDD_ANA | Desc: Analog Ground | | | | | | | | | Notes: No notes | | GND_ANA | g | na | none | none | none | VDD_ANA | Desc: Analog Ground | | _ | | | | | | _ | Notes: No notes | | GND_ANA | g | na | none | none | none | VDD_ANA | Desc: Analog Ground | | | | | | | | | Notes: No notes | | GND_ANA | g | na | none | none | none | VDD_ANA | Desc: Analog Ground | | | | | | | | _ | Notes: No notes | | GND_ANA | g | na | none | none | none | VDD_ANA | Desc: Analog Ground | | | | | | | | | Notes: No notes | | GND_ANA | g | na | none | none | none | VDD_ANA | Desc: Analog Ground | | | - | | | | | | Notes: No notes | | GND_ANA | g | na | none | none | none | VDD_ANA | Desc: Analog Ground | | | | | | | | | Notes: No notes | | GND_ANA | g | na | none | none | none | VDD_ANA | Desc: Analog Ground | | | | | | | | | Notes: No notes | Table 21. ADSP-CM41xF Designer Quick Reference (Continued) | Signal Name | Turns | Driver | Int | Reset | Reset | Power<br>Domain | Description and Notes | |---------------------|----------|---------|-------|--------|--------|-----------------|---------------------------------------------------------| | Signal Name | Туре | Type | Term | Term | Drive | | Description and Notes | | GND_ANA | g | na | none | none | none | VDD_ANA | Desc: Analog Ground<br>Notes: No notes | | GND_ANA | a | na | none | none | none | VDD_ANA | Desc: Analog Ground | | divo_AivA | g | IIa | lione | Hone | Hone | VDD_ANA | Notes: No notes | | GND_ANA | g | na | none | none | none | VDD_ANA | Desc: Analog Ground | | G(10_/// | 9 | 110 | lione | 110116 | 110116 | 755_7, | Notes: No notes | | GND_ANA | g | na | none | none | none | VDD_ANA | Desc: Analog Ground | | _ | | | | | | _ | Notes: No notes | | GND_ANA | g | na | none | none | none | VDD_ANA | Desc: Analog Ground | | | | | | | | | Notes: No notes | | GND_ANA | g | na | none | none | none | VDD_ANA | Desc: Analog Ground | | | | | | | | | Notes: No notes | | GND_ANA | g | na | none | none | none | VDD_ANA | Desc: Analog Ground | | | | | | | | | Notes: No notes | | GND_ANA | g | na | none | none | none | VDD_ANA | Desc: Analog Ground | | | | | | | | | Notes: No notes | | GND_ANA0 | g | na | none | none | none | VDD_ANA | Desc: Analog Ground return for VDD_ANA0 | | <b>6115 4114</b> | | | | | | | Notes: No notes | | GND_ANA1 | g | na | none | none | none | VDD_ANA | Desc: Analog Ground return for VDD_ANA1 | | CND ANAS | | | | | | VDD ANIA | Notes: No notes | | GND_ANA2 | g | na | none | none | none | VDD_ANA | Desc: Analog Ground return for VDD_ANA2 Notes: No notes | | CND ANAS | <b>a</b> | na | nono | nono | nono | VDD ANA | Desc: Analog Ground return for VDD_ANA3 | | GND_ANA3 | g | na | none | none | none | VDD_ANA | Notes: No notes | | GND_ANA4_COMP | a | na | none | none | none | VDD_ANA | Desc: GND_COMP_ANA4 | | GIVD_/IIV/I4_COIVII | g | l I I I | Horic | Horic | Horic | VDD_/((V/) | Notes: No notes | | GND_ANA5_DAC | g | na | none | none | none | VDD_ANA | Desc: GND_DAC_ANA5 | | | 9 | | | | | | Notes: No notes | | GND_REFCAP0 | g | na | none | none | none | VDD_ANA | Desc: Ground return for REF_INOUT0 | | | | | | | | | Notes: No notes | | GND_REFCAP1 | g | na | none | none | none | VDD_ANA | Desc: REFCAP1 | | | | | | | | | Notes: No notes | | GND_VREF0 | g | na | none | none | none | VDD_ANA | Desc: Ground return for REF_BUFOUT[0] | | | | | | | | | Notes: No notes | | GND_VREF1 | g | na | none | none | none | VDD_ANA | Desc: Ground return for REF_BUFOUT[1] | | | | | | | | | Notes: No notes | | GND_VREF2 | g | na | none | none | none | VDD_ANA | Desc: GND_VREF2 | | | | | | | | | Notes: No notes | | JTG_TCK/SWCLK | Input | IN | pd | pd | none | VDD_EXT | Desc: JTAG Clock/Serial Wire Clock | | ITC TO | la acces | INI | | | | VDD EVE | Notes: No notes | | JTG_TDI | Input | IN | pu | pu | none | VDD_EXT | Desc: JTAG Serial Data In<br>Notes: No notes | | JTG_TDO/SWO | Output | OUT | nu | pu | none | VDD_EXT | Desc: JTAG Serial Data Out | | 710_100/3000 | Juiput | | pu | ρū | HOHE | VDD_LAI | Notes: No notes | | JTG_TMS/SWDIO | InOut | Ю | pu | pu | none | VDD_EXT | Desc: JTAG Mode Select/Serial Wire Debug Data I/O | | 710_11V13/3VVDIO | Inout | | Pu | Pu | HOHE | VDD_LXI | Notes: No notes | | JTG_TRST | Input | IN | pu | pu | none | VDD_EXT | Desc: JTAG Reset | | <del>-</del> | | | [ | | | _ | Notes: No notes | Table 21. ADSP-CM41xF Designer Quick Reference (Continued) | Signal Name | Туре | Driver<br>Type | Int<br>Term | Reset<br>Term | Reset<br>Drive | Power<br>Domain | Description and Notes | |-------------|--------|----------------|---------------|---------------|----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------| | PA_00 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTA Position 0 SPI0 Slave Select Output 2 TIMERO Clock SPI0 Slave Select Input | | | | | | | | | Notes: No notes | | PA_01 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTA Position 1 SPI0 Ready SPI0 Slave Select Output 3 TIMERO Alternate Capture Input 2 | | | | | | | | | Notes: No notes | | PA_02 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTA Position 2 SPI0 Data 2 SPI0 Slave Select Output 6 UARTO Request to Send TIMERO Alternate Capture Input 3 Notes: No notes | | PA_03 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTA Position 3 SPI0 Data 3 SPI0 Slave Select Output 7 UARTO Clear to Send TIMERO Alternate Capture Input 4 | | | | | | | | | Notes: No notes | | PA_04 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTA Position 4 UARTO Receive TIMERO Alternate<br>Capture Input 0<br>Notes: No notes | | PA_05 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTA Position 5 UART0 Transmit TIMER0 Alternate Clock 4 | | | | | | | | | Notes: No notes | | PA_06 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTA Position 6 CANO Receive SPI0 Slave Select Output 4 TIMERO Alternate Capture Input 1 Notes: No notes | | PA_07 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTA Position 7 CAN0 Transmit SPI0 Slave Select<br>Output 5 TIMER0 Alternate Clock 2<br>Notes: No notes | | PA_08 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTA Position 8 SPI0 Clock TIMERO Alternate Clock 3 Notes: No notes | | PA_09 | InOut | GPIO | nuor | nu. | nono | VDD_EXT | Desc: PORTA Position 9 SPI0 Master Out, Slave In TIMERO | | FA_09 | lilout | GFIO | pu or<br>none | pu | none | VDD_EXT | Alternate Clock 0 Notes: No notes | | PA_10 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTA Position 10 SPI0 Master In, Slave Out TIMER0<br>Alternate Clock 1 | | PA_11 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Notes: No notes Desc: PORTA Position 11 SPI0 Slave Select Output 1 Deep Sleep Wakeup 3 | | | | | | | | | Notes: No notes | | PA_12 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTA Position 12 TIMER0 Timer 0 Notes: No notes | | PA_13 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTA Position13 TIMER0 Timer 1<br>Notes: No notes | | PB_00 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTB Position 0 PWM0 Channel A High Side SMC0 Asynchronous Ready Notes: No notes | | PB_01 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTB Position 0 PWM0 Channel A Low Side SMC0 Write Enable Notes: No notes | Table 21. ADSP-CM41xF Designer Quick Reference (Continued) | Signal Name | Туре | Driver<br>Type | Int<br>Term | Reset<br>Term | Reset<br>Drive | Power<br>Domain | Description and Notes | | |-------------|-------|----------------|---------------|---------------|----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | PB_02 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTB Position 2 PWM0 Channel B High Side SMC0 Output Enable | | | PB_03 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Notes: No notes Desc: PORTB Position 3 PWM0 Channel B Low Side SMC0 Read Enable | | | PB_04 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Notes: No notes Desc: PORTB Position 4 PWM0 Channel C High Side SMC0 Memory Select 0 Notes: No notes | | | PB_05 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTB Position 5 PWM0 Channel C Low Side SMC0 Data 0 Notes: No notes | | | PB_06 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTB Position 6 PWM0 Channel D High Side SMC0 Data 1 Notes: No notes | | | PB_07 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTB Position 7 PWM0 Channel D Low Side SMC0 Data 2 UART3 Clear to Send Notes: No notes | | | PB_08 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTB Position 8 CNT0 Output Divider A PWM1<br>Channel A High Side SMC0 Data 3<br>Notes: No notes | | | PB_09 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTB Position 9 PWM1 Channel A Low Side SMC0 Data 4 SPORT0 Channel A Data 0 UART2 Request to Send CNT0 Count Up and Direction Notes: No notes | | | PB_10 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTB Position 10 CNT0 Output Divider B PWM1<br>Channel B High Side SMC0 Data 5<br>Notes: No notes | | | PB_11 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTB Position 11 PWM1 Channel B Low Side SMC0 Data 6 Notes: No notes | | | PB_12 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTB Position 12 PWM1 Channel C High Side SMC0 Data 7 | | | PB_13 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Notes: No notes Desc: PORTB Position 13 PWM1 Channel C Low Side SMC0 Address 1 TIMER1 Timer 2 | | | PB_14 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Notes: No notes Desc: PORTB Position 14 PWM1 Channel D High Side TIMER1 Timer 0 | | | PB_15 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Notes: No notes Desc: PORTB Position 15 PWM1 Channel D Low Side SM Address 2 TIMER1 Timer 1 | | | PC_00 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Notes: No notes Desc: PORTC Position 0 TRACE0 Trace Clock TIMER1 Alternate Clock 4 | | | PC_01 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Notes: No notes Desc: PORTC Position 1 TRACE0 Trace Data 1 Notes: No notes | | Table 21. ADSP-CM41xF Designer Quick Reference (Continued) | Signal Name | Туре | Driver<br>Type | Int<br>Term | Reset<br>Term | Reset<br>Drive | Power<br>Domain | Description and Notes | |-------------|-------|----------------|---------------|---------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PC_02 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTC Position 2 LBA LBA data input or the logic output TRACE0 Trace Data 3 Notes: No notes | | PC_03 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTC Position 3 TRACE0 Trace Data 0 Notes: No notes | | PC_04 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTC Position 4 LBA LBA data input or the logic output TRACE0 Trace Data 2 Notes: No notes | | PC_05 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTC Position 5 SINC0 Data 0 SMC0 Data 14 SPORT0 Channel B Transmit Data Valid UART1 Clear to Send Deep Sleep Wakeup 0 Notes: No notes | | PC_06 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTC Position 6 SINC0 Data 1 SMC0 Data 15 SPORT0 Channel A Data 1 UART2 Clear to Send TIMER1 Clock Notes: No notes | | PC_07 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTC Position 7 UART3 Transmit Notes: No notes | | PC_08 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTC Position 8 UART3 Receive TIMER1 Alternate<br>Capture Input 2<br>Notes: No notes | | PC_09 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTC Position 9 SMC0 Data 8 SPI1 Clock SPORTC<br>Channel A Clock UART2 Receive TIMER1 Alternate<br>Capture Input 4 | | PC_10 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Notes: No notes Desc: PORTC Position 10 SMC0 Data 9 SPI1 Master In, Slave Out SPORT0 Channel B Data 1 TIMER1 Timer 3 Notes: No notes | | PC_11 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTC Position 11 SMC0 Data 10 SPI1 Master Out Slave In SPORTO Channel A Frame Sync UART2 Transmit Notes: No notes | | PC_12 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTC Position 12 SMC0 Data 11 SPI1 Slave Select<br>Output 1 SPORT0 Channel B Clock TIMER1 Timer 7 SPI1<br>Slave Select Input<br>Notes: No notes | | PC_13 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTC Position 13 SMC0 Data 12 SPI1 Slave Select<br>Output 2 SPORT0 Channel B Frame Sync CNT0 Count<br>Down and Gate<br>Notes: No notes | | PC_14 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTC Position 14 SMC0 Data 13 SPI1 Ready SPI1 Slave Select Output 3 SPORT0 Channel B Data 0 CNT0 Count Zero Marker Notes: No notes | | PC_15 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTC Position 15 SINCO Clock 0 SPORTO Channe<br>A Transmit Data Valid UART1 Request to Send TIMER1<br>Alternate Clock 3<br>Notes: No notes | | PD_00 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTD Position 0 PWM0 PWMTMR Grouped SMC0<br>Address 3 Deep Sleep Wakeup 1<br>Notes: No notes | Table 21. ADSP-CM41xF Designer Quick Reference (Continued) | Signal Name | Туре | Driver<br>Type | Int<br>Term | Reset<br>Term | Reset<br>Drive | Power<br>Domain | Description and Notes | |-------------|-------|----------------|---------------|---------------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------| | PD_01 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTD Position 1 SMC0 Address 4 Muxed PWM Trip<br>A signal<br>Notes: No notes | | PE_00 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTE Position 0 PWM2 Channel A High Side Notes: No notes | | PE_01 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTE Position 1 PWM2 Channel A Low Side SMC0 Memory Select 1 UART4 Request to Send Notes: No notes | | PE_02 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTE Position 2 PWM2 Channel B High Side SMC0 Memory Select 2 TIMER1 Timer 6 CPTMR0 Input Notes: No notes | | PE_03 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTE Position 3 PWM2 Channel B Low Side SMC0 Address 15 UART4 Clear to Send Notes: No notes | | PE_04 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTE Position 4 PWM2 Channel C High Side TIMER1 Timer 4 CPTMR0 Input Notes: No notes | | PE_05 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTE Position 5 PWM2 Channel C Low Side SMC0 Address 14 Notes: No notes | | PE_06 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTE Position 6 PWM2 Channel D High Side SMC0 Address 11 | | PE_07 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Notes: No notes Desc: PORTE Position 7 PWM2 Channel D Low Side SMC0 Address 12 | | PE_08 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Notes: No notes Desc: PORTE Position 8 PWM2 PWMTMR Grouped SMC0 Memory Select 3 UART3 Request to Send TIMER1 Alternate Clock 5 | | PE_09 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Notes: No notes Desc: PORTE Position 9 PWM1 PWMTMR Grouped UART1 Receive TIMER1 Alternate Capture Input 5 Notes: No notes | | PE_10 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTE Position 10 Muxed PWM Trip B signal UART1 Transmit Notes: No notes | | PE_11 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTE Position 11 SMC0 Address 16 Muxed PWM Trip C signal Notes: No notes | | PE_12 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTE Position 12 CAN1 Receive SMC0 Byte Enable 1 TIMER1 Alternate Capture Input 0 Notes: No notes | | PE_13 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTE Position 13 CAN1 Transmit SMC0 Byte Enable 0 | | PE_14 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Notes: No notes Desc: PORTE Position 14 SMC0 Address 5 TIMER1 Timer 0 Notes: No notes | | PE_15 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTE Position 15 SMC0 Address 10 TIMER1 Timer 1<br>Notes: No notes | Table 21. ADSP-CM41xF Designer Quick Reference (Continued) | Signal Name | Туре | Driver<br>Type | Int<br>Term | Reset<br>Term | Reset<br>Drive | Power<br>Domain | Description and Notes | |-------------|--------|----------------|---------------|---------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PF_00 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTF Position 0 SINC0 Data 2 SMC0 Address 6<br>Notes: No notes | | PF_01 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTF Position 1 SINC0 Data 3 SMC0 Address 7<br>Notes: No notes | | PF_02 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTF Position 2 SMC0 Address 8 SPI1 Slave Select<br>Output 4<br>Notes: No notes | | PF_03 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTF Position 3 LBA LBA data input or the logic output SMC0 Address 9 SPI1 Slave Select Output 6 Notes: No notes | | PF_04 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTF Position 4 LBA LBA data input or the logic output SMC0 Address 13 UART4 Transmit Notes: No notes | | PF_05 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTF Position 5 LBA LBA data input or the logic output SPI1 Slave Select Output 5 UART4 Receive TIMER1 Alternate Capture Input 6 Notes: No notes | | PF_06 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTF Position 6 LBA LBA data input or the logic output SPI1 Data 2 TIMER1 Timer 5 CPTMR0 Input Notes: No notes | | PF_07 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTF Position 7 LBA LBA data input or the logic output SPI1 Data 3 Notes: No notes | | PF_08 | InOut | GPIO | pu or<br>none | pu | none | VDD_EXT | Desc: PORTF Position 8 LBA LBA data input or the logic output SPI1 Slave Select Output 7 Deep Sleep Wakeup 2 Notes: No notes | | REFCAP0 | a | na | none | none | none | VDD_ANA | Desc: Output of BandGap Generator Filter Node<br>Notes: No notes | | REFCAP1 | a | na | none | none | none | VDD_ANA | Desc: Output of BandGap Generator Filter Node<br>Notes: No notes | | SYS_BMODE0 | Input | IN | none | none | none | VDD_EXT | Desc: Boot Mode Control 0<br>Notes: No notes | | SYS_CLKIN0 | Input | AIN | none | none | none | VDD_EXT | Desc: Clock/Crystal Input<br>Notes: No notes | | SYS_CLKIN1 | Input | AIN | none | none | none | VDD_EXT | Desc: Clock/Crystal Input<br>Notes: No notes | | SYS_CLKOUT | Output | OUT | none | none | L | VDD_EXT | Desc: Processor Clock Output<br>Notes: No notes | | SYS_FAULT | Output | Ю | none | none | none | VDD_EXT | Desc: Fault Output Notes: No notes | | SYS_HWRST | Input | IN | none | none | none | VDD_EXT | Desc: Processor Hardware Reset Control Notes: No notes | | SYS_NMI | Input | IN | none | none | none | VDD_EXT | Desc: Non-maskable Interrupt Notes: No notes | | SYS_RESOUT | Output | Ю | none | none | L | VDD_EXT | Desc: Reset Output Notes: No notes | | SYS_XTAL0 | Input | AOUT | none | none | none | VDD_EXT | Desc: Crystal Output Notes: No notes | Table 21. ADSP-CM41xF Designer Quick Reference (Continued) | | | Driver | Int | Reset | Reset | Power | | |-------------|-------|--------|------|-------|-------|---------|------------------------------------------------| | Signal Name | Type | Type | Term | Term | Drive | Domain | Description and Notes | | SYS_XTAL1 | Input | AOUT | none | none | none | VDD_EXT | Desc: Crystal Output | | | | | | | | | Notes: No notes | | TWI0_SCL | InOut | TWI | none | none | none | VDD_EXT | Desc: TWI0 Serial Clock | | | | | | | | | Notes: No notes | | TWI0_SDA | InOut | TWI | none | none | none | VDD_EXT | Desc: TWI0 Serial Data | | | | | | | | | Notes: No notes | | VDD_ANA0 | a | na | none | none | none | na | Desc: Analog Power Supply Voltage | | | | | | | | | Notes: No notes | | VDD_ANA1 | a | na | none | none | none | na | Desc: Analog Power Supply Voltage | | | | | | | | | Notes: No notes | | VDD_COMP | a | na | none | none | none | na | Desc: Power supply for over current comparator | | | | | | | | | Notes: No notes | | VDD_EXT | S | na | none | none | none | na | Desc: External Voltage Domain | | | | | | | | | Notes: No notes | | VDD_INT | s | na | none | none | none | na | Desc: Internal Voltage Domain | | | | | | | | | Notes: No notes | | VREF0 | S | na | none | none | none | na | Desc: Voltage reference ADC0 and DAC0 | | | | | | | | | Notes: No notes | | VREF1 | s | na | none | none | none | na | Desc: Voltage reference ADC1 and Over Current | | | | | | | | | Comparator DACs | | | | | | | | | Notes: No notes | | VREF2 | S | na | none | none | none | na | Desc: Voltage reference ADC2 | | | | | | | | | Notes: No notes | | VREG_BASE | S | na | none | none | none | na | Desc: Voltage Regulator Base Node | | | | | | | | | Notes: No notes | $<sup>^{\</sup>rm 1}$ For the ADSP-CM418F and ADSP-CM419F models, this analog input goes to ADC2 (see Figure 2). ### **SPECIFICATIONS** For information about product specifications, contact your Analog Devices, Inc. representative. #### **OPERATING CONDITIONS** | Parameter | | Conditions | Min | Nominal | Max | Unit | |----------------------------------------------------|---------------------------------|---------------------------------------|------|---------|---------------------|------| | V <sub>DD_INT</sub> <sup>1</sup> | Digital Internal Supply Voltage | f <sub>CCLK</sub> ≤ 240 MHz | 1.17 | 1.21 | 1.24 | V | | $V_{DD\_INT}^{2}$ | Digital Internal Supply Voltage | f <sub>CCLK</sub> ≤ 240 MHz | 1.14 | 1.20 | 1.26 | V | | $V_{DD\_EXT}^{3}$ | Digital External Supply Voltage | | 3.13 | 3.3 | 3.47 | V | | $V_{DD\_ANA0}$ , $V_{DD\_ANA1}$ , $V_{DD\_COMP}^3$ | Analog Supply Voltage | | 3.13 | 3.3 | 3.47 | V | | $V_{IH}^{4}$ | High Level Input Voltage | $V_{DD\_EXT} = Maximum V$ | TBD | | | V | | $V_{IH\_CLKIN}^{5}$ | High Level Input Voltage | $V_{DD\_EXT} = Maximum V$ | TBD | | | V | | V <sub>IHTWI</sub> 6, 7 | High Level Input Voltage | $V_{DD\_EXT} = Maximum V$ | TBD | | $V_{\text{BUSTWI}}$ | V | | $V_{lL}^{4}$ | Low Level Input Voltage | $V_{DD\_EXT} = Minimum V$ | | | TBD | V | | V <sub>ILTWI</sub> <sup>6, 7</sup> | Low Level Input Voltage | $V_{DD\_EXT} = Minimum V$ | | | TBD | V | | Tj | Junction Temperature | T <sub>AMBIENT</sub> = TBD°C to TBD°C | -40 | | +125 | °C | <sup>&</sup>lt;sup>1</sup>When using the internal regulator. Table 22. TWI\_VSEL Selections and $V_{DD\_EXT}/V_{BUSTWI}$ | | | | V <sub>BUSTWI</sub> | | | | | | | |---------------------|-----------------------------------|------|---------------------|------|------|--|--|--|--| | TWI_VSEL Selections | <b>V<sub>DD_EXT</sub> Nominal</b> | Min | Nominal | Max | Unit | | | | | | TWI000 <sup>1</sup> | 3.30 | 3.13 | 3.30 | 3.47 | ٧ | | | | | | TWI100 | 3.30 | 4.75 | 5.00 | 5.25 | V | | | | | $<sup>^{1}</sup> Designs \ must \ comply \ with \ the \ V_{DD\_EXT} \ and \ V_{BUSTWI} \ voltages \ specified \ for \ the \ default \ TWI\_DT \ setting \ for \ correct \ JTAG \ boundary \ scan \ operation \ during \ reset.$ <sup>&</sup>lt;sup>2</sup>When using an external regulator. <sup>&</sup>lt;sup>3</sup> Must remain powered (even if the associated function is not used). <sup>&</sup>lt;sup>4</sup> Parameter values apply to all input and bidirectional signals except SYS\_CLKIN1 and TWI signals. $<sup>^5\,\</sup>mbox{Parameter}$ applies to SYS\_CLKIN0 signal. <sup>&</sup>lt;sup>6</sup> Parameter applies to TWI\_SDA and TWI\_SCL. $<sup>^7\,\</sup>mathrm{TWI}$ signals are pulled up to $V_{BUSTWI}.$ See Table 22. ### ADSP-CM411F/412F/413F/416F/417F/418F/419F #### **Clock Related Operating Conditions** Table 23 describes the core clock, system clock, and peripheral clock timing requirements. The data presented in the tables applies to all speed grades found in the Pre Release Products except where expressly noted. Figure 19 provides a graphical representation of the various clocks and their available multiplier or divider values. Table 23. Clock Related Operating Conditions | Parameter | | Restriction | Min | Тур | Max | Unit | |----------------------------------|--------------------------------------------------------------------------|--------------------------------------------------|-----|-----|-----|------| | f <sub>PLLCLK</sub> | PLL Clock Frequency | | 250 | | 880 | MHz | | $f_{CCLK}$ | Core Clock Frequency | $f_{CCLK} \geq f_{SYSCLK}$ | | | 240 | MHz | | $f_{SYSCLK}$ | System Clock Frequency | | | | 100 | MHz | | $f_{SCLK}$ | M0 Subsystem Clock Frequency | | | | 100 | MHz | | $f_{OCLK}$ | Output Clock Frequency | | | | 50 | MHz | | $f_{TCK}$ | JTG_TCK Frequency | $f_{TCK} \leq f_{SYSCLK}/2$ | | | 50 | MHz | | $f_{\text{FOCPCLK}}$ | Fast Overcurrent Protection Clock | | TBD | 10 | TBD | MHz | | $f_{ADCC0\_ADC0\_CLK\_PROG}$ | Programmed ADCC0 ADC0 Clock | | | | 50 | MHz | | $f_{ADCC1\_ADC1\_CLK\_PROG}$ | Programmed ADCC1 ADC1 Clock | | | | 50 | MHz | | f <sub>ADCC1_ADC2_CLK_PROG</sub> | Programmed ADCC1 ADC2 Clock | | | | 50 | MHz | | $f_{DACC0\_DAC0\_CLK\_PROG}$ | Programmed DACC0 DAC0 Clock | | | | 50 | MHz | | f <sub>SPTCLKPROG</sub> | Programmed SPT Clock When Transmitting Data and Frame Sync | | | | 50 | MHz | | f <sub>SPTCLKPROG</sub> | Programmed SPT Clock When Receiving Data and Frame Sync | | | | 50 | MHz | | f <sub>SPTCLKEXT</sub> | External SPT Clock When Transmitting Data and Frame Sync <sup>1, 2</sup> | $f_{\text{SPTCLKEXT}} \leq f_{\text{SYSCLK}}$ | | | 50 | MHz | | f <sub>SPTCLKEXT</sub> | External SPT Clock When Receiving Data and Frame Sync <sup>1, 2</sup> | $f_{\text{SPTCLKEXT}} \leq f_{\text{SYSCLK}}$ | | | 50 | MHz | | $f_{SPICLKPROG}$ | Programmed SPI Clock When Transmitting Data <sup>1, 2</sup> | | | | 50 | MHz | | f <sub>SPICLKPROG</sub> | Programmed SPI Clock When Receiving Data | | | | 50 | MHz | | f <sub>SPICLKEXT</sub> | External SPI Clock When Transmitting Data <sup>1, 2</sup> | $f_{\text{SPICLKEXT}} \leq f_{\text{SYSCLK}}$ | | | 50 | MHz | | $f_{SPICLKEXT}$ | External SPI Clock When Receiving Data <sup>1, 2</sup> | $f_{\text{SPICLKEXT}} \leq f_{\text{SYSCLK}}$ | | | 50 | MHz | | $f_{TMRCLKEXT}$ | External TMR Clock | $f_{TMRCLKEXT} \le f_{SYSCLK}/4$ | | | 25 | MHz | | f <sub>SINCLKPROG</sub> | Programmed SINC Clock | $f_{\text{SINCLKPROG}} \leq f_{\text{SYSCLK}}/4$ | | | 20 | MHz | <sup>&</sup>lt;sup>1</sup>The maximum achievable frequency for any peripheral in external clock mode is dependent on being able to meet the setup and hold times in the AC timing specifications for that peripheral. $<sup>^2</sup>$ The peripheral external clock frequency must also be less than or equal to $f_{SYSCLK}$ that clocks the peripheral. Figure 19. Clock Relationships and Divider Values ### ADSP-CM411F/412F/413F/416F/417F/418F/419F #### **ELECTRICAL CHARACTERISTICS** | Parameter | | Conditions | Min | Тур | Max | Unit | |----------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------|-------|------|-------|------| | V <sub>OH</sub> | High Level Output Voltage | $V_{DD\_EXT} = minimum, I_{OH} = -0.5 \text{ mA}$ | TBD | | | V | | $V_{OL}$ | Low Level Output Voltage | $V_{DD\_EXT} = minimum, I_{OL} = 2.0 mA$ | | | TBD | V | | $V_{OH\_PWM}^{1}$ | High Level Output Voltage | $V_{DD\_EXT} = minimum, I_{OH} = 10 mA$ | | | TBD | V | | $V_{OL\_PWM}^{1}$ | Low Level Output Voltage | $V_{DD\_EXT} = minimum, I_{OL} = 10 \text{ mA}$ | | | TBD | V | | $V_{OLTWI}^{2}$ | Low Level Output Voltage | $V_{DD\_EXT} = minimum, I_{OL} = 2.0 \text{ mA}$ | | | TBD | V | | $V_{HVDEXT}$ | High Voltage Detection Threshold on $V_{DD\_EXT}$ | TBD | 3.54 | 3.58 | 3.64 | V | | $V_{HVDINT}$ | High Voltage Detection Threshold on $V_{DD\_INT}$ | Must use on-chip VREG | 1.256 | 1.27 | 1.32 | V | | $V_{\text{LVDEXT}_0}$ | Low Voltage Detection Threshold on $V_{DD\_EXT}$ | Ref Comparator Bit = 0 | 2.90 | 2.95 | 3.02 | V | | $V_{LVDEXT_1}$ | Low Voltage Detection Threshold on $V_{DD\_EXT}$ | Ref Comparator Bit = 1 | 2.85 | 2.92 | 2.99 | V | | $V_{LVDINT_0}^3$ | Low Voltage Detection Threshold on $V_{DD\_INT}$ | Ref Comparator Bit = 0 | 1.09 | 1.11 | 1.154 | V | | $V_{LVDINT_1}^{3}$ | Low Voltage Detection Threshold on $V_{DD\_INT}$ | Ref Comparator Bit = 1 | 1.08 | 1.10 | 1.14 | V | | $V_{LVREXT}$ | Low Voltage Reset Threshold on V <sub>DD_EXT</sub> | TBD | TBD | 2.5 | TBD | V | | $V_{LVRINT}$ | Low Voltage Reset Threshold on V <sub>DD_INT</sub> | TBD | | | 1.05 | V | | I <sub>IH</sub> <sup>4</sup> | High Level Input Current | $V_{DD EXT} = maximum, V_{IN} = V_{DD EXT} V$ | | | TBD | μΑ | | $I_{IL}^{4}$ | Low Level Input Current | $V_{DD\_EXT} = maximum, V_{IN} = 0 V$ | | | TBD | μΑ | | I <sub>IH_PD</sub> <sup>5</sup> | High Level Input Current | $V_{DD\_EXT} = maximum, V_{IN} = V_{DD\_EXT} V$ | | | TBD | μΑ | | $I_{IL\_PU}^6$ | Low Level Input Current | $V_{DD\_EXT} = maximum, V_{IN} = 0 V$ | | | TBD | μΑ | | I <sub>OZH</sub> <sup>7</sup> | Three-State Leakage Current | $V_{DD\_EXT} = maximum, V_{IN} = V_{DD\_EXT} V$ | | | TBD | μΑ | | l <sub>OZHTWI</sub> <sup>2</sup> | Three-State Leakage Current | $V_{DD\_EXT} = maximum, V_{IN} = V_{BUSTWI(MAX)}$ | | | TBD | μΑ | | I <sub>OZL</sub> <sup>7</sup> | Three-State Leakage Current | $V_{DD\_EXT} = maximum, V_{IN} = 0 V$ | | | TBD | μΑ | | C <sub>IN</sub> <sup>8</sup> | Input Capacitance | T <sub>J</sub> = 25°C | | TBD | TBD | рF | | C <sub>IN_TWI</sub> 9 | Input Capacitance | T <sub>J</sub> = 25°C | | TBD | TBD | рF | | I <sub>DD_DEEPSLEEP</sub> 10 | V <sub>DD_INT</sub> Current in Deep Sleep Mode | $f_{CCLK} = 0 \text{ MHz}$<br>$f_{SCLK} = 0 \text{ MHz}$ | | TBD | | mA | | I <sub>DD_IDLE</sub> | V <sub>DD_INT</sub> Current in Idle | TBD | | TBD | | mA | | I <sub>DD_TYP</sub> | V <sub>DD_INT</sub> Current | TBD | | TBD | | mA | | $I_{\text{DD\_INT}}$ | V <sub>DD_INT</sub> Current | $\begin{aligned} &f_{CCLK} > 0 \text{ MHz} \\ &f_{SCLK} \geq 0 \text{ MHz} \end{aligned}$ | | | TBD | mA | | I <sub>DD_EXT</sub> | V <sub>DD_EXT</sub> Current | | | | TBD | mA | | I <sub>DD_ANA0</sub> | V <sub>DD_ANA0</sub> Current | TBD | | TBD | TBD | mA | | I <sub>VDD_ANA1</sub> | V <sub>DD_ANA1</sub> Current, 6-Way Sampling | TBD | | TBD | TBD | mA | | I <sub>VDD_ANA1</sub> | V <sub>DD_ANA1</sub> Current, 3-Way Sampling | TBD | | TBD | TBD | mA | | I <sub>VDD_COMP</sub> | V <sub>DD COMP</sub> Current | TBD | | TBD | TBD | mA | <sup>&</sup>lt;sup>1</sup> Applies to PWM output pins only. <sup>&</sup>lt;sup>2</sup> Applies to bidirectional pins TWI\_SCL and TWI\_SDA. <sup>&</sup>lt;sup>3</sup> Must use on-chip VREG. <sup>&</sup>lt;sup>4</sup> Applies to input pins. <sup>&</sup>lt;sup>5</sup> Applies to signal JTG\_TCK. <sup>&</sup>lt;sup>6</sup> Applies to signals JTG\_TMS, JTG\_TRST, and JTAG\_TDI. <sup>7</sup> Applies to three-statable pins. <sup>&</sup>lt;sup>8</sup> Applies to all signal except TWI signals. <sup>&</sup>lt;sup>9</sup> Applies to all TWI signals. <sup>&</sup>lt;sup>10</sup>See the ADSP-CM41x Mixed-Signal Control Processor with ARM Cortex-M4/ARM Cortex-M0 and 16-bit ADCs Hardware Reference for definition of deep sleep operating mode. #### **Total Power Dissipation (PD)** Total power dissipation is the sum of power dissipation for each $V_{\rm DD}$ domain, shown in the following equation. $$P_D = P_{D\_INT} + P_{D\_ANA} + P_{D\_EXT}$$ where. $P_{D\_INT} = V_{DD\_INT} \times I_{DD\_INT}$ —Internal voltage domain power dissipation $P_{D\_ANA} = V_{DD\_ANA} \times I_{DD\_ANA}$ —Analog 3.3 V voltage domain power dissipation $P_{D\_EXT} = V_{DD\_EXT} \times I_{DD\_EXT}$ —Digital 3.3 V voltage domain power dissipation #### Total External Power Dissipation (IDD\_EXT) There are three different items that contribute to the digital 3.3 V supply power dissipation: I/O switching, flash subsystem, and analog subsystem (digital portion), shown in the following equation. $$I_{DDEXT\_TOT} = I_{DDEXT\_IO} + I_{DDEXT\_FLASH} + I_{DDEXT\_ANA}$$ where $I_{DDEXT\_IO/ANA}$ (mA) = $\Sigma$ { $V_{DDEXT} \times C_L f/2 \times (O \times TR) \times U$ }- IO switching current The I/O switching current is the sum of the switching current for all of the enabled peripherals. For each peripheral the capacitive load of each pin in Farads ( $C_L$ ), operating frequency in MHz (f), number of output pins (O), toggle ratio for each pin (TR), and peripheral utilization (U) are considered. $$I_{DDEXT\_FLASH}$$ (mA) = $TBD$ #### Total Internal Power Dissipation (IDD\_INT) Total internal power dissipation for the processor subsystem has two components: - 1. Static, including leakage current - 2. Dynamic, due to transistors switching characteristics for each clock domain Many operating conditions can also affect power dissipation, including temperature, voltage, operating frequency, and processor activity. The following equation describes the internal current consumption. $$\begin{split} I_{DD\_INT\_TOT} = I_{DD\_INT\_CCLK\_DYN} + I_{DD\_INT\_SCLK\_DYN} + \\ I_{DD\_INT\_DMA\_DR\_DYN} + I_{DD\_INT\_STATIC} \end{split}$$ $I_{DD\_INT\_STATIC} \ is the sole contributor to the static power dissipation component and is specified as a function of voltage \\ (V_{DD\_INT}) \ and junction temperature (T_J) \ in Figure 20.$ There are four different items that contribute to the dynamic power dissipation. These components fall into three broad categories: application dependent currents, clock currents, and data transmission currents. Figure 20. Static Current – $I_{DD\_DEEPSLEEP}$ (mA) #### **Application Dependent Current** The application dependent current includes the dynamic current in the core clock domain. Core clock (CCLK) use is subject to an activity scaling factor (ASF) that represents application code running on the processor core and L1 memory (see Table 24). The ASF is combined with the CCLK frequency to calculate this portion. $$I_{DD\ INT\ CCLK\ DYN}$$ (mA) = TBD × $f_{CCLK}$ (MHz) × ASF Table 24. Activity Scaling Factors (ASF) | I <sub>DD_INT</sub> Power Vector | ASF | | |------------------------------------|-----|--| | I <sub>DD-PEAK</sub> | TBD | | | I <sub>DD-COREMARK</sub> (typical) | TBD | | | I <sub>DD-IDLE</sub> | TBD | | #### **Clock Current** The dynamic clock currents provide the total power dissipated by all transistors switching in the clock paths. The power dissipated by each clock domain is dependent on voltage ( $V_{DD\_INT}$ ), operating frequency, and a unique scaling factor. $$I_{DD\_INT\_SCLK\_DYN}$$ (mA) = TBD × $f_{SCLK}$ (MHz) #### **Data Transmission Current** The data transmission current represents the power dissipated when moving data throughout the system via direct memory access (DMA). This current is proportional to the data rate. The calculation is performed by adding the data rate (MB/s) of each DMA and core driven access to peripherals and L2/external memory. This number is then multiplied by a coefficient. The following equation provides an estimate of all data transmission current. $I_{DD~INT~DMA~DR~DYN}$ (mA) = TBD × data rate (MB/s) × $V_{DD~INT}$ (V) #### ADC/DAC/VOLTAGE REFERENCE/COMPARATOR SPECIFICATIONS #### ADC Specifications -ADC0, ADC1, ADC2 Typical values assume $V_{DD\_ANA0}$ , $V_{DD\_ANA1}$ , $V_{DD\_COMP} = 3.3 \text{ V}$ , $V_{REF} = 2.5 \text{ V}$ , $T_J = 25^{\circ}\text{C}$ . | Parameter | Min | Тур | Max | Unit | Conditions | |----------------------------------|-----|-------|-----|------|-----------------------------------| | ANALOG INPUT | | | | | ADC_VIN_XX (7 + 24 analog inputs) | | Requirement | | | | | | | Single-Ended Input Voltage Range | 0 | | 3.0 | V | | | Characteristic | | | | | | | DC Leakage Current | | ±0.01 | ±1 | μΑ | | | Input Resistance | | 100 K | | ohms | | | Input Capacitance | | TBD | | pF | Condition 1 = track | | | | TBD | | pF | Condition 2 = hold | #### ADC Specifications -ADC1, ADC2 $Typical\ values\ assume\ V_{DD\_ANA0},\ V_{DD\_ANA1},\ V_{DD\_COMP}=3.3\ V,\ V_{REF}=2.5\ V,\ T_J=25\ ^{\circ}C.$ | Parameter | Min | Тур | Max | Unit | Conditions | |-------------------------------------------------|-------|------|--------|------------|---------------------------------------------------------------------------------------------------------| | DYNAMIC PERFORMANCE | | | | | ADC1, ADC2 – ADC_VIN_AX, BX, CX (24 | | | | | | | analog inputs | | Throughput Rate | | | 6/2.72 | Samples/µs | 3-way sampling | | Throughput Rate | | | 6/1.36 | Samples/µs | 6-way sampling | | AC ACCURACY | | | | | ADC1, ADC2 – ADC_VIN_AX, BX, CX (24 analog inputs | | Characteristic | | | | | | | Signal-to-Noise Ratio (SNR) | | 81 | | dB | | | Signal-to-(Noise + Distortion) Ratio<br>(SINAD) | | 80.5 | | dB | | | Total Harmonic Distortion (THD) | | -94 | | dB | | | Spurious-Free Dynamic Range (SFDR) | | TBD | | dB | | | Dynamic Range | | 81 | | dB | | | Effective Number of Bits (ENOB) | | 13 | | Bits | | | Channel-to-Channel Isolation | | -95 | | dB | Any channel pair referenced on same<br>ADC.<br>Selected channel = 1 kHz,<br>Unselected channel = 10 kHz | | Intermodulation Distortion | | | | | $f_{IN1} = 1 \text{ kHz}, f_{IN2} = 10 \text{ kHz}$ | | Second Order Terms | | TBD | | dB | | | Third Order Terms | | TBD | | dB | | | STATIC PERFORMANCE | | | | | | | DC ACCURACY | | | | | ADC1, ADC2 – ADC_VIN_AX, BX, CX (24 analog inputs) | | Characteristic | | | | | | | Resolution | | 16 | | Bits | No missing codes, natural binary coding | | Differential Non-Linearity (DNL) | -0.99 | | +1.0 | LSB | | | Integral Non-Linearity (INL) | | ±4 | | LSB | | | Offset Error | | TBD | | LSB | | | Offset Error Match | | TBD | | LSB | | | Offset Temperature Drift | | TBD | | ppm/°C | | | Parameter | Min | Тур | Max | Unit | Conditions | |------------------------|-----|-----|-----|--------|------------| | Gain Error | | TBD | | LSB | | | Gain Error Match | | TBD | | LSB | | | Gain Temperature Drift | | TBD | | ppm/°C | | #### **ADC Specifications -ADC0** $Typical\ values\ assume\ V_{DD\_ANA0},\ V_{DD\_ANA1},\ V_{DD\_COMP}=3.3\ V,\ V_{REF}=2.5\ V,\ T_J=25^{\circ}C.$ | Parameter | Min | Тур | Max | Unit | Conditions | |-------------------------------------------------|-------|------|------|--------|------------------------------------------------------------------------------------------------| | DYNAMIC PERFORMANCE | | | | | ADC0 – ADC_VIN_DX (7 analog inputs) | | Throughput | | | | | | | Conversion Rate | | | 2 | MSPS | | | AC ACCURACY | | | | | ADC0 – ADC_VIN_DX (7 analog inputs) | | Characteristic | | | | | | | Signal-to-Noise Ratio (SNR) | | 69 | | dB | | | Signal-to-(Noise + Distortion) Ratio<br>(SINAD) | | 68.5 | | dB | | | Total Harmonic Distortion (THD) | | -82 | | dB | | | Spurious-Free Dynamic Range (SFDR) | | 83 | | dB | | | Dynamic Range | | TBD | | dB | $V_{IN} = V_{REF}/2 (DC)$ | | Effective Number of Bits (ENOB) | | 9.8 | | Bits | | | Channel-to-Channel Isolation | | -95 | | dB | Any channel pair referenced on same ADC. Selected channel = 1 kHz, Unselected channel = 10 kHz | | Intermodulation Distortion | | | | | $f_{IN1} = 1 \text{ kHz}, f_{IN2} = 10 \text{ kHz}$ | | Second Order Terms | | TBD | | dB | | | Third Order Terms | | TBD | | dB | | | STATIC PERFORMANCE | | | | | | | DC ACCURACY | | | | | ADC0 – ADC_VIN_DX (7 analog inputs) | | Characteristic | | | | | | | Resolution | | 14 | | Bits | No missing codes, natural binary coding | | Differential Non-Linearity (DNL) | -0.99 | | +1.0 | LSB | | | Integral Non-Linearity (INL) | | TBD | | LSB | | | Offset Error | | TBD | | LSB | | | Offset Error Match | | TBD | | LSB | Channel-to-channel, within one ADC | | Offset Temperature Drift | | TBD | | ppm/°C | | | Gain Error | | TBD | | LSB | | | Gain Error Match | | TBD | | LSB | | | Gain Temperature Drift | | TBD | | ppm/°C | | ### ADSP-CM411F/412F/413F/416F/417F/418F/419F #### **DAC Specifications** Typical values assume $V_{DD\_ANA0}$ , $V_{DD\_ANA1}$ , $V_{DD\_COMP} = 3.3 \text{ V}$ , $V_{REF} = 2.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ . | Parameter | Min | Тур | Max | Unit | Conditions | |------------------------------------------|-----|----------|-----|-------|-----------------------------------------| | ANALOG OUTPUT | | | | | DAC0_VOUT | | Characteristic | | | | | | | Output Voltage Range | | 0 to 3.0 | | V | | | Output Impedance | | TBD | | ohms | Normal operation | | | | TBD | | ohms | DAC at full scale | | | | TBD | | ohms | DAC at zero scale | | Update Rate | | | TBD | kHz | | | Short Circuit Current to GND | | 30 | | mA | DAC at full scale | | Short Circuit Current to V <sub>DD</sub> | | 30 | | mA | DAC at zero scale | | STATIC PERFORMANCE | | | | | | | DC ACCURACY | | | | | RL = 500 ohms, CL = 100 pF | | Characteristic | | | | | | | Resolution | | 12 | | Bits | | | Differential Non-Linearity (DNL) | | ±0.99 | | LSB | Guaranteed monotonic | | Integral Non-Linearity (INL) | | ±2 | | LSB | | | Offset Error | | TBD | | mV | Measured at code TBD | | Offset Error Match | | TBD | | % FSR | % of full scale, measured at code 0xFFF | #### **Voltage Reference Specifications** $Typical\ values\ assume\ V_{DD\_ANA0},\ V_{DD\_ANA1},\ V_{DD\_COMP} = 3.3\ V,\ V_{REF} = 2.5\ V,\ T_J = 25^{\circ}C.$ | Parameter | Min | Тур | Max | Unit | Conditions | |---------------------------------|-----|-----|-----|--------|----------------------------------------------------------------------| | VOLTAGE REFERENCE (OUTPUT MODE) | | | | | $V_{REF0}, V_{REF1}, V_{REF2}$ | | Characteristic | | | | | | | Output Voltage | | 2.5 | | V | | | Output Impedance | | 0.5 | 1.0 | ohms | | | Temperature Coefficient | | 15 | | ppm/°C | $T_{\text{JUNCTION}} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | #### **Comparator Specifications** Typical values assume $V_{DD\_ANA0}$ , $V_{DD\_ANA1}$ , $V_{DD\_COMP}$ = 3.3 V, $V_{REF}$ = 2.5 V, $T_J$ = 25°C. | Parameter | Min | Тур | Max | Unit | Conditions | |-----------------------------------|-----|------|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | COMPARATOR INPUT | | | | | ADC_VIN_A0, ADC_VIN_B0, ADC_VIN_C0 | | Requirement | | | | | | | Input Range | 0 | | 3 | V | Signals below 0.075 V are considered always above lowest threshold; signals above 2.925 V are considered always below highest threshold. This feature allows for selectively disabling the comparator by programming the thresholds to 0 V or 3 V respectively. | | Characteristic | | | | | | | Propagation Delay | | | 200 | ns | | | Voltage Output Low | | | 0.4 | V | I <sub>OL</sub> = 5 ma (OPEN DRAIN) | | Comparator to Comparator Matching | | | 14 | mV | COMP_OUT_A, COMP_OUT_B, COMP_OUT_C | | Hysteresis | | 0.3% | | % | | | Offset | | | TBD | mV | | #### **ADC Typical Performance Characteristics** $V_{DD\_ANA} = 3.3~V,\, V_{REF} = 2.5~V,\, T_{JUNCTION} = 25^{\circ}C$ unless otherwise noted.1 Figure 21. DNL vs. Code Figure 22. Histogram of DC Input at Code Center (Internal Reference) Figure 23. SINAD vs. Frequency, 0 to 3.0 V Figure 24. SINAD vs. Frequency, 0 to 1.5 V Figure 25. FFT Plot (Internal Reference) Figure 26. THD vs. Frequency, 0 to 2.5 V Figure 27. THD vs. Frequency, 0 to 1.25 $\rm V$ #### **DAC Typical Performance Characteristics** $V_{\rm DD\_ANA} = 3.3$ V, $V_{\rm REF} = 2.5$ V, $T_{\rm JUNCTION} = 25^{\circ} C$ unless otherwise noted. Figure 28. DAC DNL Error vs. Code Figure 29. DAC INL Error vs. Code ### ADSP-CM411F/412F/413F/416F/417F/418F/419F #### **FLASH SPECIFICATIONS** | Parameter | Min | Тур | Max | Unit | Conditions | |-----------------------------|--------|-----|-----|--------|------------| | Endurance <sup>1</sup> | 10,000 | | | cycles | | | Erase Time | 100 | 112 | 130 | ms | | | Program Time | 10 | 12 | 20 | μs | | | Data Retention <sup>2</sup> | 10 | | | years | Tj = 85°C | <sup>&</sup>lt;sup>1</sup> Endurance is qualified to 10,000 program/erase cycles as per AEC-Q100-005 at -40°C, 25°C, and 125°C. <sup>&</sup>lt;sup>2</sup>Retention lifetime equivalent at junction temperature = 85°C as per JESD22-A117. Retention lifetime derates with junction temperature. #### **ABSOLUTE MAXIMUM RATINGS** Stresses at or above those listed in Table 25 may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. **Table 25. Absolute Maximum Ratings** | Parameter | Rating | | |-------------------------------------------------------------------|--------------------------------------------------|--| | Internal Supply Voltage (V <sub>DD_INT</sub> ) | -0.33 V to +1.32 V | | | External (I/O) Supply Voltage (V <sub>DD_EXT</sub> ) <sup>1</sup> | -0.33 V to +3.63 V | | | External (I/O) Supply Voltage (V <sub>DD_EXT</sub> ) <sup>2</sup> | $V_{DD_{\perp}INT}$ – 0.5 V to +3.63 V | | | Analog Supply Voltage (V <sub>DD_ANA0</sub> , | -0.33 V to +3.63 V | | | $V_{DD\_ANA1}$ , $V_{DD\_COMP}$ ) | | | | Digital Input Voltage <sup>3</sup> | -0.33 V to +3.63 V | | | TWI Digital Input Voltage <sup>3, 4</sup> | -0.33 V to +5.50 V | | | Digital Output Voltage Swing | $-0.33 \text{ V to V}_{DD\_EXT} + 0.5 \text{ V}$ | | | Analog Input Voltage <sup>5</sup> | -0.33 V to +3.63 V | | | I <sub>OH</sub> /I <sub>OL</sub> Current per Signal <sup>6</sup> | TBD | | | Storage Temperature Range | −65°C to +150°C | | | Junction Temperature While Biased | +125° C | | $<sup>^{1}</sup>$ Applies when $V_{DD\_INT}$ = 0 V. #### **ESD CAUTION** #### ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. #### **PACKAGE INFORMATION** The information presented in Figure 30 and Table 26 provides details about package branding for the processors. For a complete listing of product availability, see Pre Release Products. Figure 30. Product Information on Package<sup>1</sup> **Table 26. Package Brand Information** | Brand Key | Field Description | |-------------|----------------------------| | ADSP-CM41xF | Product name | | t | Temperature range | | рр | Package type | | Z | RoHS compliant designation | | сс | See Ordering Guide section | | VVVVV.X | Assembly lot code | | n | Product revision | | yyww | Date code | <sup>&</sup>lt;sup>2</sup> Applies when $V_{DD\_INT}$ is > 0 V. $<sup>^3</sup>$ Applies only when $V_{DD\_EXT}$ is within specifications. When $V_{DD\_EXT}$ is outside specifications, the range is $V_{DD\_EXT} \pm 0.2~V.$ <sup>&</sup>lt;sup>4</sup> Applies to TWI\_SCL and TWI\_SDA. $<sup>^5</sup>$ Applies only when $V_{\rm DD\_ANA}$ is within specification. When $V_{\rm DD\_ANA}$ is outside specifications, the range is $V_{\rm DD\_ANA}\pm0.2~V.$ <sup>&</sup>lt;sup>6</sup>Limit applies to constant current loads only. Transient switching currents are allowed to exceed this value. <sup>&</sup>lt;sup>1</sup>Exact brand may differ, depending on package type. #### TIMING SPECIFICATIONS Specifications are subject to change without notice. ### **Clock and Reset Timing** Table 27, Table 28, and Figure 31 describe clock and reset operations related to the clock generation unit (CGU) and reset control unit (RCU). Per the CCLK, SCLK, and OCLK timing specifications in Table 23, combinations of SYS\_CLKIN and clock multipliers must not select clock rates in excess of the maximum instruction rate of the processor. Table 27. Clock and Reset Timing (SYS\_CLKIN0) | Parameter | | Min | Max | Unit | |---------------------|---------------------------------------------------------------------------------------------------|-----|-----|------| | Timing Requ | irements | | | | | $f_{\text{CKIN0}}$ | SYS_CLKIN0 Frequency (Using a Crystal) <sup>1, 2, 3</sup> | 20 | 50 | MHz | | $f_{CKIN0}$ | SYS_CLKIN0 Frequency (Using a Crystal Oscillator) <sup>1, 2, 3</sup> | 20 | 60 | MHz | | t <sub>CKINL0</sub> | SYS_CLKIN0 Low Pulse <sup>1</sup> | TBD | | ns | | t <sub>CKINH0</sub> | SYS_CLKIN0 High Pulse <sup>1</sup> | TBD | | ns | | $\mathbf{t}_{WRST}$ | SYS_HWRST Asserted Pulse Width Low and SYS_CLKIN0 is Stable and Within Specification <sup>4</sup> | 11 | | μs | <sup>&</sup>lt;sup>1</sup> Applies to PLL bypass mode and PLL non bypass mode. <sup>&</sup>lt;sup>4</sup> Applies after power-up sequence is complete. See Table 29 and Figure 32 for power-up reset timing. Figure 31. Clock and Reset Timing Table 28. Clock and Reset Timing (SYS\_CLKIN1) | All specifi | All specifications are based on simulation data and are subject to change without notice. | | | | |-------------|-------------------------------------------------------------------------------------------|-----|-----|------| | Paramete | r | Min | Max | Unit | | Timing Req | quirement | | | | | $f_{CKIN1}$ | SYS_CLKIN1 Frequency (Using a Crystal) | 12 | 30 | MHz | $<sup>^2</sup>$ The $t_{\text{CKIN0}}$ period equals $1/f_{\text{CKIN0}}$ (see Figure 31). $<sup>^3</sup>$ If the CGU\_CTL.DF bit is set, the minimum $f_{CKIN0}$ specification is 40 MHz. ### **Power-Up Reset Timing** Table 29 and Figure 32 show the relationship between power supply startup and processor reset timing, related to the CGU and the RCU. In Figure 32, $V_{DD\_SUPPLIES}$ are $V_{DD\_INT}$ , $V_{DD\_ANA0}$ , and $V_{DD\_ANA1}$ . ### Table 29. Power-Up Reset Timing | All specifications are based on simulation data and are subject to change without no | tice. | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|------| | Parameter | Min | Max | Unit | | Timing Requirement | | | | | $t_{RST\_IN\_PWR} \overline{SYS\_HWRST} \ and \ \overline{JTG\_TRST} \ Deasserted \ after V_{DD\_INT}, V_{DD\_EXT}, V_{DD\_ANA0}, V_{DD\_ANA1}, and \ SYS\_CLKIN \ are Stable \ and \ within \ Specification$ | 11 | | μs | Figure 32. Power-Up Reset Timing Figure 33. Power-Up Timing ### **Power-Down Timing** The power-down timing requirement ensures proper shutdown of the flash banks. The voltage monitoring unit (VMU) starts the flash shutdown when the low voltage detection threshold is reached on $V_{DD\_EXT}$ or $V_{DD\_INT}$ . Once the low voltage detection has been triggered, both the $V_{DD\_EXT}$ and $V_{DD\_INT}$ supplies must remain above the low voltage reset threshold for the specified time in order for the flash to complete its shutdown process. Table 30. Power-Down Reset Timing | All specifi | cations are based on simulation data and are subject to change without no | tice. | | | |------------------------|---------------------------------------------------------------------------|-------|-----|------| | Paramete | r | Min | Max | Unit | | Timing Red | quirements | | | | | $t_{PD}$ | Power-Down Time Between Low Voltage Detect and Low Voltage Reset | 22 | | μs | | $t_{\text{PD\_HWRST}}$ | Power-Down Time Between Low Voltage Detect and SYS_HWRST Assertion | 22 | | μs | <sup>&</sup>lt;sup>1</sup>The VDD Low Voltage Detected state is entered when one of the two Low Voltage Detection thresholds is triggered: (a) if VDD\_EXT drops below VLVDEXT or (b) if VDD\_INT drops below VLVDINT. Figure 34. Power-Down Timing Figure 35. Power-Down $V_{DD\_EXT}$ and $V_{DD\_INT}$ Relationship <sup>&</sup>lt;sup>2</sup>The VDD Low Voltage Reset state is entered when one of the two Low Voltage Reset thresholds is triggered: (a) if VDD\_EXT drops below VLVREXT or (b) if VDD\_INT drops below VLVRINT. ### **Asynchronous Read** Table 31 and Figure 36 show asynchronous memory read timing, related to the SMC. Table 31. Asynchronous Read (BxMODE = b#00) All specifications are based on simulation data and are subject to change without notice. **Parameter** Min Max Unit **Timing Requirements** DATA in Setup Before SMC0\_ARE High 10.8 ns $t_{\text{SDATARE}}$ DATA in Hold After SMC0\_ARE High 0 ns t<sub>HDATARE</sub> SMC0 ARDY Valid After SMC0 ARE Low<sup>1, 2</sup> $(RAT-2.5)\times t_{SCLK}-17.5$ ns $t_{DARDYARE}$ Switching Characteristics SMC0\_Ax/SMC0\_AMSx Assertion Before $(PREST + RST + PREAT) \times t_{SCLK} - 3$ ns t<sub>ADDRARE</sub> SMC0 ARE Low<sup>3</sup> SMC0\_AOE Assertion Before SMC0\_ARE Low $(RST + PREAT) \times t_{SCLK} - 3$ ns t<sub>AOEARE</sub> Output<sup>4</sup> Hold After SMC0\_ARE High<sup>5</sup> $RHT \times t_{SCLK} - 2$ ns $t_{HARE}$ SMC0\_ARE Active Low Width<sup>6</sup> $RAT \times t_{SCLK} - 2$ ns $t_{WARE}$ SMC0\_ARE High Delay After SMC0\_ARDY $3.5 \times t_{SCLK} + 17.5$ $2.5 \times t_{SCLK}$ ns t<sub>DAREARDY</sub> Assertion<sup>1</sup> <sup>&</sup>lt;sup>6</sup> SMC0\_BxCTL.ARDYEN bit = 0. Figure 36. Asynchronous Read <sup>&</sup>lt;sup>1</sup> SMC0\_BxCTL.ARDYEN bit = 1. <sup>&</sup>lt;sup>2</sup> RAT value set using the SMC\_BxTIM.RAT bits. <sup>&</sup>lt;sup>3</sup> PREST, RST, and PREAT values set using the SMC\_BxETIM.PREST bits, SMC\_BxTIM.RST bits, and the SMC\_BxETIM.PREAT bits. <sup>&</sup>lt;sup>4</sup>Output signals are SMC0\_Ax, SMC0\_AMS, SMC0\_AOE. <sup>&</sup>lt;sup>5</sup> RHT value set using the SMC\_BxTIM.RHT bits. ### **Asynchronous Flash Read** Table 32 and Figure 37 show asynchronous flash memory read timing, related to the SMC. Table 32. Asynchronous Flash Read | All specifications are based on simulation data and are subject to change without notice. | | | | | |-------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------|-----|------| | Parameter | | Min | Max | Unit | | Switching C | haracteristics | | | | | t <sub>AMSADV</sub> | SMC0_Ax (Address)/SMC0_AMSx Assertion Before SMC0_AOE Low <sup>1</sup> | $PREST \times t_{SCLK} - 2$ | | ns | | -WADV | SMC0_AOE Active Low Width <sup>2</sup> | $RST \times t_{SCLK} - 3$ | | ns | | DADVARE | SMC0_ARE Low Delay From SMC0_AOE High <sup>3</sup> | $PREAT \times t_{SCLK} - 3$ | | ns | | HARE | Output <sup>4</sup> Hold After SMC0_ARE High <sup>5</sup> | $RHT \times t_{SCLK} - 2$ | | ns | | t <sub>ware</sub> 6 | SMC0_ARE Active Low Width <sup>7</sup> | $RAT \times t_{SCLK} - 2$ | | ns | $<sup>^1\</sup>mathrm{PREST}$ value set using the SMC\_BxETIM.PREST bits. $<sup>^7\,\</sup>mathrm{RAT}$ value set using the SMC\_BxTIM.RAT bits. Figure 37. Asynchronous Flash Read $<sup>^2\,\</sup>mathrm{RST}$ value set using the SMC\_BxTIM.RST bits. $<sup>^3\,\</sup>mathrm{PREAT}$ value set using the SMC\_BxETIM.PREAT bits. <sup>&</sup>lt;sup>4</sup>Output signals are SMC0\_Ax, SMC0\_AMS. $<sup>^{5}\,\</sup>mathrm{RHT}$ value set using the SMC\_BxTIM.RHT bits. <sup>&</sup>lt;sup>6</sup> SMC0\_BxCTL.ARDYEN bit = 0. ### Asynchronous Page Mode Read Table 33 and Figure 38 show asynchronous memory page mode read timing, related to the SMC. Table 33. Asynchronous Page Mode Read | All specifications are based on simulation data and are subject to change without notice. | | | | | |-------------------------------------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------|-----|------| | Parame | eter | Min | Max | Unit | | Switchii | ng Characteristics | | | | | $t_{AV}$ | SMC0_Ax (Address) Valid for First Address Minimum Width <sup>1</sup> | $(PREST + RST + PREAT + RAT) \times t_{SCLK} - 2$ | | ns | | t <sub>AV1</sub> | SMC0_Ax (Address) Valid for Subsequent SMC0_Ax (Address) Minimum Width | PGWS × t <sub>SCLK</sub> – 2 | | ns | | $t_{\text{WADV}}$ | SMC0_AOE Active Low Width <sup>2</sup> | $RST \times t_{SCLK} - 3$ | | ns | | t <sub>HARE</sub> | Output <sup>3</sup> Hold After SMC0_ARE High <sup>4</sup> | $RHT \times t_{SCLK} - 2$ | | ns | | t <sub>WARE</sub> 5 | SMC0_ARE Active Low Width <sup>6</sup> | $RAT \times t_{SCLK} - 2$ | | ns | <sup>&</sup>lt;sup>1</sup> PREST, RST, PREAT and RAT values set using the SMC\_BxETIM.PREST bits, SMC\_BxTIM.RST bits, SMC\_BxETIM.PREAT bits, and the SMC\_BxTIM.RAT bits. $<sup>^6\,\</sup>mathrm{RAT}$ value set using the SMC\_BxTIM.RAT bits. Figure 38. Asynchronous Page Mode Read <sup>&</sup>lt;sup>2</sup>RST value set using the SMC\_BxTIM.RST bits. $<sup>^3</sup>$ Output signals are SMC0\_Ax, $\overline{SMC0\_AMSx}.$ <sup>&</sup>lt;sup>4</sup>RHT value set using the SMC\_BxTIM.RHT bits. <sup>&</sup>lt;sup>5</sup> SMC\_BxCTL.ARDYEN bit = 0. ### **Asynchronous Write** Table 34 and Figure 39 show asynchronous memory write timing, related to the SMC. Table 34. Asynchronous Memory Write (BxMODE = b#00) | All specific | ations are based on simulation data and are subject | to change without notice. | | | |--------------------------------|--------------------------------------------------------------|-----------------------------------------------|---------------------------------|------| | Parameter | | Min | Max | Unit | | Timing Req | uirement | | | | | t <sub>DARDYAWE</sub> 1 | SMC0_ARDY Valid After SMC0_AWE Low <sup>2</sup> | | $(WAT-2.5)\times t_{SCLK}-17.5$ | ns | | Switching C | haracteristics | | | | | $t_{\text{ENDAT}}$ | DATA Enable After SMC0_AMSx Assertion | -3 | | ns | | $t_{DDAT}$ | DATA Disable After SMC0_AMSx Deassertion | | 4 | ns | | t <sub>AMSAWE</sub> | SMC0_Ax/SMC0_AMSx Assertion Before SMC0_AWE Low <sup>3</sup> | $(PREST + WST + PREAT) \times t_{SCLK} - 6.4$ | | ns | | t <sub>HAWE</sub> | Output <sup>4</sup> Hold After SMC0_AWE High <sup>5</sup> | WHT $\times$ t <sub>SCLK</sub> $-$ 2 | | ns | | t <sub>WAWE</sub> <sup>6</sup> | SMC0_AWE Active Low Width <sup>2</sup> | WAT $\times$ t <sub>SCLK</sub> $-$ 2 | | ns | | t <sub>DAWEARDY</sub> 1 | SMC0_AWE High Delay After SMC0_ARDY Assertion | $2.5 \times t_{SCLK}$ | $3.5 \times t_{SCLK} + 17.5$ | ns | <sup>&</sup>lt;sup>1</sup>SMC\_BxCTL.ARDYEN bit = 1. <sup>&</sup>lt;sup>6</sup> SMC\_BxCTL.ARDYEN bit = 0. Figure 39. Asynchronous Write $<sup>^2\,\</sup>mathrm{WAT}$ value set using the SMC\_BxTIM.WAT bits. $<sup>^3\,</sup>PREST,\,WST,\,PREAT\,values\,set\,using\,the\,SMC\_BxETIM.PREST\,bits,\,SMC\_BxTIM.WST\,bits,\,SMC\_BxETIM.PREAT\,bits,\,and\,the\,SMC\_BxTIM.RAT\,bits.$ <sup>&</sup>lt;sup>4</sup>Output signals are DATA, SMC0\_Ax, SMC0\_AMSx, SMC0\_ABEx. <sup>&</sup>lt;sup>5</sup> WHT value set using the SMC\_BxTIM.WHT bits. ### **Asynchronous Flash Write** Table 35 and Figure 40 show asynchronous flash memory write timing, related to the SMC. Table 35. Asynchronous Flash Write | All specifications are based on simulation data and are subject to change without notice. | | | | |-------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------|------| | Parameter | | Min Max | Unit | | Switching C | haracteristics | | | | t <sub>AMSADV</sub> | SMC0_Ax/SMC0_AMSx Assertion Before SMC0_AOE Low <sup>1</sup> | $PREST \times t_{SCLK} - 2$ | ns | | t <sub>DADVAWE</sub> | SMC0_AWE Low Delay From SMC0_AOE High <sup>2</sup> | $PREAT \times t_{SCLK} - 6.2$ | ns | | t <sub>WADV</sub> | SMC0_AOE Active Low Width <sup>3</sup> | WST $\times$ t <sub>SCLK</sub> $-$ 3 | ns | | t <sub>HAWE</sub> | Output <sup>4</sup> Hold After SMC0_AWE High <sup>5</sup> | WHT $\times$ t <sub>SCLK</sub> – 2 | ns | | t <sub>WAWE</sub> <sup>6</sup> | SMC0_AWE Active Low Width <sup>7</sup> | $WAT \times t_{SCLK} - 2$ | ns | <sup>&</sup>lt;sup>1</sup> PREST value set using the SMC\_BxETIM.PREST bits. $<sup>^7\,\</sup>mathrm{WAT}$ value set using the SMC\_BxTIM.WAT bits. Figure 40. Asynchronous Flash Write #### **All Accesses** Table 36 describes timing that applies to all memory accesses, related to the SMC. Table 36. All Accesses | All specifications are based on simulation data and are subject to change without notice. | | | | | |-------------------------------------------------------------------------------------------|--------------------------|---------------------------------|--|------| | Parameter Min Max Unit | | | | Unit | | Switching | Characteristic | | | | | $t_{\text{TURN}}$ | SMC0_AMSx Inactive Width | $(IT + TT) \times t_{SCLK} - 2$ | | ns | $<sup>^2\,\</sup>mathrm{PREAT}$ value set using the SMC\_BxETIM.PREAT bits. $<sup>^3\,\</sup>mathrm{WST}$ value set using the SMC\_BxTIM.WST bits. <sup>&</sup>lt;sup>4</sup>Output signals are DATA, SMC0\_Ax, SMC0\_AMSx. <sup>&</sup>lt;sup>5</sup>WHT value set using the SMC\_BxTIM.WHT bits. $<sup>^6</sup>$ SMC\_BxCTL.ARDYEN bit = 0. ## ADSP-CM411F/412F/413F/416F/417F/418F/419F #### Serial Ports (SPORT) To determine whether a device is compatible with the SPORT at clock speed n, the following specifications must be confirmed: frame sync delay and frame sync setup and hold; data delay and data setup and hold; and serial clock (SPTx\_CLK) width. In Figure 43 through Figure 44, either the rising edge or the falling edge of SPTx\_CLK (external or internal) can be used as the active sampling edge. When externally generated, the SPORT clock is called f<sub>SPTCLKEXT</sub>: $$t_{SPTCLKEXT} = \frac{1}{f_{SPTCLKEXT}}$$ When internally generated, the programmed SPORT clock ( $f_{SPTCLKPROG}$ ) frequency in MHz is set by the following equation where CLKDIV is a field in the SPORT\_DIV register that can be set from 0 to 65535: $$f_{SPTCLKPROG} = \frac{f_{SCLK1}}{(CLKDIV + 1)}$$ $$t_{SPTCLKPROG} = \frac{1}{f_{SPTCLKPROG}}$$ Table 37. Serial Ports-External Clock | Paramete | • | Min | Max | Unit | |---------------------|------------------------------------------------------------------------------------------------------------------------|--------------------------------|------|------| | Timing Req | uirements | | | | | t <sub>SFSE</sub> | Frame Sync Setup Before SPT_CLK (Externally Generated Frame Sync in either Transmit or Receive $Mode$ ) <sup>1</sup> | 2 | | ns | | t <sub>HFSE</sub> | Frame Sync Hold After SPT_CLK (Externally Generated Frame Sync in either Transmit or Receive $Mode$ ) 1 | 2.7 | | ns | | t <sub>SDRE</sub> | Receive Data Setup Before Receive SPT_CLK <sup>1</sup> | 2 | | ns | | t <sub>HDRE</sub> | Receive Data Hold After SPT_CLK <sup>1</sup> | 2.7 | | ns | | t <sub>SCLKW</sub> | SPT_CLK Width <sup>2</sup> | $0.5 \times t_{SPTCLKEXT} - 1$ | | ns | | t <sub>SPTCLK</sub> | SPT_CLK Period <sup>2</sup> | t <sub>SPTCLKEXT</sub> – 1 | | ns | | Switching ( | Characteristics | | | | | t <sub>DFSE</sub> | Frame Sync Delay After SPT_CLK<br>(Internally Generated Frame Sync in either Transmit or Receive<br>Mode) <sup>3</sup> | | 14.5 | ns | | t <sub>HOFSE</sub> | Frame Sync Hold After SPT_CLK (Internally Generated Frame Sync in either Transmit or Receive $Mode)^3$ | 2 | | ns | | t <sub>DDTE</sub> | Transmit Data Delay After Transmit SPT_CLK <sup>3</sup> | | 15 | ns | | t <sub>HDTE</sub> | Transmit Data Hold After Transmit SPT_CLK <sup>3</sup> | 2 | | ns | <sup>&</sup>lt;sup>1</sup> Referenced to sample edge. <sup>&</sup>lt;sup>2</sup>This specification indicates the minimum instantaneous width or period that can be tolerated due to duty cycle variation or jitter on the external SPT\_CLK. For the external SPT\_CLK maximum frequency, see the f<sub>SPTCLKEXT</sub> specification in Table 23. <sup>3</sup> Referenced to drive edge. Figure 41. Serial Ports—Data Receive/External Clock Figure 42. Serial Ports—Data Transmit/External Clock Table 38. Serial Ports-Internal Clock | All specifi | cations are based on simulation data and are subject to cha | nge without notice. | | | |---------------------|-------------------------------------------------------------------------------------------------------------------|---------------------------------|-----|------| | Paramete | r | Min | Max | Unit | | Timing Req | uirements | | | | | t <sub>SFSI</sub> | Frame Sync Setup Before SPT_CLK (Externally Generated Frame Sync in either Transmit or Receive Mode) <sup>1</sup> | 14 | | ns | | t <sub>HFSI</sub> | Frame Sync Hold After SPT_CLK (Externally Generated Frame Sync in either Transmit or Receive Mode) <sup>1</sup> | -0.5 | | ns | | t <sub>sdri</sub> | Receive Data Setup Before SPT_CLK <sup>1</sup> | 4 | | ns | | t <sub>HDRI</sub> | Receive Data Hold After SPT_CLK <sup>1</sup> | 1.5 | | ns | | Switching ( | Characteristics | | | | | t <sub>DFSI</sub> | Frame Sync Delay After SPT_CLK (Internally Generated Frame Sync in Transmit or Receive Mode) <sup>2</sup> | | 3.5 | ns | | t <sub>HOFSI</sub> | Frame Sync Hold After SPT_CLK (Internally Generated Frame Sync in Transmit or Receive Mode) <sup>2</sup> | -1.5 | | ns | | t <sub>DDTI</sub> | Transmit Data Delay After SPT_CLK <sup>2</sup> | | 3.5 | ns | | t <sub>HDTI</sub> | Transmit Data Hold After SPT_CLK <sup>2</sup> | -1.5 | | ns | | t <sub>SCLKIW</sub> | SPT_CLK Width <sup>3</sup> | $0.5 \times t_{SPTCLKPROG} - 1$ | | ns | | t <sub>SPTCLK</sub> | SPT_CLK Period <sup>3</sup> | t <sub>SPTCLKPROG</sub> – 1 | | ns | <sup>&</sup>lt;sup>1</sup> Referenced to the sample edge. <sup>&</sup>lt;sup>3</sup> See Table 23 for details on the minimum period that can be programmed for f<sub>SPTCLKPROG</sub>. Figure 43. Serial Ports—Data Receive/Internal Clock <sup>&</sup>lt;sup>2</sup> Referenced to drive edge. Figure 44. Serial Ports—Data Transmit/Internal Clock Table 39. Serial Ports—Enable and Three-State | All specifications are based on simulation data and are subject to change without notice. | | | | | |-------------------------------------------------------------------------------------------|----------------------------------------------------------|-----|-----|------| | Parameter | | Min | Max | Unit | | Switching C | haracteristics | | | | | t <sub>DDTEN</sub> | Data Enable from External Transmit SPT_CLK <sup>1</sup> | 1 | | ns | | t <sub>DDTTE</sub> | Data Disable from External Transmit SPT_CLK <sup>1</sup> | | 14 | ns | | t <sub>DDTIN</sub> | Data Enable from Internal Transmit SPT_CLK <sup>1</sup> | -1 | | ns | | t <sub>DDTTI</sub> | Data Disable from Internal Transmit SPT_CLK <sup>1</sup> | | 2.8 | ns | $<sup>^{1}</sup>$ Referenced to drive edge. Figure 45. Serial Ports—Enable and Three-State ## ADSP-CM411F/412F/413F/416F/417F/418F/419F The SPT\_TDV output signal becomes active in SPORT multichannel mode. During transmit slots (enabled with active channel selection registers) the SPT\_TDV is asserted for communication with external devices. Table 40. Serial Ports—TDV (Transmit Data Valid) | All specifica | All specifications are based on simulation data and are subject to change without notice. | | | | | | |---------------------|-------------------------------------------------------------------------------------------|-----|-----|------|--|--| | Parameter | | Min | Max | Unit | | | | Switching Cl | haracteristics | | | | | | | t <sub>DRDVEN</sub> | Data Valid Enable Delay from Drive Edge of External Clock <sup>1</sup> | 1 | | ns | | | | t <sub>DFDVEN</sub> | Data Valid Disable Delay from Drive Edge of External Clock <sup>1</sup> | | 14 | ns | | | | t <sub>DRDVIN</sub> | Data Valid Enable Delay from Drive Edge of Internal Clock <sup>1</sup> | -1 | | ns | | | | t <sub>DFDVIN</sub> | Data Valid Disable Delay from Drive Edge of Internal Clock <sup>1</sup> | | 3.5 | ns | | | <sup>&</sup>lt;sup>1</sup> Referenced to drive edge. Figure 46. Serial Ports—Transmit Data Valid Internal and External Clock Table 41. Serial Ports—External Late Frame Sync | All specifications are based on simulation data and are subject to change without notice. | | | | | |-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----|-----|------| | Parameter | | Min | Max | Unit | | Switching Ch | aracteristics | | | | | t <sub>DDTLFSE</sub> | Data and Data Valid Enable Delay from Late External Transmit Frame Sync or External Receive Frame Sync with MCE = 1, MFD = $0^1$ | | 15 | ns | | t <sub>DDTENFS</sub> | Data Enable for MCE = 1, MFD = $0^1$ | 0.5 | | ns | $<sup>^{1}\</sup>text{The }t_{\text{DDTLRSE}}\text{ and }t_{\text{DDTENFS}}\text{ parameters apply to left-justified as well as standard serial mode, and MCE}=1, MFD=0.$ Figure 47. External Late Frame Sync ## ADSP-CM411F/412F/413F/416F/417F/418F/419F ### SPI Port—Master Timing Table 42 and Figure 48 describe SPI port master operations. When internally generated, the programmed SPI clock ( $f_{SPICLKPROG}$ ) frequency in MHz is set by the following equation where BAUD is a field in the SPI\_CLK register that can be set from 0 to 65535: $$f_{SPICLKPROG} = \frac{f_{SCLK}}{(BAUD+1)}$$ $$t_{SPICLKPROG} = \frac{1}{f_{SPICLKPROG}}$$ ### Note that - In dual-mode data transmit, the SPI\_MISO signal is also an output. - In quad-mode data transmit, the SPI\_MISO, SPI\_D2, and SPI\_D3 signals are also outputs. - In dual-mode data receive, the SPI\_MOSI signal is also an input. - In quad-mode data receive, the SPI\_MOSI, SPI\_D2, and SPI\_D3 signals are also inputs. Table 42. SPI Port—Master Timing | All specifica | tions are based on simulation data and are subject to ch | ange without notice. | | | |---------------|--------------------------------------------------------------------------|---------------------------------------|-----|------| | Parameter | | Min | Max | Unit | | Timing Requi | rements | | | | | SSPIDM | Data Input Valid to SPI_CLK Edge (Data Input Setup) | 3.75 | | ns | | HSPIDM | SPI_CLK Sampling Edge to Data Input Invalid | 1.3 | | ns | | Switching Ch | aracteristics | | | | | SDSCIM | $\overline{\text{SPI\_SEL}}$ low to First SPI_CLK Edge for CPHA = $1^1$ | [t <sub>SCLK</sub> – 2] or [18] | | ns | | | $\overline{\text{SPI\_SEL}}$ low to First SPI_CLK Edge for CPHA = $0^1$ | $[1.5 \times t_{SCLK} - 2]$ or $[13]$ | | ns | | SPICHM | SPI_CLK High Period <sup>2</sup> | $0.5 \times t_{SPICLKPROG} - 1.5$ | | ns | | SPICLM | SPI_CLK Low Period <sup>2</sup> | $0.5 \times t_{SPICLKPROG} - 1.5$ | | ns | | SPICLK | SPI_CLK Period <sup>2</sup> | t <sub>SPICLKPROG</sub> – 1.5 | | ns | | HDSM | Last SPI_CLK Edge to $\overline{SPI_SEL}$ High for CPHA = 1 <sup>1</sup> | $[1.5 \times t_{SCLK} - 2]$ or $[13]$ | | ns | | | Last SPI_CLK Edge to $\overline{SPI_SEL}$ High for CPHA = $0^1$ | [t <sub>SCLK</sub> -2] or [18] | | ns | | SPITDM | Sequential Transfer Delay <sup>1, 3</sup> | [t <sub>SCLK</sub> – 1] or [19] | | ns | | DDSPIDM | SPI_CLK Edge to Data Out Valid (Data Out Delay) | | 2.6 | ns | | HDSPIDM | SPI_CLK Edge to Data Out Invalid (Data Out Hold) | -1.5 | | ns | <sup>&</sup>lt;sup>1</sup> Whichever is greater. $<sup>^2</sup>$ See Table 23 for details on the minimum period that may be programmed for $t_{\text{SPICLKPROG}}$ . <sup>&</sup>lt;sup>3</sup> Applies to sequential mode with STOP $\geq 1$ . Figure 48. SPI Port—Master Timing ## ADSP-CM411F/412F/413F/416F/417F/418F/419F ### SPI Port—Slave Timing Table 43 and Figure 49 describe SPI port slave operations. Note that - In dual-mode data transmit, the SPI\_MOSI signal is also an output. - In quad-mode data transmit, the SPI\_MOSI, SPI\_D2, and SPI\_D3 signals are also outputs. - In dual-mode data receive, the SPI\_MISO signal is also an input. - In quad-mode data receive, the SPI\_MISO, SPI\_D2, and SPI\_D3 signals are also inputs. - In SPI slave mode, the SPI clock is supplied externally and is called $f_{\text{SPICLKEXT}}$ : $$t_{SPICLKEXT} = \frac{1}{f_{SPICLKEXT}}$$ Table 43. SPI Port—Slave Timing | All speci | fications are based on simulation data and are subject to | change without notice. | | | |---------------------|-----------------------------------------------------------|--------------------------------|------|------| | Paramet | er | Min | Max | Unit | | Timing R | equirements | | | | | t <sub>SPICHS</sub> | SPI_CLK High Period <sup>1</sup> | $0.5 \times t_{SPICLKEXT} - 1$ | | ns | | t <sub>SPICLS</sub> | SPI_CLK Low Period <sup>1</sup> | $0.5 \times t_{SPICLKEXT} - 1$ | | ns | | t <sub>SPICLK</sub> | SPI_CLK Period <sup>1</sup> | t <sub>SPICLKEXT</sub> – 1 | | ns | | t <sub>HDS</sub> | Last SPI_CLK Edge to SPI_SS Not Asserted | 5 | | ns | | t <sub>SPITDS</sub> | Sequential Transfer Delay | t <sub>SPICLK</sub> – 1 | | ns | | t <sub>SDSCI</sub> | SPI_SS Assertion to First SPI_CLK Edge | 10.5 | | ns | | t <sub>SSPID</sub> | Data Input Valid to SPI_CLK Edge (Data Input Setup) | 2 | | ns | | t <sub>HSPID</sub> | SPI_CLK Sampling Edge to Data Input Invalid | 2 | | ns | | Switching | g Characteristics | | | | | t <sub>DSOE</sub> | SPI_SS Assertion to Data Out Active | 0 | 14 | ns | | t <sub>DSDHI</sub> | SPI_SS Deassertion to Data High Impedance | 0 | 12.5 | ns | | t <sub>DDSPID</sub> | SPI_CLK Edge to Data Out Valid (Data Out Delay) | | 14 | ns | | t <sub>HDSPID</sub> | SPI_CLK Edge to Data Out Invalid (Data Out Hold) | 0 | | ns | <sup>&</sup>lt;sup>1</sup>This specification indicates the minimum instantaneous width or period that can be tolerated due to duty cycle variation or jitter on the external SPI\_CLK. For the external SPI\_CLK ideal maximum frequency see the t<sub>SPICLKEXT</sub> specification in Table 23. Figure 49. SPI Port—Slave Timing ### SPI Port—SPI\_RDY Slave Timing Table 44. SPI Port—SPI\_RDY Slave Timing | All specifications are based on simulation data and are subject to change without notice. | | | | | | |-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|---------------------|--------------------------|------|--| | Parameter | | Min | Max | Unit | | | Switching Ch | aracteristics | | | | | | t <sub>DSPISCKRDYSR</sub> | SPI_RDY Deassertion from Last Input SPI_CLK Edge in Slave Mode Receive | $3 \times t_{SCLK}$ | $4 \times t_{SCLK} + 10$ | ns | | | t <sub>DSPISCKRDYST</sub> | SPI_RDY Deassertion from Last Input SPI_CLK Edge in Slave Mode Transmit | $4 \times t_{SCLK}$ | $5 \times t_{SCLK} + 10$ | ns | | Figure 50. SPI\_RDY Deassertion from Valid Input SPI\_CLK Edge in Slave Mode Receive (FCCH = 0) Figure 51. SPI\_RDY Deassertion from Valid Input SPI\_CLK Edge in Slave Mode Transmit (FCCH = 1) ### SPI Port—Open Drain Mode (ODM) Timing In Figure 52 and Figure 53, the outputs can be SPI\_MOSI SPI\_MISO, SPI\_D2, and/or SPI\_D3 depending on the mode of operation. Table 45. SPI Port ODM Master Mode | All specifications are based on simulation data and are subject to change without notice. | | | | | | | |-------------------------------------------------------------------------------------------|----------------------------------------------------|------|---|----|--|--| | Parameter Min Max | | Unit | | | | | | Switching Ch | aracteristics | | | | | | | t <sub>HDSPIODMM</sub> | SPI_CLK Edge to High Impedance from Data Out Valid | -3 | | ns | | | | t <sub>DDSPIODMM</sub> | SPI_CLK Edge to Data Out Valid from High Impedance | | 6 | ns | | | Table 46. SPI Port—ODM Slave Mode | All specifications are based on simulation data and are subject to change without notice. | | | | | | | |-------------------------------------------------------------------------------------------|----------------------------------------------------|---|----|------|--|--| | Parameter Min Max U | | | | Unit | | | | Timing Requ | irements | | | | | | | t <sub>HDSPIODMS</sub> | SPI_CLK Edge to High Impedance from Data Out Valid | 0 | | ns | | | | t <sub>DDSPIODMS</sub> | SPI_CLK Edge to Data Out Valid from High Impedance | | 11 | ns | | | Figure 52. ODM Master Mode Figure 53. ODM Slave Mode ### SPI Port—SPI\_RDY Master Timing SPI\_RDY is used to provide flow control. CPOL and CPHA are configuration bits in the SPIx\_CTL register, while LEADX, LAGX, and STOP are configuration bits in the SPIx\_DLY register. Table 47. SPI Port—SPI\_RDY Master Timing | All speci | fications are based on simulation data and are subject to ch | ange without notice. | | | |------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------|------| | Paramet | er | Min | Max | Unit | | Timing Re | equirements | | | | | t <sub>SRDYSCKM0</sub> | Minimum Setup Time for SPI_RDY De-assertion in Master Mode Before Last Valid SPI_CLK Edge of Valid Data Transfer to Block Subsequent Transfer with CPHA = 0 | $(2 + 2 \times BAUD^1) \times t_{SCLK} + 10$ | 0 | ns | | t <sub>SRDYSCKM1</sub> | Minimum Setup Time for SPI_RDY De-assertion in Master<br>Mode Before Last Valid SPI_CLK Edge of Valid Data Transfer to<br>Block Subsequent Transfer with CPHA = 1 | $(2 + 2 \times BAUD^1) \times t_{SCLK} + 10$ | 0 | ns | | Switching | Characteristics | | | | | t <sub>SRDYSCKM</sub> | Time Between Assertion of SPI_RDY by Slave and First Edge of SPI_CLK for New SPI Transfer with CPHA/CPOL = 0 and BAUD = 0 (STOP, LEAD, LAG = 0) | $4.5 \times t_{SCLK}$ | $5.5 \times t_{SCLK} + 10$ | ns | | | Time Between Assertion of SPI_RDY by Slave and First Edge of SPI_CLK for New SPI Transfer with CPHA/CPOL = 1 and BAUD = 0 (STOP, LEAD, LAG = 0) | $4 \times t_{SCLK}$ | $5 \times t_{SCLK} + 10$ | ns | | | Time Between Assertion of SPI_RDY by Slave and First Edge of SPI_CLK for New SPI Transfer with CPHA/CPOL = 0 and $BAUD \ge 1$ (STOP, LEAD, LAG = 0) | $(1 + 1.5 \times BAUD^1) \times t_{SCLK}$ | $(2+2.5 \times BAUD^1) \times t_{SCLK} + 10$ | ns | | | Time Between Assertion of SPI_RDY by Slave and First Edge of SPI_CLK for New SPI Transfer with CPHA/CPOL = 1 and $BAUD \ge 1$ (STOP, LEAD, LAG = 0) | $(1 + 1 \times BAUD^1) \times t_{SCLK}$ | $(2 + 2 \times BAUD^1) \times t_{SCLK} + 10$ | ns | $<sup>^1\,\</sup>mathrm{BAUD}$ value set using the SPI\_CLK.BAUD bits. BAUD value = SPI\_CLK.BAUD bits + 1. Figure 54. SPI\_RDY Setup Before SPI\_CLK with CPHA = 0 Figure 55. SPI\_RDY Setup Before SPI\_CLK with CPHA = 1 Figure 56. SPI\_CLK Switching Diagram after SPI\_RDY Assertion, CPHA = x #### **General-Purpose I/O Port Timing** Table 48 and Figure 57 describe I/O timing, related to the general-purpose ports (PORT). ### **Table 48. General-Purpose Port Timing** | All specifications are based on simulation data and are subject to change without notice. | | | | | |-------------------------------------------------------------------------------------------|------------------------------------------------|---------------------|-----|------| | Parame | ter | Min | Max | Unit | | Timing R | Requirement | | | | | $t_{WFI}$ | General-Purpose I/O Port Pin Input Pulse Width | $2 \times t_{SCLK}$ | | ns | Figure 57. General-Purpose Port Timing ### **GPIO Timer Cycle Timing** Table 49, Table 50, and Figure 58 describe timer expired operations related to the general-purpose timer (TIMER). The input signal is asynchronous in Width Capture Mode and External Clock Mode and has an absolute maximum input frequency of $f_{SCLK}/4$ MHz. The Width Value value is the timer period assigned in the TMx\_TMRn\_WIDTH register and can range from 1 to $2^{32}$ – 1. When externally generated, the TMx\_CLK clock is called $f_{TMRCLKEXT}$ : $$t_{TMRCLKEXT} = \frac{1}{f_{TMRCLKEXT}}$$ Table 49. Timer Cycle Timing (Internal Mode) | All specifications are based on simulation data and are subject to change without notice. | | | | | | | |-------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------|-------------------------------|------|--|--| | Paramet | ter | Min | Max | Unit | | | | Timing Re | equirements | | | | | | | $t_WL$ | Timer Pulse Width Input Low (Measured In SCLK Cycles) <sup>1</sup> | $2 \times t_{SCLK}$ | | ns | | | | $t_{WH}$ | Timer Pulse Width Input High (Measured In SCLK Cycles) <sup>1</sup> | $2 \times t_{SCLK}$ | | ns | | | | Switching | g Characteristic | | | | | | | $t_{\text{HTO}}$ | Timer Pulse Width Output (Measured In SCLK Cycles) <sup>2</sup> | $t_{SCLK} \times WIDTH - 1.5$ | $t_{SCLK} \times WIDTH + 1.5$ | ns | | | <sup>&</sup>lt;sup>1</sup> The minimum pulse width applies for timer signals in width capture and external clock modes. $<sup>^2</sup>$ WIDTH refers to the value in the TMRx\_WIDTH register (it can vary from 1 to $2^{32} - 1$ ). **Table 50. Timer Cycle Timing (External Mode)** | All specifi | ications are based on simulation data and are subject to chang | e without notice. | | | |-----------------------|------------------------------------------------------------------------|----------------------------------|------------------------------------|------| | Parameter | | Min Max | | Unit | | Timing Red | quirements | | | | | $t_WL$ | Timer Pulse Width Input Low (Measured In EXT_CLK Cycles) <sup>1</sup> | $2 \times t_{EXT\_CLK}$ | | ns | | $t_WH$ | Timer Pulse Width Input High (Measured In EXT_CLK Cycles) <sup>1</sup> | $2 \times t_{EXT\_CLK}$ | | ns | | $t_{\text{EXT\_CLK}}$ | Timer External Clock Period <sup>2</sup> | t <sub>TMRCLKEXT</sub> | | ns | | Switching | Characteristic | | | | | $t_{\text{HTO}}$ | Timer Pulse Width Output (Measured In EXT_CLK Cycles) <sup>3</sup> | $t_{EXT,CLK} \times WIDTH - 1.5$ | $t_{EXT}$ CLK $\times$ WIDTH + 1.5 | ns | $<sup>^{1}\</sup>mathrm{The}$ minimum pulse width applies for timer signals in width capture and external clock modes. <sup>&</sup>lt;sup>3</sup> WIDTH refers to the value in the TMRx\_WIDTH register (it can vary from 1 to 2<sup>32</sup> – 1). Figure 58. Timer Cycle Timing <sup>&</sup>lt;sup>2</sup> This specification indicates the minimum instantaneous width or period that can be tolerated due to duty cycle variation or jitter on the external TMR\_CLK. For the external TMR\_CLK maximum frequency see the f<sub>TMRCLKEXT</sub> specification in Table 23. ### Logic Block Array (LBA) The LBA contains a number of logic blocks which are programmed to perform a variety of logical or arithmetic functions. Table 51. Logic Block Array Timing | All specifications are based on simulation data and are subject to change without notice. | | | | | |-------------------------------------------------------------------------------------------|-------------------------------------|---------------------------------------------|-----|------| | Parameter | | Min | Max | Unit | | Timing Requirement | | | | | | t <sub>WLBAI</sub><br>(t Width LBA In) | LBA Input Pulse Width | TBD (will be at least $2 \times t_{SCLK}$ ) | | ns | | Switching Characteristic | | | | | | t <sub>DLBAR</sub><br>(t Delay LBA Registered Mode) | Output Delay After Input Transition | TBD | TBD | ns | Figure 59. LBA Register Output Mode ### **Up/Down Counter/Rotary Encoder Timing** Table 52 and Figure 60 describe timing, related to the general-purpose counter (CNT). ### Table 52. Up/Down Counter/Rotary Encoder Timing | All specifications are based on simulation data and are subject to change without notice. | | | | | |-------------------------------------------------------------------------------------------|--------------------------------------------------|---------------------|-----|------| | Parameter | | Min | Max | Unit | | Timing Requirement | | | | | | t <sub>WCOUNT</sub> | Up/Down Counter/Rotary Encoder Input Pulse Width | $2 \times t_{SCLK}$ | | ns | Figure 60. Up/Down Counter/Rotary Encoder Timing ### **Pulse Width Modulator (PWM) Timing** Table 53 and Figure 61 describe timing, related to the PWM. Table 53. PWM Timing | All specifications are based on simulation data and are subject to change without notice. | | | | | | |-------------------------------------------------------------------------------------------|-----------------------------------------------------|---------------------------|--------------------------|------|--| | Paramet | ter | Min | Max | Unit | | | Timing R | equirement | | | | | | $t_{ES}$ | External Sync Pulse Width | $2 \times t_{SCLK}$ | | ns | | | Switching | g Characteristics | | | | | | $t_{\text{DODIS}}$ | Output Inactive (Off) After Trip Input <sup>1</sup> | | 17 | ns | | | $t_{DOE}$ | Output Delay After External Sync <sup>1, 2</sup> | $2 \times t_{SCLK} + 5.5$ | $5 \times t_{SCLK} + 14$ | ns | | <sup>&</sup>lt;sup>1</sup> PWM outputs are PWMx\_AH, PWMx\_AL, PWMx\_BH, PWMx\_BL, PWMx\_CH, PWMx\_DH, PWMx\_DL, and PWMx\_CL. <sup>&</sup>lt;sup>2</sup> When the external sync signal is synchronous to the peripheral clock, it takes fewer clock cycles for the output to appear compared to when the external sync signal is asynchronous to the peripheral clock. Figure 61. PWM Timing ### PWM— Heightened Precision (HP) Mode Timing Table 54 through Table 56 and Figure 62 through Figure 66 describe heightened precision (HP) PWM operations. Table 54. PWM-HP Mode, Output Pulse | All specifications are based on simulation data and are subject to change without notice. | | | | | |-------------------------------------------------------------------------------------------|-------------------------------------------|-----|-----|----| | Paramete | Parameter Min Max Unit | | | | | Switching | Characteristic | | | | | $t_{HPWMW}$ | HP PWM Output Pulse Width <sup>1, 2</sup> | TBD | TBD | ns | <sup>&</sup>lt;sup>1</sup>N is the DUTY bit field (coarse duty) from the duty register. m is the ENHDIV (Enhanced Precision Divider bits) value from the HP duty register. <sup>&</sup>lt;sup>2</sup> Applies to individual PWM channel with 50% duty cycle. Other PWM channels within the same unit are toggling at the same time. No other GPIO pins toggle. Figure 62. PWM HP Mode Timing, Output Pulse Table 55. PWM—HP Mode, Output Pulse Width Accuracy | All specifications are based on simulation data and are subject to change without notice. | | | | | | | |-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--------|-----|------|------|--| | Parameter | Conditions | Min | Тур | Max | Unit | | | HPPWM Pulse Width Accuracy | | | | | | | | Resolution <sup>1</sup> | Maximum allowed heightened precision divider bits for fractional duty cycles within system clock period | | | 4 | Bits | | | Differential Non-Linearity (DNL) <sup>2</sup> | Guaranteed monotonic | - 0.99 | | 0.99 | LSB | | | Integral Non-Linearity (INL) <sup>3</sup> | | TBD | | TBD | LSB | | | RMS Jitter | RMS jitter of any given pulse width code step | | TBD | | ps | | $<sup>^1\</sup>mathrm{See}$ Figure 63 for an example of 4-bit resolution of fractional duty cycle edge placement. $$DNL(n) = \frac{PW(n) - PW(n-1)}{IdealLSBStepWidth} - 1$$ $$INL(n) = \left| \frac{PW(n) - PW(0)}{IdealLSBPulseWidth} - n \right|$$ Figure 63. Fractional Duty Cycle Edge Placement (4-Bit Resolution) $<sup>^2</sup>$ DNL definition. See Figure 64 for an example of DNL calculation. For each heightened precision duty register value n: $<sup>^3</sup>$ INL definition. See Figure 65 for an example of INL calculation. For each heightened precision duty register value n: Figure 64. HPPWM Pulse Width Accuracy: DNL Calculation Figure 65. HPPWM Pulse Width Accuracy: INL Calculation Table 56. PWM—HP Mode, Output Skew | All specifications are based on simulation data and are subject to change without notice. | | | | |-------------------------------------------------------------------------------------------|-----|-----|------| | Parameter | Min | Max | Unit | | Switching Characteristic | | | | | t <sub>HPWMS</sub> HP-PWM Output Skew <sup>1</sup> | | TBD | ns | $<sup>^{1}</sup>$ Output edge difference between any two PWM channels (AH, AL, BH, BL, CH, CL, DH, and DL) in the same PWM unit (a unit is PWMx where x = 0, 1, 2), with the same HP edge placement. Figure 66. PWM HP Mode Timing, Output Skew ## ADSP-CM411F/412F/413F/416F/417F/418F/419F ### Universal Asynchronous Receiver-Transmitter (UART) Ports—Receive and Transmit Timing The UART ports receive and transmit operations are described in the ADSP-CM41x Mixed-Signal Control Processor with ARM Cortex-M4/ARM Cortex-M0 and 16-bit ADCs Hardware Reference. ### Controller Area Network (CAN) Interface The CAN interface timing is described in the ADSP-CM41x Mixed-Signal Control Processor with ARM Cortex-M4/ARM Cortex-M0 and 16-bit ADCs Hardware Reference ### Sinus Cardinalis (SINC) Filter Timing The programmed SINC filter clock ( $f_{SINCLKPROG}$ ) frequency in MHz is set by the following equation where MDIV is a field in the CLK control register that can be set from 4 to 63: $$f_{SINCLKPROG} = \frac{f_{SCLK}}{MDIV}$$ $$t_{SINCLKPROG} = \frac{1}{f_{SINCLKPROG}}$$ Table 57. SINC Timing | All specifica | tions are based on simulation data and are subject to c | hange without notice. | | | |----------------------|---------------------------------------------------------|---------------------------------------------------------|-----|------| | Parameter | | Min | Max | Unit | | Timing Requi | rements | | | | | t <sub>SSINC</sub> | SINCO_Dx Setup Before SINCO_CLKx Rise | 10 | | ns | | t <sub>HSINC</sub> | SINC0_Dx Hold After SINC0_CLKx Rise | 0 | | ns | | Switching Ch | aracteristics | | | | | t <sub>SINCLK</sub> | SINC0_CLKx Period <sup>1</sup> | t <sub>SINCLKPROG</sub> – 2.5 | | ns | | t <sub>SINCLKW</sub> | SINC0_CLKx Width <sup>1</sup> | $t_{SINCLKPROG} - 2.5$<br>$0.5 \times t_{SINCLKPROG} -$ | 2.5 | ns | $<sup>^{1}</sup>$ See Table 23 for details on the minimum period that may be programmed for $t_{\text{SINCLKPROG}}$ . Figure 67. SINC Filter Timing ### **Trace Timing** ### **Table 58. Trace Timing** | All specifications are based on simulation data and are subject to change without notice. | | | | | | |-------------------------------------------------------------------------------------------|----------------------------|---------------------------|---------------------------|------|--| | Parameter | | Min | Max | Unit | | | Switching Chara | acteristics | | | | | | t <sub>DDTRACE</sub> | Data Delay After TRACE_CLK | | $0.5 \times t_{SCLK} + 2$ | ns | | | t <sub>HDTRACE</sub> | Data Hold After TRACE_CLK | $0.5 \times t_{SCLK} - 2$ | | ns | | Figure 68. Trace Timing ### Serial Wire Debug (SWD) Timing Table 59 and Figure 69 describe the serial wire debug (SWD) operations. Table 59. SWD Timing | All specifications are based on simulation data and are subject to change without notice. | | | | | |-------------------------------------------------------------------------------------------|-------------------------------|-----|------|------| | Parameter | | Min | Max | Unit | | Timing Require | ments | | | | | t <sub>SWCLK</sub> | SWCLK Period | 20 | | ns | | t <sub>SSWDIO</sub> | SWDIO Setup Before SWCLK High | 6 | | ns | | $t_{\scriptsize{\mbox{HSWDIO}}}$ | SWDIO Hold After SWCLK High | 4 | | ns | | Switching Char | acteristics | | | | | t <sub>DSWDIO</sub> | SWDIO Delay After SWCLK High | | 12.5 | ns | | t <sub>HOSWDIO</sub> | SWDIO Hold After SWCLK High | 3.5 | | ns | Figure 69. SWD Timing ### **Debug Interface (JTAG Emulation Port) Timing** Table 60 and Figure 70 provide I/O timing, related to the debug interface (JTAG Emulator Port). **Table 60. JTAG Emulation Port Timing** | All specificati | ons are based on simulation data and are subject to change withou | ıt notice. | | | |--------------------|-------------------------------------------------------------------|------------|------|------------------| | Parameter | | Min | Max | Unit | | Timing Require | ments | | | | | $t_{TCK}$ | JTG_TCK Period | 20 | | ns | | t <sub>STAP</sub> | JTG_TDI, JTG_TMS Setup Before JTG_TCK High | 6 | | ns | | t <sub>HTAP</sub> | JTG_TDI, JTG_TMS Hold After JTG_TCK High | 4 | | ns | | t <sub>SSYS</sub> | System Inputs Setup Before JTG_TCK High <sup>1</sup> | 12 | | ns | | t <sub>HSYS</sub> | System Inputs Hold After JTG_TCK High <sup>1</sup> | 5 | | ns | | $t_{\text{TRSTW}}$ | JTG_TRST Pulse Width (Measured in JTG_TCK cycles) <sup>2</sup> | 4 | | t <sub>TCK</sub> | | Switching Chai | racteristics | | | | | $t_{DTDO}$ | JTG_TDO Delay From JTG_TCK Low | | 14.0 | ns | | t <sub>DSYS</sub> | System Outputs Delay After JTG_TCK Low <sup>3</sup> | | 14.0 | ns | $<sup>^1</sup> System \ inputs = PA\_xx, PB\_xx, PC\_xx, PD\_xx, PE\_xx, PF\_xx, SYS\_BMODEx, \overline{SYS\_HWRST}, \overline{SYS\_FAULT}, \overline{SYS\_NMI}, TW10\_SCL, TW10\_SDA.$ $<sup>^{3}</sup>$ System outputs = PA\_xx, PB\_xx, PC\_xx, PD\_xx, PE\_xx, PF\_xx, $\overline{\text{SMC0\_AMS0}}$ , $\overline{\text{SMC0\_ARE}}$ , $\overline{\text{SMC0\_AWE}}$ , SYS\_CLKOUT, $\overline{\text{SYS\_FAULT}}$ , $\overline{\text{SYS\_RESOUT}}$ . Figure 70. JTAG Port Timing <sup>&</sup>lt;sup>2</sup> 50 MHz maximum. ### **ADC Timing** Table 61 and Figure 71 describe ADC timing. Table 61. ADC Timing | All specifications are based on simulation data and are subject to change without notice. | | | | | |-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-----|------| | Parameter | • | Min | Max | Unit | | Timing Req | uirements | | | | | $t_{CSP}$ | Total Period of ADCC_xCS ADC Conversion Start for ADC0 | 500 | | ns | | | Total Period of ADCC_xCS ADC Conversion Start for ADC1 and ADC2 | 340 | | ns | | t <sub>CS_ACTIVE</sub> | Active Duration of ADCC_xCS ADC Conversion Start for ADC0 | 180 | | ns | | | Active Duration of ADCC_xCS ADC Conversion Start for ADC1 and ADC2 | 180 | | ns | | NCK | Number of ADCC_xCLK Clock Cycles Given in Each CS Active Pulse for ADC0 | 8 | 8 | | | | Number of ADCC_xCLK Clock Cycles Given in Each CS Active Pulse for ADC1 and ADC2 | 8 | 8 | | | $t_{CK}$ | Period of the ADCC_xCLK, ADC Clock for ADC0 | See Table 23, f <sub>ADCC0_ADC0_CLK_PROG</sub> | | | | | Period of the ADCC_xCLK, ADC Clock for ADC1 | See Table 23, f <sub>ADCC1_ADC1_CLK_PROG</sub> | | | | | Period of the ADCC_xCLK, ADC Clock for ADC2 | See Table 23, f <sub>ADCC1_ADC2_CLK_PROG</sub> | | | | t <sub>CSCK</sub> | Time-CS-to-CK-Setup Time Between the Assertion Edge of ADCC_xCS to the First Falling Edge of the ADCC_xCLK ADC Clock for ADC0 | 20 | | ns | | | Time-CS-to-CK-Setup Time Between the Assertion Edge of ADCC_xCS to the First Falling Edge of the ADCC_xCLK ADC Clock for ADC1 and ADC2 | 20 | | ns | | t <sub>CKCS</sub> | Time-CK-to-CS-Hold Time Between the End of the Last Full Cycle of the ADC Clock and the De-assertion Edge of the CS Signal for ADC0 | 0 | | ns | | | Time-CK-to-CS-Hold Time Between the End of the Last Full Cycle of the ADC Clock and the De-assertion Edge of the CS Signal for ADC1 and ADC2 | 0 | | ns | Figure 71. ADC Timing #### PROCESSOR TEST CONDITIONS All timing parameters appearing in this data sheet were measured under the conditions described in this section. Figure 72 shows the measurement point for ac measurements (except output enable/disable). The measurement point $V_{\text{MEAS}}$ is $V_{\text{DD\_EXT}}/2$ for $V_{\text{DD}}$ $_{\text{EXT}}$ (nominal) = 3.3 V. Figure 72. Voltage Reference Levels for AC Measurements (Except Output Enable/Disable) ### **Output Enable Time Measurement** Output pins are considered to be enabled when they have made a transition from a high impedance state to the point when they start driving. The output enable time, $t_{\rm ENA}$ , is the interval from the point when a reference signal reaches a high or low voltage level to the point when the output starts driving as shown on the right side of Figure 73. If multiple pins are enabled, the measurement value is that of the first pin to start driving. Figure 73. Output Enable/Disable #### **Output Disable Time Measurement** Output pins are considered to be disabled when they stop driving, go into a high impedance state, and start to decay from their output high or low voltage. The output disable time, $t_{DIS}$ , is the interval from when a reference signal reaches a high or low voltage level to the point when the output stops driving as shown on the left side of Figure 73. #### **OUTPUT DRIVE CURRENTS** Figure 74 and Figure 75 show typical current voltage characteristics for the output drivers of the processors. The curves represent the current drive capability of the output drivers as a function of output voltage. Figure 74. Driver Type A Current Figure 75. Driver Type B Current ## ADSP-CM411F/412F/413F/416F/417F/418F/419F #### **Capacitive Loading** Output delay, hold, enable, and disable times are based on standard capacitive loads of an average of 6 pF on all pins (see Figure 76 and Figure 77). $V_{LOAD}$ is equal to $(V_{DD\ EXT})/2$ . #### NOTES: THE WORST CASE TRANSMISSION LINE DELAY IS SHOWN AND CAN BE USED FOR THE OUTPUT TIMING ANALYSISTO REFELECT THE TRANSMISSION LINE EFFECT AND MUST BE CONSIDERED. THE TRANSMISSION LINE (TD), IS FOR LOAD ONLY AND DOES NOT AFFECT THE DATA SHEET TIMING SPECIFICATIONS. ANALOG DEVICES RECOMMENDS USING THE IBIS MODEL TIMING FOR A GIVEN SYSTEM REQUIREMENT. IF NECESSARY, A SYSTEM MAY INCORPORATE EXTERNAL DRIVERS TO COMPENSATE FOR ANY TIMING DIFFERENCES. Figure 76. Equivalent Device Loading for AC Measurements For All GPIO Pins (Includes All Fixtures) #### NOTES: THE WORST CASE TRANSMISSION LINE DELAY IS SHOWN AND CAN BE USED FOR THE OUTPUT TIMING ANALYSIS TO REFELECT THE TRANSMISSION LINE EFFECT AND MUST BE CONSIDERED. THE TRANSMISSION LINE (TD), IS FOR LOAD ONLY AND DOES NOT AFFECT THE DATA SHEET TIMING SPECIFICATIONS. ANALOG DEVICES RECOMMENDS USING THE IBIS MODEL TIMING FOR A GIVEN SYSTEM REQUIREMENT. IF NECESSARY, A SYSTEM MAY INCORPORATE EXTERNAL DRIVERS TO COMPENSATE FOR ANY TIMING DIFFERENCES. Figure 77. Equivalent Device Loading for AC Measurements For All Non GPIO Pins (Includes All Fixtures) The graph of Figure 78 shows how output rise and fall times vary with capacitance. The delay and hold specifications given should be derated by a factor derived from these figures. The graphs in these figures may not be linear outside the ranges shown. Figure 78. Driver Type A Typical Rise and Fall Times (10% to 90%) vs. Load Capacitance #### **ENVIRONMENTAL CONDITIONS** To determine the junction temperature on the application PCB, use the following equation: $$T_I = T_{CASE} + (\Psi_{IT} \times P_D)$$ where: $T_J$ = junction temperature (°C). $T_{CASE}$ = case temperature (°C) measured by customer at top center of package. $\Psi_{JT}$ = from Table 62 and Table 63. $P_D$ = power dissipation (see Total Power Dissipation (PD) for the method to calculate $P_D$ ). Values of $\theta_{JA}$ are provided for package comparison and PCB design considerations. $\theta_{JA}$ can be used for a first order approximation of $T_J$ by the following equation: $$T_I = T_A + (\theta_{IA} \times P_D)$$ where $T_A$ = ambient temperature (°C). Values of $\theta_{\text{IC}}$ are provided for package comparison and PCB design considerations when an external heat sink is required. In Table 62 and Table 63 airflow measurements comply with JEDEC standards JESD51-2 and JESD51-6. The junction to case measurement complies with MIL-STD-883 (Method 1012.1). All measurements use a 2S2P JEDEC test board. Table 62. Thermal Characteristics for 176-Lead LQFP\_EP | Parameter | Condition | Typical | Unit | |----------------------|-----------------------|---------|------| | $\theta_{JA}$ | 0 linear m/s air flow | 20.8 | °C/W | | $\theta_{JA}$ | 1 linear m/s air flow | 18.2 | °C/W | | $\theta_{JA}$ | 2 linear m/s air flow | 17.4 | °C/W | | $\theta_{\text{JC}}$ | | 13.3 | °C/W | | $\Psi_{ extsf{JT}}$ | 0 linear m/s air flow | 0.22 | °C/W | | $\Psi_{ extsf{JT}}$ | 1 linear m/s air flow | 0.32 | °C/W | | $\Psi_{\text{JT}}$ | 2 linear m/s air flow | 0.37 | °C/W | Table 63. Thermal Characteristics for 210-Ball CSP\_BGA | Parameter | Condition | Typical | Unit | |----------------------|-----------------------|---------|------| | $\theta_{JA}$ | 0 linear m/s air flow | 24.9 | °C/W | | $\theta_{JA}$ | 1 linear m/s air flow | 22.2 | °C/W | | $\theta_{JA}$ | 2 linear m/s air flow | 21.1 | °C/W | | $\theta_{\text{JC}}$ | | 11.2 | °C/W | | $\Psi_{ extsf{JT}}$ | 0 linear m/s air flow | 1.74 | °C/W | | $\Psi_{ extsf{JT}}$ | 1 linear m/s air flow | 1.68 | °C/W | | $\Psi_{ exttt{JT}}$ | 2 linear m/s air flow | 1.69 | °C/W | # ADSP-CM41xF 176-LEAD LQFP\_EP LEAD ASSIGNMENTS The ADSP-CM41xF 176-Lead LQFP\_EP Lead Assignments (Numerical by Lead Number) table lists the 176-lead LQFP\_EP package by lead number. The ADSP-CM41xF 176-Lead LQFP\_EP Lead Assignments (Alphabetical by Pin Name) table lists the 176-lead LQFP\_EP package by pin name. ### ADSP-CM41xF 176-LEAD LQFP\_EP LEAD ASSIGNMENTS (NUMERICAL BY LEAD NUMBER) | Lead No. | Pin Name | Lead No. | Pin Name | Lead No. | Pin Name | Lead No. | Pin Name | |----------|------------|----------|---------------|----------|--------------|----------|---------------| | 1 | PD_00 | 42 | TWI0_SCL | 83 | VDD_ANA0 | 124 | ADC_VIN_A1 | | 2 | PD_01 | 43 | TWI0_SDA | 84 | GND_ANA0 | 125 | ADC_VIN_A2 | | 3 | PB_00 | 44 | GND | 85 | BYP_A0 | 126 | ADC_VIN_A3 | | 4 | PB_01 | 45 | JTG_TDI | 86 | DAC0_VOUT | 127 | ADC_VIN_A4 | | 5 | PE_00 | 46 | JTG_TCK/SWCLK | 87 | GND_ANA5_DAC | 128 | ADC_VIN_A5 | | 6 | PE_01 | 47 | JTG_TDO/SWO | 88 | GND_ANA3 | 129 | ADC_VIN_A6 | | 7 | VDD_EXT | 48 | JTG_TMS/SWDIO | 89 | GND_ANA1 | 130 | ADC_VIN_A7 | | 8 | PB_02 | 49 | JTG_TRST | 90 | BYP_A1 | 131 | GND_ANA2 | | 9 | PB_03 | 50 | PE_08 | 91 | VDD_ANA1 | 132 | GND_ANA4_COMP | | 10 | PE_02 | 51 | PE_09 | 92 | GND_REFCAP0 | 133 | VDD_COMP | | 11 | PE_03 | 52 | PE_10 | 93 | REFCAP0 | 134 | COMP_OUT_A | | 12 | VDD_EXT | 53 | PE_11 | 94 | VREF0 | 135 | COMP_OUT_B | | 13 | PB_04 | 54 | PB_12 | 95 | GND_VREF0 | 136 | COMP_OUT_C | | 14 | PB_05 | 55 | PB_13 | 96 | ADC_VIN_D6 | 137 | VDD_EXT | | 15 | PE_04 | 56 | VDD_EXT | 97 | ADC_VIN_D5 | 138 | BYP_D0 | | 16 | PE_05 | 57 | PB_14 | 98 | ADC_VIN_D4 | 139 | VDD_EXT | | 17 | VDD_EXT | 58 | PB_15 | 99 | ADC_VIN_D3 | 140 | VDD_EXT | | 18 | PB_06 | 59 | PE_12 | 100 | ADC_VIN_D2 | 141 | SYS_NMI | | 19 | PB_07 | 60 | PE_13 | 101 | ADC_VIN_D1 | 142 | VDD_EXT | | 20 | PE_06 | 61 | PE_14 | 102 | ADC_VIN_D0 | 143 | VDD_EXT | | 21 | PE_07 | 62 | PE_15 | 103 | GND_REFCAP1 | 144 | PC_00 | | 22 | VDD_EXT | 63 | VDD_EXT | 104 | REFCAP1 | 145 | PC_01 | | 23 | SYS_RESOUT | 64 | VDD_INT | 105 | VREF1 | 146 | PC_02 | | 24 | SYS_FAULT | 65 | VDD_INT | 106 | GND_VREF1 | 147 | PC_03 | | 25 | SYS_HWRST | 66 | PA_00 | 107 | ADC_VIN_C7 | 148 | PF_00 | | 26 | VDD_INT | 67 | PA_01 | 108 | ADC_VIN_C6 | 149 | PF_01 | | 27 | VDD_INT | 68 | PA_02 | 109 | ADC_VIN_C5 | 150 | VDD_EXT | | 28 | PB_08 | 69 | PA_03 | 110 | ADC_VIN_C4 | 151 | PC_04 | | 29 | PB_09 | 70 | VDD_EXT | 111 | ADC_VIN_C3 | 152 | PC_05 | | 30 | PB_10 | 71 | PA_04 | 112 | ADC_VIN_C2 | 153 | PC_06 | | 31 | PB_11 | 72 | PA_05 | 113 | ADC_VIN_C1 | 154 | PC_07 | | 32 | VDD_INT | 73 | PA_06 | 114 | ADC_VIN_C0 | 155 | PF_02 | | 33 | VDD_INT | 74 | PA_07 | 115 | ADC_VIN_B0 | 156 | PF_03 | | 34 | VDD_EXT | 75 | VDD_EXT | 116 | ADC_VIN_B1 | 157 | VDD_INT | | 35 | VDD_EXT | 76 | PA_08 | 117 | ADC_VIN_B2 | 158 | VDD_INT | | 36 | SYS_CLKIN0 | 77 | PA_09 | 118 | ADC_VIN_B3 | 159 | VDD_EXT | | 37 | SYS_XTAL0 | 78 | PA_10 | 119 | ADC_VIN_B4 | 160 | PC_08 | | 38 | VDD_EXT | 79 | PA_11 | 120 | ADC_VIN_B5 | 161 | PC_09 | | 39 | VREG_BASE | 80 | PA_12 | 121 | ADC_VIN_B6 | 162 | PC_10 | | 40 | SYS_CLKIN1 | 81 | PA_13 | 122 | ADC_VIN_B7 | 163 | PC_11 | | 41 | SYS_XTAL1 | 82 | VDD_EXT | 123 | ADC_VIN_A0 | 164 | PF_04 | | Lead No. | Pin Name | |------------------|------------| | 165 | PF_05 | | 166 | VDD_EXT | | 167 | PC_12 | | 168 | PC_13 | | 169 | PC_14 | | 170 | PC_15 | | 171 | PF_06 | | 172 | PF_07 | | 173 | VDD_EXT | | 174 | PF_08 | | 175 | SYS_CLKOUT | | 176 | SYS_BMODE0 | | 177 <sup>1</sup> | GND | <sup>&</sup>lt;sup>1</sup> Pin no. 177 is the GND supply (see Figure 80) for the processor; this pad must connect to GND. # Preliminary Technical Data ADSP-CM411F/412F/413F/416F/417F/418F/419F ### ADSP-CM41xF 176-LEAD LQFP\_EP LEAD ASSIGNMENTS (ALPHABETICAL BY PIN NAME) | Pin Name | Lead No. | Pin Name | Lead No. | Pin Name | Lead No. | Pin Name | Lead No. | |---------------|------------------|----------------|----------|------------|-----------|--------------------------------------------------|------------| | ADC_VIN_A0 | 123 | GND_REFCAP0 | 92 | PC_07 | 154 | SYS_XTAL0 | 37 | | ADC_VIN_A1 | 124 | GND_REFCAP1 | 103 | PC_08 | 160 | SYS_XTAL1 | 41 | | ADC_VIN_A2 | 125 | GND_VREF0 | 95 | PC_09 | 161 | TWI0_SCL | 42 | | ADC_VIN_A3 | 126 | GND_VREF1 | 106 | PC_10 | 162 | TWI0_SDA | 43 | | ADC_VIN_A4 | 127 | JTG_TCK/SWCLK | 46 | PC_11 | 163 | VDD_ANA0 | 83 | | ADC_VIN_A5 | 128 | JTG_TDI | 45 | PC_12 | 167 | VDD_ANA1 | 91 | | ADC_VIN_A6 | 129 | JTG_TDO/SWO | 47 | PC_13 | 168 | VDD_COMP | 133 | | ADC_VIN_A7 | 130 | JTG_TMS/SWDIO | 48 | PC_14 | 169 | VDD_EXT | 7 | | ADC_VIN_B0 | 115 | JTG_TRST | 49 | PC_15 | 170 | VDD_EXT | 12 | | ADC_VIN_B1 | 116 | PA_00 | 66 | PD_00 | 1 | VDD_EXT | 17 | | ADC_VIN_B2 | 117 | PA_01 | 67 | PD_01 | 2 | VDD_EXT | 22 | | ADC_VIN_B3 | 118 | PA_02 | 68 | PE_00 | 5 | VDD_EXT | 34 | | ADC_VIN_B4 | 119 | PA_03 | 69 | PE_01 | 6 | VDD_EXT | 35 | | ADC_VIN_B5 | 120 | PA_04 | 71 | PE_02 | 10 | VDD_EXT | 38 | | ADC_VIN_B6 | 121 | PA_05 | 72 | PE_03 | 11 | VDD_EXT | 56 | | ADC_VIN_B7 | 122 | PA_06 | 73 | PE_04 | 15 | VDD_EXT | 63 | | ADC_VIN_C0 | 114 | PA_07 | 74 | PE_05 | 16 | VDD_EXT | 70 | | ADC_VIN_C1 | 113 | PA_08 | 76 | PE_06 | 20 | VDD_EXT | 75 | | ADC_VIN_C2 | 112 | PA_09 | 77 | PE_07 | 21 | VDD_EXT | 82 | | ADC_VIN_C3 | 111 | PA_10 | 78 | PE_08 | 50 | VDD_EXT | 137 | | ADC_VIN_C4 | 110 | PA_11 | 79 | PE_09 | 51 | VDD_EXT | 139 | | ADC_VIN_C5 | 109 | PA_12 | 80 | PE_10 | 52 | VDD_EXT | 140 | | ADC_VIN_C6 | 108 | PA_13 | 81 | PE_11 | 53 | VDD_EXT | 142 | | ADC_VIN_C7 | 107 | PB_00 | 3 | PE_12 | 59 | VDD_EXT | 143 | | ADC_VIN_D0 | 102 | PB_01 | 4 | PE_13 | 60 | VDD_EXT | 150 | | ADC_VIN_D1 | 101 | PB_02 | 8 | PE_14 | 61 | VDD_EXT | 159 | | ADC_VIN_D2 | 100 | PB_03 | 9 | PE_15 | 62 | VDD_EXT | 166 | | ADC_VIN_D3 | 99 | PB_04 | 13 | PF_00 | 148 | VDD_EXT | 173 | | ADC_VIN_D4 | 98 | PB_05 | 14 | PF_01 | 149 | VDD_INT | 26 | | ADC_VIN_D5 | 97 | PB_06 | 18 | PF_02 | 155 | VDD_INT | 27 | | ADC_VIN_D6 | 96 | PB_07 | 19 | PF_03 | 156 | VDD_INT | 32 | | BYP_A0 | 85 | PB_08 | 28 | PF_04 | 164 | VDD_INT | 33 | | BYP_A1 | 90 | PB_09 | 29 | PF_05 | 165 | VDD_INT | 64 | | BYP_D0 | 138 | PB_10 | 30 | PF_06 | 171 | VDD_INT | 65 | | COMP_OUT_A | 134 | PB_11 | 31 | PF_07 | 172 | VDD_INT | 157 | | COMP_OUT_B | 135 | PB_12 | 54 | PF_08 | 174 | VDD_INT | 158 | | COMP_OUT_C | 136 | PB_13 | 55 | REFCAP0 | 93 | VREF0 | 94 | | DAC0_VOUT | 86 | PB_14 | 57 | REFCAP1 | 104 | VREF1 | 105 | | GND | 44 | PB_15 | 58 | SYS_BMODE0 | 176 | VREG_BASE | 39 | | GND | 177 <sup>1</sup> | PC_00 | 144 | SYS_CLKIN0 | 36 | | <b>J</b> , | | GND_ANA0 | 84 | PC_01 | 145 | SYS_CLKIN1 | 40 | | | | GND_ANA1 | 89 | PC_02 | 146 | SYS_CLKOUT | 175 | | | | GND_ANA1 | 131 | PC_02<br>PC_03 | 140 | SYS_FAULT | 24 | | | | GND_ANA3 | 88 | PC_03<br>PC_04 | 151 | SYS_HWRST | 25 | | | | GND_ANA4_COMP | oo<br>132 | PC_04<br>PC_05 | 151 | SYS_NMI | 25<br>141 | ln==: 1 = | | | | | PC_03<br>PC_06 | | SYS_RESOUT | 23 | Pin no. 177 is the GNI<br>Figure 80) for the pro | | | GND_ANA5_DAC | 87 | F C_00 | 153 | 212_VE2OO1 | ۷۵ | must connect to GNE | | Figure 79 shows the top view of the 176-lead LQFP\_EP lead configuration and Figure 80 shows the bottom view of the 176-lead LQFP\_EP lead configuration. Figure 79. 176-Lead LQFP\_EP Lead Configuration (Top View) Figure 80. 176-Lead LQFP\_EP Lead Configuration (Bottom View) # ADSP-CM41xF 210-BALL CSP\_BGA BALL ASSIGNMENTS The ADSP-CM41xF 210-Ball CSP\_BGA Ball Assignments (Numerical by Ball Number) table lists the 210-ball CSP\_BGA package by ball number. The ADSP-CM41xF 210-Ball CSP\_BGA Ball Assignments (Alphabetical by Pin Name) table lists the 210-ball CSP\_BGA package by pin name. ### ADSP-CM41xF 210-BALL CSP\_BGA BALL ASSIGNMENTS (NUMERICAL BY BALL NUMBER) | Ball No. | Pin Name | Ball No. | Pin Name | Ball No. | Pin Name | Ball No. | Pin Name | |----------|------------|----------|------------|----------|------------|----------|---------------| | A01 | GND | C06 | PC_12 | G18 | ADC_VIN_B5 | L12 | GND_ANA | | A02 | SYS_BMODE0 | C07 | PC_11 | H01 | PB_07 | L16 | REFCAP1 | | A03 | SYS_CLKOUT | C08 | PC_09 | H02 | PB_06 | L17 | ADC_VIN_C0 | | A04 | PF_06 | C09 | PC_07 | H03 | VDD_EXT | L18 | ADC_VIN_C2 | | A05 | PC_14 | C10 | PC_05 | H07 | GND | M01 | PB_10 | | A06 | PF_04 | C11 | PC_02 | H08 | GND | M02 | PB_11 | | A07 | PC_08 | C12 | VDD_EXT | H09 | GND | M03 | VDD_EXT | | A08 | PF_03 | C13 | GND_ANA | H11 | GND_ANA | M16 | GND_REFCAP1 | | A09 | PC_04 | C14 | VDD_EXT | H12 | GND_ANA | M17 | ADC_VIN_C4 | | A10 | PF_00 | C15 | VDD_COMP | H16 | GND_VREF1 | M18 | ADC_VIN_C3 | | A11 | PC_00 | C16 | GND_ANA | H17 | ADC_VIN_B4 | N01 | SYS_CLKIN0 | | A12 | PC_01 | C17 | ADC_VIN_A7 | H18 | ADC_VIN_B3 | N02 | TWI0_SCL | | A13 | DNC | C18 | ADC_VIN_A4 | J01 | PE_06 | N03 | VREG_BASE | | A14 | GND_ANA | D01 | PB_02 | J02 | PE_07 | N16 | DNC | | A15 | COMP_OUT_C | D02 | PB_03 | J03 | VDD_INT | N17 | ADC_VIN_C5 | | A16 | COMP_OUT_B | D03 | PF_07 | J07 | GND | N18 | ADC_VIN_C6 | | A17 | DNC | D07 | VDD_INT | J08 | GND | P01 | SYS_XTAL0 | | A18 | GND_ANA | D08 | VDD_EXT | J09 | GND | P02 | TWI0_SDA | | B01 | PD_01 | D09 | VDD_EXT | J11 | GND_ANA | P03 | JTG_TCK/SWCLK | | B02 | GND | D10 | VDD_EXT | J12 | GND_ANA | P16 | VREF0 | | B03 | PF_08 | D11 | VDD_EXT | J16 | VREF1 | P17 | ADC_VIN_D2 | | B04 | PC_15 | D16 | BYP_A2 | J17 | ADC_VIN_B0 | P18 | ADC_VIN_C7 | | B05 | PC_13 | D17 | ADC_VIN_A6 | J18 | ADC_VIN_B2 | R01 | SYS_CLKIN1 | | B06 | PF_05 | D18 | ADC_VIN_A3 | K01 | SYS_FAULT | R02 | JTG_TDI | | B07 | PC_10 | E01 | PB_05 | K02 | SYS_HWRST | R03 | JTG_TRST | | B08 | PF_02 | E02 | PE_00 | K03 | VDD_INT | R07 | VDD_INT | | B09 | PC_06 | E03 | PD_00 | K07 | GND | R08 | VDD_EXT | | B10 | PF_01 | E16 | GND_VREF2 | K08 | GND | R09 | VDD_EXT | | B11 | PC_03 | E17 | ADC_VIN_A2 | K09 | GND | R10 | VDD_EXT | | B12 | SYS_NMI | E18 | ADC_VIN_A1 | K11 | GND_ANA | R11 | VDD_EXT | | B13 | DNC | F01 | PB_04 | K12 | GND_ANA | R16 | GND_VREF0 | | B14 | GND_ANA | F02 | PE_03 | K16 | DNC | R17 | ADC_VIN_D3 | | B15 | BYP_D0 | F03 | PE_01 | K17 | ADC_VIN_C1 | R18 | ADC_VIN_D0 | | B16 | COMP_OUT_A | F16 | VREF2 | K18 | ADC_VIN_B1 | T01 | SYS_XTAL1 | | B17 | GND_ANA | F17 | ADC_VIN_A0 | L01 | PB_08 | T02 | JTG_TMS/SWDIO | | B18 | ADC_VIN_A5 | F18 | ADC_VIN_B6 | L02 | PB_09 | T03 | GND | | C01 | PB_01 | G01 | PE_05 | L03 | SYS_RESOUT | T04 | GND | | C02 | PB_00 | G02 | PE_04 | L07 | GND | T05 | VDD_EXT | | C03 | GND | G03 | PE_02 | L08 | GND | T06 | PE_13 | | C04 | VDD_INT | G16 | DNC | L09 | GND | T07 | PA_00 | | C05 | VDD_EXT | G17 | ADC_VIN_B7 | L11 | GND_ANA | T08 | PA_01 | | Ball No. | Pin Name | |----------|-------------| | T09 | PA_05 | | T10 | PA_09 | | T11 | PA_13 | | T12 | DNC | | T13 | GND_ANA | | T14 | VDD_ANA0 | | T15 | VDD_ANA1 | | T16 | GND_ANA | | T17 | ADC_VIN_D4 | | T18 | ADC_VIN_D1 | | U01 | JTG_TDO/SWO | | U02 | GND | | U03 | PE_09 | | U04 | PE_11 | | U05 | PB_13 | | U06 | PE_12 | | U07 | PE_15 | | U08 | PA_03 | | U09 | PA_07 | | U10 | PA_06 | | U11 | PA_10 | | U12 | DNC | | U13 | GND_ANA | | U14 | REFCAP0 | | U15 | GND_REFCAP0 | | U16 | GND_ANA | | U17 | ADC_VIN_D6 | | U18 | ADC_VIN_D5 | | V01 | GND | | V02 | PE_08 | | V03 | PE_10 | | V04 | PB_12 | | V05 | PB_14 | | V06 | PB_15 | | V07 | PE_14 | | V08 | PA_02 | | V09 | PA_04 | | V10 | PA_08 | | V11 | PA_11 | | V12 | PA_12 | | V13 | GND_ANA | | V14 | BYP_A0 | | V15 | DAC0_VOUT | | V16 | BYP_A1 | | V17 | GND_ANA | | V18 | GND_ANA | # Preliminary Technical Data # ADSP-CM411F/412F/413F/416F/417F/418F/419F ### ADSP-CM41xF 210-BALL CSP\_BGA BALL ASSIGNMENTS (ALPHABETICAL BY PIN NAME) | Pin Name | Ball No. | Pin Name | Ball No. | Pin Name | Ball No. | Pin Name | Ball No. | |------------|----------|-------------|----------|---------------|----------|------------|----------| | ADC_VIN_A0 | F17 | DNC | U12 | JTG_TCK/SWCLK | P03 | PC_11 | C07 | | ADC_VIN_A1 | E18 | GND | A01 | JTG_TDI | R02 | PC_12 | C06 | | ADC_VIN_A2 | E17 | GND | B02 | JTG_TDO/SWO | U01 | PC_13 | B05 | | ADC_VIN_A3 | D18 | GND | C03 | JTG_TMS/SWDIO | T02 | PC_14 | A05 | | ADC_VIN_A4 | C18 | GND | H07 | JTG_TRST | R03 | PC_15 | B04 | | ADC_VIN_A5 | B18 | GND | H08 | PA_00 | T07 | PD_00 | E03 | | ADC_VIN_A6 | D17 | GND | H09 | PA_01 | T08 | PD_01 | B01 | | ADC_VIN_A7 | C17 | GND | J07 | PA_02 | V08 | PE_00 | E02 | | ADC_VIN_B0 | J17 | GND | J08 | PA_03 | U08 | PE_01 | F03 | | ADC_VIN_B1 | K18 | GND | J09 | PA_04 | V09 | PE_02 | G03 | | ADC_VIN_B2 | J18 | GND | K07 | PA_05 | T09 | PE_03 | F02 | | ADC_VIN_B3 | H18 | GND | K08 | PA_06 | U10 | PE_04 | G02 | | ADC_VIN_B4 | H17 | GND | K09 | PA_07 | U09 | PE_05 | G01 | | ADC_VIN_B5 | G18 | GND | L07 | PA_08 | V10 | PE_06 | J01 | | ADC_VIN_B6 | F18 | GND | L08 | PA_09 | T10 | PE_07 | J02 | | ADC_VIN_B7 | G17 | GND | L09 | PA_10 | U11 | PE_08 | V02 | | ADC_VIN_C0 | L17 | GND | T03 | PA_11 | V11 | PE_09 | U03 | | ADC_VIN_C1 | K17 | GND | T04 | PA_12 | V12 | PE_10 | V03 | | ADC_VIN_C2 | L18 | GND | U02 | PA_13 | T11 | PE_11 | U04 | | ADC_VIN_C3 | M18 | GND | V01 | PB_00 | C02 | PE_12 | U06 | | ADC_VIN_C4 | M17 | GND_ANA | A14 | PB_01 | C01 | PE_13 | T06 | | ADC_VIN_C5 | N17 | GND_ANA | A18 | PB_02 | D01 | PE_14 | V07 | | ADC_VIN_C6 | N18 | GND_ANA | B14 | PB_03 | D02 | PE_15 | U07 | | ADC_VIN_C7 | P18 | GND_ANA | B17 | PB_04 | F01 | PF_00 | A10 | | ADC_VIN_D0 | R18 | GND_ANA | C13 | PB_05 | E01 | PF_01 | B10 | | ADC_VIN_D1 | T18 | GND_ANA | C16 | PB_06 | H02 | PF_02 | B08 | | ADC_VIN_D2 | P17 | GND_ANA | H11 | PB_07 | H01 | PF_03 | A08 | | ADC_VIN_D3 | R17 | GND_ANA | H12 | PB_08 | L01 | PF_04 | A06 | | ADC_VIN_D4 | T17 | GND_ANA | J11 | PB_09 | L02 | PF_05 | B06 | | ADC_VIN_D5 | U18 | GND_ANA | J12 | PB_10 | M01 | PF_06 | A04 | | ADC_VIN_D6 | U17 | GND_ANA | K11 | PB_11 | M02 | PF_07 | D03 | | BYP_A0 | V14 | GND_ANA | K12 | PB_12 | V04 | PF_08 | B03 | | BYP_A1 | V16 | GND_ANA | L11 | PB_13 | U05 | REFCAP0 | U14 | | BYP_A2 | D16 | GND_ANA | L12 | PB_14 | V05 | REFCAP1 | L16 | | BYP_D0 | B15 | GND_ANA | T13 | PB_15 | V06 | SYS_BMODE0 | A02 | | COMP_OUT_A | B16 | GND_ANA | T16 | PC_00 | A11 | SYS_CLKIN0 | N01 | | COMP_OUT_B | A16 | GND_ANA | U13 | PC_01 | A12 | SYS_CLKIN1 | R01 | | COMP_OUT_C | A15 | GND_ANA | U16 | PC_02 | C11 | SYS_CLKOUT | A03 | | DAC0_VOUT | V15 | GND_ANA | V13 | PC_03 | B11 | SYS_FAULT | K01 | | DNC | A13 | GND_ANA | V17 | PC_04 | A09 | SYS_HWRST | K02 | | DNC | A17 | GND_ANA | V18 | PC_05 | C10 | SYS_NMI | B12 | | DNC | B13 | GND_REFCAP0 | U15 | PC_06 | B09 | SYS_RESOUT | L03 | | DNC | G16 | GND_REFCAP1 | M16 | PC_07 | C09 | SYS_XTAL0 | P01 | | DNC | K16 | GND_VREF0 | R16 | PC_08 | A07 | SYS_XTAL1 | T01 | | DNC | N16 | GND_VREF1 | H16 | PC_09 | C08 | TWI0_SCL | N02 | | DNC | T12 | GND_VREF2 | E16 | PC_10 | B07 | TWI0_SDA | P02 | | Pin Name | Ball No. | |-----------|----------| | VDD_ANA0 | T14 | | VDD_ANA1 | T15 | | VDD_COMP | C15 | | VDD_EXT | C05 | | VDD_EXT | C12 | | VDD_EXT | C14 | | VDD_EXT | D08 | | VDD_EXT | D09 | | VDD_EXT | D10 | | VDD_EXT | D11 | | VDD_EXT | H03 | | VDD_EXT | M03 | | VDD_EXT | R08 | | VDD_EXT | R09 | | VDD_EXT | R10 | | VDD_EXT | R11 | | VDD_EXT | T05 | | VDD_INT | C04 | | VDD_INT | D07 | | VDD_INT | J03 | | VDD_INT | K03 | | VDD_INT | R07 | | VREF0 | P16 | | VREF1 | J16 | | VREF2 | F16 | | VREG_BASE | N03 | Figure 81 shows an overview of signal placement on the 210-ball CSP\_BGA package. Figure 81. 210-Ball CSP\_BGA Ball Configuration ### **OUTLINE DIMENSIONS** Dimensions in Figure 82 (for the 176-lead LQFP\_EP) and Figure 83 (for the 210-ball CSP\_BGA) are shown in millimeters. Figure 82. 176-Lead Low Profile Quad Flat Package, Exposed Pad [LQFP\_EP]<sup>1</sup> (SW-176-4) Dimensions shown in millimeters $<sup>^1</sup>$ For information relating to the SW-176-4 package's exposed pad, see the table endnote in ADSP-CM41xF 176-Lead LQFP\_EP Lead Assignments. #### COMPLIANT TO JEDEC STANDARDS MO-275-KKAB-2 Figure 83. 210-Ball Chip Scale Package Ball Grid Array [CSP\_BGA] (BC-210-1) Dimensions shown in millimeters # **Preliminary Technical Data** #### **PRE RELEASE PRODUCTS** | Model | Processor Instruction Rate (Max) | Temperature Range <sup>1, 2, 3</sup> | Package Description | Package Option | |--------------------|----------------------------------|--------------------------------------|---------------------|----------------| | ADSP-CM417F-SWZENG | TBD MHz | N/A | 176-Lead LQFP_EP | SW-176-4 | | ADSP-CM419F-BCZENG | TBD MHz | N/A | 210-Ball CSP_BGA | BC-210-1 | <sup>&</sup>lt;sup>1</sup> Referenced temperature is ambient temperature. The ambient temperature is not a specification. See Operating Conditions for the junction temperature (TJ) specification which is the only temperature specification. $<sup>^{2}\,\</sup>mathrm{These}$ are pre production parts. See ENG-Grade agreement for details. <sup>&</sup>lt;sup>3</sup> N/A means not applicable.