

### **DUAL-OUTPUT LOW-DROPOUT LINEAR REGULATOR**

Check for Samples: TPS767D301-EP

#### **FEATURES**

- Controlled Baseline
  - One Assembly/Test Site, One Fabrication Site
- Extended Temperature Performance of –55°C to 125°C
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product-Change Notification
- Qualification Pedigree

Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified

performance and environmental limits.

- Dual Output Voltages for Split-Supply Applications
- Output Current Range of 0 mA to 1.0 A Per Regulator
- 3.3-V/Adjustable Output
- Fast Transient Response
- 3% Tolerance Over Load and Temperature
- Dropout Voltage Typically 350 mV at 1 A
- Ultra-Low 85-μA Typical Quiescent Current

- 1-µA Quiescent Current During Shutdown
- Dual Open-Drain Power-On Reset With 200-ms Delay for Each Regulator
- 28-Pin PowerPAD™ TSSOP Package
- Thermal Shutdown Protection for Each Regulator



NC - No internal connection

#### **DESCRIPTION/ORDERING INFORMATION**

The TPS767D301-EP dual-voltage regulator offers fast transient response, low dropout (LDO) voltages, and dual outputs in a compact package and incorporates stability with 10- $\mu$ F low-ESR output capacitors.

The TPS767D301-EP dual-voltage regulator is designed primarily for DSP applications. This device can <u>be used</u> in any mixed-output voltage application, with each regulator supporting up to 1 A. Dual active-low reset (RESET) signals allow resetting of core logic and I/O separately.

**Table 1. ORDERING INFORMATION** 

| T <sub>J</sub> | REGULATOR 1<br>V <sub>O</sub> | REGULATOR 2<br>V <sub>O</sub> | TSSOP (PWP)       |
|----------------|-------------------------------|-------------------------------|-------------------|
| –55°C to 125°C | Adjustable (1.5 V to 5.5 V)   | 3.3 V                         | TPS767D301MPWPREP |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### **DESCRIPTION/ORDERING INFORMATION (CONTINUED)**

#### **DROPOUT VOLTAGE** FREE-AIR TEMPERATURE LOAD TRANSIENT RESPONSE 100 10<sup>3</sup> ∆VO – Change in Output Voltage – mV $V_0 = 3.3 \text{ V}$ $C_L = 100 \mu F$ 50 $I_0 = 1 A$ T<sub>A</sub> = 25°C 10<sup>2</sup> 0 VDO - Dropout Voltage - mV -50 10<sup>1</sup> -100 Output Current - A $I_0 = 10 \text{ mA}$ 10<sup>0</sup> 1 0.5 10-1 0 $V_0 = 3.3 \text{ V}$ $I_0 = 0$ $C_O = 10 \mu F$ $10^{-2}$ \_60 \_40 \_20 0 20 40 60 80 100 120 140 40 80 100 120 140 160 180 200 T<sub>A</sub> - Free-Air Temperature - °C t - Time - μs

Because the PMOS device behaves as a low-value resistor, the dropout voltage is very low and is directly proportional to the output current. Additionally, since the PMOS pass element is a voltage-driven device, the quiescent current is very low and independent of output loading (typically 85  $\mu$ A over the full range of output current, 0 mA to 1 A). These two key specifications yield a significant improvement in operating life for battery-powered systems. This LDO device also features a sleep mode; applying a TTL high signal to enable (EN) shuts down the regulator, reducing the quiescent current to 1  $\mu$ A at  $T_{\perp} = 25^{\circ}$ C.

The RESET output of the TPS767D301-EP initiates a reset in microcomputer and microprocessor systems in the event of an undervoltage condition. An internal comparator in the TPS767D301-EP monitors the output voltage of the regulator to detect an undervoltage condition on the regulated output voltage.

The TPS767D301-EP is offered in an adjustable version (programmable over the range of 1.5 V to 5.5 V). Output voltage tolerance is specified as a maximum of 3% over line, load, and temperature ranges. The TPS767D301-EP is available in a 28-pin PWP (TSSOP) package. The device operates over a junction temperature range of –55°C to 125°C.



Figure 1. Typical Application Circuit (Fixed Versions) for Single Channel



# FUNCTIONAL BLOCK DIAGRAM Adjustable Version (for Each LDO)



# FUNCTIONAL BLOCK DIAGRAM Fixed-Voltage Version (for Each LDO)



External to the device



#### **TERMINAL FUNCTIONS**

| TI     | ERMINAL                             | 1/0 | DECORIDATION                                                                                       |
|--------|-------------------------------------|-----|----------------------------------------------------------------------------------------------------|
| NAME   | NO.                                 | I/O | DESCRIPTION                                                                                        |
| 1GND   | 3                                   |     | Regulator 1 ground                                                                                 |
| 1EN    | 4                                   | I   | Regulator 1 enable                                                                                 |
| 1IN    | 5, 6                                | 1   | Regulator 1 input supply voltage                                                                   |
| 2GND   | 9                                   |     | Regulator 2 ground                                                                                 |
| 2EN    | 10                                  | I   | Regulator 2 enable                                                                                 |
| 2IN    | 11, 12                              | 1   | Regulator 2 input supply voltage                                                                   |
| 2OUT   | 17, 18                              | 0   | Regulator 2 output voltage                                                                         |
| 2RESET | 22                                  | 0   | Regulator 2 reset                                                                                  |
| 1OUT   | 23, 24                              | 0   | Regulator 1 output voltage                                                                         |
| 1FB/NC | 25                                  | 1   | Regulator 1 output voltage feedback for adjustable version and no connect for fixed-output version |
| 1RESET | 28                                  | 0   | Regulator 1 reset                                                                                  |
| NC     | 1, 2, 7, 8, 13–16,<br>19–21, 26, 27 |     | No connection                                                                                      |

#### **TIMING DIAGRAM**



- A. V<sub>res</sub> is the minimum input voltage for a valid RESET. The symbol V<sub>res</sub> is not currently listed within EIA or JEDEC standards for semiconductor symbology.
- B.  $V_{IT}$  Trip voltage typically is 5% lower than the output voltage (95%  $V_O$ ).



#### **Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                              |              | MIN               | MAX                  | UNIT |  |  |
|------------------|----------------------------------------------|--------------|-------------------|----------------------|------|--|--|
| VI               | Input voltage range <sup>(2)</sup>           |              | -0.3              | 13.5                 | V    |  |  |
| VI               | Input voltage range                          | 1IN, 2IN, EN | -0.3              | V <sub>I</sub> + 0.3 | V    |  |  |
| V                | Output voltage                               | 1OUT, 2OUT   |                   | 7                    | V    |  |  |
| Vo               | Peak output current                          | RESET        |                   | 16.5                 |      |  |  |
|                  | Peak output current                          |              | Inter             | nally limited        |      |  |  |
| HBM              | ESD rating                                   |              |                   | 2                    | kV   |  |  |
|                  | Continuous total power dissipation           |              | See Dissipation F | Rating Table         |      |  |  |
| TJ               | Operating virtual junction temperature range |              | -55               | 150                  | °C   |  |  |
| T <sub>stg</sub> | Storage temperature range                    |              | -65               | 150                  | °C   |  |  |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **Table 2. DISSIPATION RATING TABLE**

| PACKAGE            | AIR FLOW<br>(CFM) | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|--------------------|-------------------|---------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|
| PWP <sup>(1)</sup> | 0                 | 3.58 W                                | 35.8 mW/°C                                     | 1.97 W                                | 1.43 W                                |
| PVVP               | 250               | 5.07 W                                | 50.7 mW/°C                                     | 2.79 W                                | 2.03 W                                |

This parameter is measured with the recommended copper heat-sink pattern on a four-layer PCB, 1-oz copper on 4-in x 4-in ground layer. For more information, refer to TI technical brief literature number SLMA002.

#### **Recommended Operating Conditions**

|         |                                            |            | MIN | MAX | UNIT |
|---------|--------------------------------------------|------------|-----|-----|------|
| $V_{I}$ | Input voltage <sup>(1)</sup>               | 1IN, 2IN   | 2.7 | 10  | V    |
| Io      | Output current for each LDO <sup>(2)</sup> |            | 0   | 1   | Α    |
| Vo      | Output voltage range                       | 10UT, 20UT | 1.5 | 5.5 | V    |
| TJ      | Operating virtual junction temperature     |            | -55 | 125 | °C   |

<sup>(1)</sup> To calculate the minimum input voltage for maximum output current, use the following equation:

Submit Documentation Feedback

All voltage values are with respect to network ground terminal.

 $V_{I(min)} = V_{O(max)} + V_{DO(max \, load)}$ Continuous output current and operating junction temperature are limited by internal protection circuitry, but it is not recommended that the device operate under conditions beyond those specified in this table for extended periods of time.



#### **Electrical Characteristics**

 $V_i = V_{O(nom)} + 1 \text{ V}, I_O = 1 \text{ mA}, \overline{EN} = 0, C_O = 10 \mu\text{F} \text{ (unless otherwise noted)}$ 

|                  |                                                                | PARAMETER                           |                                                    | TEST CO                                                                            | NDITIONS                                                 | MIN                | TYP  | MAX                  | UNIT    |
|------------------|----------------------------------------------------------------|-------------------------------------|----------------------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------|--------------------|------|----------------------|---------|
|                  |                                                                |                                     |                                                    | 451/21/2551/                                                                       | $T_J = 25^{\circ}C$                                      |                    | Vo   |                      |         |
| V                | Outout                                                         | /oltage <sup>(1)</sup>              | Adjustable                                         | 1.5 V $\leq$ V <sub>O</sub> $\leq$ 5.5 V,<br>10 $\mu$ A $<$ I <sub>O</sub> $<$ 1 A | $T_J = -55^{\circ}C$ to 125°C                            | 0.97V <sub>O</sub> |      | 1.02V <sub>O</sub>   | V       |
| Vo               | Output v                                                       | /oitage v                           |                                                    | 427/ -1/ -407/                                                                     | $T_J = 25^{\circ}C$                                      |                    | 3.3  | V                    |         |
|                  |                                                                |                                     | 3.3-V output                                       | 4.3 V < $V_I$ < 10 V,<br>10 $\mu$ A < $I_O$ < 1 A                                  | $T_J = -55^{\circ}C$ to 125°C                            | 3.201              |      | 3.366                |         |
|                  |                                                                | nt current (GND curre               | nt)                                                | 10 μA < I <sub>O</sub> < 1 A, T <sub>J</sub> :                                     | = 25°C                                                   |                    | 85   |                      | μА      |
|                  | for each LDO <sup>(1)</sup>                                    |                                     |                                                    | $I_{O} = 1 \text{ A}, T_{J} = -55^{\circ}\text{C}$                                 |                                                          |                    | 125  | μА                   |         |
| $\Delta V_O/V_O$ | Output voltage line regulation for each LDO <sup>(1)</sup> (2) |                                     |                                                    | V <sub>O</sub> + 1 V < V <sub>I</sub> ≤ 10 V,                                      | T <sub>J</sub> = 25°C                                    |                    | 0.01 |                      | %/V     |
|                  | Output noise voltage                                           |                                     | BW = 200 Hz to 100 $I_C = 1$ A, $C_O = 10 \mu F$ , |                                                                                    |                                                          | 55                 |      | $\mu V_{\text{RMS}}$ |         |
|                  | Output current limit for each LDO                              |                                     | DO                                                 | V <sub>O</sub> = 0 V                                                               |                                                          |                    | 1.7  | 2                    | Α       |
|                  | Thermal                                                        | shutdown junction ter               | mperature                                          |                                                                                    |                                                          |                    | 150  |                      | °C      |
|                  |                                                                |                                     |                                                    | 2.7 V < V <sub>I</sub> < 10 V,                                                     | $T_J = 25^{\circ}C$                                      |                    | 1    |                      |         |
|                  | Standby current for each LDO                                   |                                     |                                                    | $\frac{2.7}{EN} = V_1$                                                             | $T_J = -55^{\circ}C$ to 125°C                            |                    |      | 10                   | μΑ      |
|                  | FB input                                                       | t current                           | Adjustable                                         | FB = 1.5                                                                           |                                                          |                    | 2    |                      | nA      |
|                  | High-lev                                                       | el enable input voltage             | e                                                  |                                                                                    |                                                          | 2                  |      |                      | V       |
|                  | Low-leve                                                       | el enable input voltage             |                                                    |                                                                                    |                                                          |                    |      | 0.8                  | V       |
|                  | Power-s                                                        | supply ripple rejection (1          | 1)                                                 | f = 1 KHz, T <sub>J</sub> = 25°C,                                                  | f = 1 KHz, T <sub>J</sub> = 25°C, C <sub>O</sub> = 10 μF |                    | 60   |                      | dB      |
|                  |                                                                | Minimum input volta for valid RESET | ge                                                 | $I_{O(RESET)} = 300 \mu A$                                                         |                                                          |                    | 1.1  |                      | V       |
|                  |                                                                | Trip threshold voltag               | je                                                 | V <sub>O</sub> decreasing                                                          |                                                          | 92                 |      | 98                   | %/Vo    |
|                  | Reset                                                          | Hysteresis voltage                  |                                                    | Measured at V <sub>O</sub>                                                         |                                                          |                    | 0.5  |                      | 76/ V O |
|                  |                                                                | Output low voltage                  |                                                    | $V_{I} = 2.7 V,$                                                                   | $I_{O(RESET)} = 1 \text{ mA}$                            |                    | 0.15 | 0.4                  | V       |
|                  |                                                                | Leakage current                     |                                                    | V <sub>(RESET)</sub> = 7 V                                                         |                                                          |                    |      | 1                    | μΑ      |
|                  |                                                                | RESET time-out dela                 | ay                                                 |                                                                                    |                                                          |                    | 200  |                      | mV      |
|                  | Input current EN                                               |                                     | EN                                                 | <u>EN</u> = 0 V                                                                    |                                                          | -1                 | 0    | 1                    | μА      |
|                  |                                                                |                                     | EN = V <sub>I</sub>                                | -1                                                                                 |                                                          | 1                  | μΑ   |                      |         |
|                  | Load reg                                                       | gulation                            |                                                    |                                                                                    | _                                                        |                    | 3    |                      | mV      |
|                  | _                                                              | . (2)                               |                                                    |                                                                                    | $T_J = 25^{\circ}C$                                      |                    | 350  |                      |         |
|                  | Dropout                                                        | voltage (3)                         |                                                    | $V_0 = 3.3 \text{ V}, I_0 = 1 \text{ A}$                                           | $T_J = -55^{\circ}C$ to 125°C                            |                    |      | 575 mV               |         |

The minimum IN operating voltage is 2.7 V or  $V_{O(typ)}$  + 1 V, whichever is greater. The maximum IN voltage is 10 V. If  $V_O \le 1.8$  V then  $V_{I(min)} = 2.7$  V,  $V_{I(max)} = 10$  V:

Line regulator (mV) = 
$$(\%/V) \times \frac{V_O(V_{I(max)} - 2.7 \text{ V})}{100} \times 1000$$
  
If  $V_O \ge 2.5 \text{ V}$ , then  $V_{I(min)} = V_O + 1 \text{ V}$ , and  $V_{I(max)} = 10 \text{ V}$ :

Line regulator (mV) = 
$$(\%/V) \times \frac{V_O[V_{I(max)} - (V_O + 1 V)]}{100} \times 1000$$

IN voltage equals  $V_{O(typ)}$  – 100 mV; adjustable output voltage set to 3.3 V nominal with external resistor divider. Dropout voltage of 1.8 V and 2.5 V is limited by input voltage-range limitations.



#### **TYPICAL CHARACTERISTICS**

#### **Table 3. TABLE OF GRAPHS**

|                                    |                                           | FIGURE  |
|------------------------------------|-------------------------------------------|---------|
| Output valtage                     | vs Output current                         | 3, 4, 5 |
| Output voltage                     | vs Free-air temperature                   | 6, 7, 8 |
| Ground current                     | vs Free-air temperature                   | 9, 10   |
| Power-supply ripple rejection      | vs Frequency                              | 11      |
| Output spectral noise density      | vs Frequency                              | 12      |
| Output impedance                   | vs Frequency                              | 13      |
| Dropout voltage                    | vs Free-air temperature                   | 14      |
| Line transient response            |                                           | 15, 17  |
| Load transient response            |                                           | 16, 18  |
| Output voltage                     | vs Time                                   | 19      |
| Dropout voltage                    | vs Input voltage                          | 20      |
|                                    | vs Output current, T <sub>A</sub> = 25°C  | 22      |
| Facility last agricultura (FCD)    | vs Output current, T <sub>J</sub> = 125°C | 23      |
| Equivalent series resistance (ESR) | vs Output Current, T <sub>A</sub> = 25°C  | 24      |
|                                    | vs Output current, T <sub>J</sub> = 125°C | 25      |



Figure 2. TPS767D301MPWPREP Estimated Device Life at Elevated Temperatures Wirebond Voiding Fail Mode



### **TYPICAL CHARACTERISTICS (continued)**





#### TYPICAL CHARACTERISTICS (continued) (continued)





#### **TYPICAL CHARACTERISTICS (continued) (continued)**



Figure 21. Test Circuit for Typical Regions of Stability (Figure 22 Through Figure 25) (Fixed-Output Options)



#### TYPICAL CHARACTERISTICS (continued)(1)

## TYPICAL REGION OF STABILITY EQUIVALENT SERIES RESISTANCE (ESR)



#### Figure 22.

## TYPICAL REGION OF STABILITY EQUIVALENT SERIES RESISTANCE (ESR)



Figure 23.

## TYPICAL REGION OF STABILITY EQUIVALENT SERIES RESISTANCE (ESR)



## TYPICAL REGION OF STABILITY EQUIVALENT SERIES RESISTANCE (ESR)



 Equivalent series resistance (ESR) refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to C<sub>O</sub>.



#### APPLICATION INFORMATION

The features of the TPS767D301-EP (low-dropout voltage, ultra-low quiescent current, power-saving shutdown mode, and a supply-voltage supervisor) and the power-dissipation properties of the TSSOP PowerPAD package have enabled the integration of the dual LDO regulator with high output current for use in DSP and other multiple-voltage applications.

#### **Device Operation**

The TPS767D301-EP features very low quiescent current, which remains virtually constant even with varying loads. Conventional LDO regulators use a pnp pass element, the base current of which is directly proportional to the load current through the regulator ( $I_B = I_C/\beta$ ). Close examination of the data sheets reveals that these devices typically are specified under near no-load conditions; actual operating currents are much higher, as evidenced by typical quiescent current versus load current curves. The TPS767D301-EP uses a PMOS transistor to pass current; because the gate of the PMOS is voltage driven, operating current is low and invariable over the full load range. The TPS767D301-EP specifications reflect actual performance under load conditions.

Another pitfall associated with the pnp-pass element is its tendency to saturate when the device goes into dropout. The resulting drop in  $\beta$  forces an increase in  $I_B$  to maintain the load. During power up, this translates to large start-up currents. Systems with limited supply current may fail to start up. In battery-powered systems, it means rapid battery discharge when the voltage decays below the minimum required for regulation.

The TPS767D301-EP quiescent current remains low, even when the regulator drops out, eliminating both problems. The TPS767D301-EP also features a shutdown mode that places the output in the high-impedance state (essentially equal to the feedback-divider resistance) and reduces quiescent current to under 2  $\mu$ A. If the shutdown feature is not used,  $\overline{\text{EN}}$  should be tied to ground. Response to an enable transition is quick; regulated output voltage typically is reestablished in 120  $\mu$ s.

#### **Minimum Load Requirements**

The TPS767D301-EP is stable, even at zero load. No minimum load is required for operation.

#### FB - Pin Connection (Adjustable Version Only)

The FB pin is an input pin to sense the output voltage and close the loop for the adjustable option. The output voltage is sensed through a resistor divider network to close the loop (see Figure 27). Normally, this connection should be as short as possible; however, the connection can be made near a critical circuit to improve performance at that point. Internally, FB connects to a high-impedance wide-bandwidth amplifier, and noise pickup feeds through to the regulator output. Routing the FB connection to minimize/avoid noise pickup is essential. In fixed-output options, this pin is a no connect.

#### **External Capacitor Requirements**

An input capacitor is not required; however, a ceramic bypass capacitor (0.047 pF to 0.1 mF) improves load transient response and noise rejection when the TPS767D301-EP is located more than a few inches from the power supply. A higher-capacitance electrolytic capacitor may be necessary if large (hundreds of milliamps) load transients with fast rise times are anticipated.

Like all low dropout regulators, the TPS767D301-EP requires an output capacitor connected between OUT and GND to stabilize the internal control loop. The minimum recommended capacitance value is 10  $\mu$ F and the equivalent series resistance (ESR) must be between 60 m $\Omega$  and 1.5  $\Omega$ . Capacitor values of 10  $\mu$ F or larger are acceptable, provided the ESR is less than 1.5  $\Omega$ . Solid tantalum electrolytic, aluminum electrolytic, and multilayer ceramic capacitors are all suitable, provided they meet the requirements previously described.

When it is necessary to achieve low height requirements along with high output current and/or high ceramic load capacitance, several higher ESR capacitors can be used in parallel to meet the previous guidelines.

Submit Documentation Feedback





Figure 26. Typical Application Circuit (Fixed Versions) for Single Channel

#### Programming the TPS767D301-EP Adjustable LDO Regulator

The output voltage of the TPS767D301-EP adjustable regulator is programmed using an external resistor divider as shown in Figure 27. The output voltage is calculated using:

$$V_O = V_{ref} \times \left(1 + \frac{R1}{R2}\right)$$

where:

$$V_{ref} = 1.1834 \text{ V typ (the internal reference voltage)}$$
 (1)

Resistors R1 and R2 should be chosen for approximately 50- $\mu$ A divider current. Lower-value resistors can be used, but offer no inherent advantage and waste more power. Higher values should be avoided, as leakage currents at FB increase the output voltage error. The recommended design procedure is to choose R2 = 30.1 k $\Omega$  to set the divider current at 50  $\mu$ A and then calculate R1 using:

$$R1 = \left(\frac{V_{O}}{V_{ref}} - 1\right) \times R2 \tag{2}$$



## OUTPUT VOLTAGE PROGRAMMING GUIDE

| OUTPUT<br>VOLTAGE | R1   | R2   | UNIT |
|-------------------|------|------|------|
| 2.5 V             | 33.2 | 30.1 | kΩ   |
| 3.3 V             | 53.6 | 30.1 | kΩ   |
| 3.6 V             | 61.9 | 30.1 | kΩ   |
| 4 75V             | 90.8 | 30.1 | kΩ   |

Figure 27. TPS767D301-EP Adjustable LDO Regulator Programming

#### **Reset Indicator**

The TPS767D301-EP features a RESET output that can be used to monitor the status of the regulator. The internal comparator monitors the output voltage. When the output drops to 95% (typical) of its regulated value, the RESET output transistor turns on, taking the signal low. The open-drain output requires a pullup resistor. If not used, it can be left floating. RESET can be used to drive power-on reset circuitry or as a low-battery indicator.



#### **Regulator Protection**

The TPS767D301-EP PMOS-pass transistor has a built-in back-gate diode that safely conducts reverse currents when the input voltage drops below the output voltage (e.g., during power down). Current is conducted from the output to the input and is not internally limited. When extended reverse voltage is anticipated, external limiting may be appropriate.

The TPS767D301-EP also features internal current limiting and thermal protection. During normal operation, the TPS767D301-EP limits output current to approximately 1.7 A. When current limiting engages, the output voltage scales back linearly until the overcurrent condition ends. While current limiting is designed to prevent gross device failure, care should be taken not to exceed the power dissipation ratings of the package. If the temperature of the device exceeds 150°C (typ), thermal-protection circuitry shuts it down. Once the device has cooled below 130°C (typ), regulator operation resumes.

#### **Power Dissipation and Junction Temperature**

Specified regulator operation is assured to a junction temperature of 125°C; the maximum junction temperature should be restricted to 125°C under normal operating conditions. This restriction limits the power dissipation the regulator can handle in any given application. To ensure the junction temperature is within acceptable limits, calculate the maximum allowable dissipation,  $P_{D(max)}$ , and the actual dissipation,  $P_D$ , which must be less than or equal to  $P_{D(max)}$ .

The maximum power dissipation limit is determined using the following equation:

$$P_{D(max)} = \frac{T_{J}max - T_{A}}{R_{\theta JA}}$$

where:

T<sub>J</sub>max is the maximum allowable junction temperature

 $R_{\theta JA}$  is the thermal resistance junction-to-ambient for the package, i.e., 27.9°C/W for the 28-terminal PWP with no airflow.

T<sub>A</sub> is the ambient temperature.

(3)

The regulator dissipation is calculated using:

$$P_{D} = (V_{I} - V_{O}) \times I_{O}$$
(4)

Power dissipation resulting from quiescent current is negligible. Excessive power dissipation triggers the thermal protection circuit.

Submit Documentation Feedback



#### PACKAGE OPTION ADDENDUM

6-Feb-2020

#### PACKAGING INFORMATION

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| TPS767D301MPWPREP | ACTIVE | HTSSOP       | PWP                | 28   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -55 to 125   | 767D301EP            | Samples |
| V62/06617-01XE    | ACTIVE | HTSSOP       | PWP                | 28   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -55 to 125   | 767D301EP            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





6-Feb-2020

### PACKAGE MATERIALS INFORMATION

www.ti.com 12-Feb-2019

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS767D301MPWPREP | HTSSOP          | PWP                | 28 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |

www.ti.com 12-Feb-2019



#### \*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS767D301MPWPREP | HTSSOP       | PWP             | 28   | 2000 | 350.0       | 350.0      | 43.0        |

4.4 x 9.7, 0.65 mm pitch

SMALL OUTLINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224765/A



PWP (R-PDSO-G28)

## PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.

  E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



4206332-33/AO 01/16

# PWP (R-PDSO-G28) PowerPAD™ SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

B. Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments



Exposed Thermal Pad Dimensions

## PWP (R-PDSO-G28)

### PowerPAD™ PLASTIC SMALL OUTLINE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets.
- E. For specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated