









**TPS1663** 



Instruments SLVSET9E - SEPTEMBER 2018-REVISED MARCH 2020

# TPS1663x 60-V, 6-A eFuse with Adjustable Output Power Limiting

#### **Features**

- 4.5-V to 60-V Operating voltage, 67-V absolute maximum
- Integrated 60-V, 31-m $\Omega$  R<sub>ON</sub> Hot-Swap FET
- 0.6-A to 6-A Adjustable current limit (± 7%)
- Low Quiescent current, 21-µA in shutdown
- Adjustable output power limiting (TPS16632 only)
- Adjustable UVLO and OVP cut off with ± 2% accuracy
  - Fixed 39-V maximum overvoltage clamp (TPS16632 only)
- Adjustable output slew rate control for inrush current limiting
  - Charges large and unknown capacitive loads through thermal regulation during device power up
- Power Good Output (PGOOD)
- Selectable overcurrent fault response options between Auto-Retry and Latch Off (MODE)
- Analog current monitor (IMON) output (± 6%)
- UL 2367 Recognized
  - File No. E169910
  - RILIM ≥ 3kΩ
- IEC 62368-1 Certified
- Available in easy-to-use 24- Pin VQFN package

#### **Applications**

- Factory automation and control PLC, DCS, HMI, I/O modules, sensor hubs
- Motor drives CNC, encoder supply
- Electronic circuit breakers
- Telecom radios
- Industrial printers

#### Simplified Schematic



### 3 Description

The TPS1663x is an easy to use, positive 60 V, 6-A eFuse with a 31-m $\Omega$  integrated FET. Protection for the load, source and eFuse itself are provided along with adjustable features such as accurate overcurrent protection, fast short circuit protection, output slew rate control, overvoltage protection and undervoltage lockout. The TPS16332 device integrates adjustable output power limiting (PLIM) functionality that simplifies and enables compliance to standards such as IEC61010-1 and UL1310. The device also includes adjustable overcurrent functionality. PGOOD can be used for enable and disable control of the downstream DC-DC converters.

A shutdown pin provides external control for enabling and disabling the internal FET as well as placing the device in a low current shutdown mode. For system status monitoring and downstream load control, the device provides fault and a precise current monitor output. The MODE pin allows flexibility to configure the device between the two current-limiting fault responses (latch off and auto-retry).

The devices are available in a 4-mm × 4-mm 24-pin VQFN package and are specified over a -40°C to +125°C temperature range.

#### Device Information<sup>(1)</sup>

| _                    |             | <del></del>       |  |  |
|----------------------|-------------|-------------------|--|--|
| PART NUMBER          | PACKAGE     | BODY SIZE (NOM)   |  |  |
| TPS16630<br>TPS16632 | VQFN (24)   | 4.00 mm × 4.00 mm |  |  |
| TPS16630             | HTSSOP (20) | 6.50 mm × 4.40 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Output Power Limiting Performance of TPS16632**





# **Table of Contents**

| 1 | Features 1                                                                                                   |    | 9.4 Device Functional Modes                       | 24   |
|---|--------------------------------------------------------------------------------------------------------------|----|---------------------------------------------------|------|
| 2 | Applications 1                                                                                               | 10 | Application and Implementation                    | 25   |
| 3 | Description 1                                                                                                |    | 10.1 Application Information                      | 25   |
| 4 | Revision History2                                                                                            |    | 10.2 Typical Application                          | 25   |
| 5 | Device Comparison Table 4                                                                                    |    | 10.3 System Examples                              |      |
| 6 | Pin Configuration and Functions 4                                                                            | 11 | Power Supply Recommendations                      | 29   |
| 7 | Specifications                                                                                               |    | 11.1 Transient Protection                         | 29   |
| ′ | •                                                                                                            | 12 | Layout                                            | 31   |
|   | 7.1 Absolute Maximum Ratings                                                                                 |    | 12.1 Layout Guidelines                            |      |
|   | 7.3 Recommended Operating Conditions                                                                         |    | 12.2 Layout Example                               |      |
|   | 7.4 Thermal Information                                                                                      | 13 | Device and Documentation Support                  |      |
|   | 7.5 Electrical Characteristics                                                                               |    | 13.1 Documentation Support                        |      |
|   | 7.6 Timing Requirements                                                                                      |    | 13.2 Receiving Notification of Documentation Upda |      |
|   | 7.7 Typical Characteristics                                                                                  |    | 13.3 Community Resources                          |      |
| 8 | Parameter Measurement Information                                                                            |    | 13.4 Trademarks                                   |      |
| - |                                                                                                              |    | 13.5 Electrostatic Discharge Caution              | 34   |
| 9 | Detailed Description                                                                                         |    | 13.6 Glossary                                     |      |
|   | 9.1 Overview       13         9.2 Functional Block Diagram       14         9.3 Feature Description       15 | 14 |                                                   | 34   |
|   | Revision History<br>ges from Revision D (August 2019) to Revision E                                          |    |                                                   | Page |

| Changes from Revision D (August 2019) to Revision E                                                   | Page |
|-------------------------------------------------------------------------------------------------------|------|
| Changed UL 2367 and UL 60950 recognition pending to UL 2367 Recognized                                | 1    |
| Added IEC 62368-1 Certified to the Features section                                                   | 1    |
| Changes from Revision C (March 2019) to Revision D                                                    | Page |
| Changed the absolute maximum voltage in Features                                                      | 1    |
| Changed the adjustable output power limiting in Features                                              | 1    |
| • Changed the Absolute Maximum Ratings IN, P_IN, OUT, UVLO, FLT, PGOOD maximum input voltage          | 6    |
| • Added T <sub>A</sub> = 25°C to the Absolute Maximum Ratings IN, P_IN (10ms transient) input voltage | 6    |
| Changed the V <sub>(OVPF)</sub> maximum in Electrical Characteristics                                 | 7    |
| Changed V <sub>(SEL_PLIM)</sub> , I <sub>(PLIM)</sub> , and I <sub>(dVdT)</sub> minimum and maximum   | 7    |
| Changed the P <sub>(PLIM)</sub> minimum, typical, and maximum                                         | 7    |
| Changes from Revision B (December 2018) to Revision C                                                 | Page |
| Changed from Advance Information to Production Data                                                   | 1    |
| Changes from Revision A (October 2018) to Revision B                                                  | Page |
| Updated the TPS16632 RGE Package VQFN                                                                 | 4    |
| Updated Functional Block Diagram                                                                      | 14   |
| Updated Layout Example                                                                                | 32   |





| Cł | hanges from Original (September 2018) to Revision A | Page |
|----|-----------------------------------------------------|------|
| •  | Changed Package Information                         |      |



#### 5 Device Comparison Table

| PART NUMBER | OVERVOLTAGE PROTECTION              | ADJUSTABLE OUTPUT POWER LIMITING |
|-------------|-------------------------------------|----------------------------------|
| TPS16630    | Overvoltage cut-off, adjustable     | No                               |
| TPS16632    | Overvoltage clamp, fixed (39-V max) | Yes                              |

Product Folder Links: TPS1663

# 6 Pin Configuration and Functions





TPS16632 RGE Package

TPS16630 PWP Package 20-Pin HTSSOP Top View



Submit Documentation Feedback



#### **Pin Functions**

|                        | PIN  |        |          |      | nctions                                                                                                                                                                                                                                                                 |  |  |
|------------------------|------|--------|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                        | TPS  | S16630 | TPS16632 | TYPE | DESCRIPTION                                                                                                                                                                                                                                                             |  |  |
| NAME                   | VQFN | HTSSOP | VQFN     | 1    |                                                                                                                                                                                                                                                                         |  |  |
|                        | 1    | 1      | 1        |      |                                                                                                                                                                                                                                                                         |  |  |
| IN                     | 2    | 2      | 2        | Р    | Power Input. Connects to the DRAIN of the internal FET                                                                                                                                                                                                                  |  |  |
|                        | _    | 3      | _        |      | ·                                                                                                                                                                                                                                                                       |  |  |
| P_IN                   | 5    | 6      | 5        | Р    | Supply voltage of the device. Always connect P_IN to IN directly                                                                                                                                                                                                        |  |  |
| UVLO                   | 6    | 7      | 6        | I    | Input for setting the programmable undervoltage lockout threshold. An undervoltage event turns off the internal FET and asserts FLT to indicate the power-failure.                                                                                                      |  |  |
| OVP                    | 7    | 8      | _        | I    | Input for setting the adjustable overvoltage protection threshold (For TPS16630 Only). An overvoltage event turns off the internal FET and asserts FLT to indicate the overvoltage fault.                                                                               |  |  |
| PLIM                   | _    | _      | 7        | ı    | Input for setting the adjustable output power limiting threshold (TPS16632 Only). Connect a resistor across PLIM to GND to set the output power limit. Connect PLIM to GND if PLIM feature is not used. See <i>Output Power Limiting, PLIM (TPS16632 Only)</i> section. |  |  |
| GND                    | 8    | 9      | 8        | _    | Connect GND to system ground                                                                                                                                                                                                                                            |  |  |
| dVdT                   | 9    | 10     | 9        | I/O  | A capacitor from this pin to GND sets output voltage slew rate. Leaving this pin floating enables device power up in thermal regulation resulting in fast output charge. See the <i>Hot Plug-In and In-Rush Current Control</i> section                                 |  |  |
| ILIM                   | 10   | 11     | 10       | I/O  | A resistor from this pin to GND sets the overload limit. See <i>Overlaand Short Circuit Protection</i> section.                                                                                                                                                         |  |  |
| MODE                   | 11   | 12     | 11       | 1    | Mode selection pin for Overload fault response. See the <i>Device Functional Modes</i> section                                                                                                                                                                          |  |  |
| SHDN                   | 12   | 13     | 12       | I    | Shutdown pin. Pulling SHDN low makes the device to enter into lo power shutdown mode. Cycling SHDN pin voltage resets the device that has latched off due to a fault condition                                                                                          |  |  |
| IMON                   | 13   | 14     | 13       | 0    | Analog current monitor output. This pin sources a scaled down ratio of current through the internal FET. A resistor from this pin to GND converts current to proportional voltage. If unused, leave it floating                                                         |  |  |
| FLT                    | 14   | 15     | 14       | 0    | Fault event indicator. It is an open drain output. If unused, leave floating or connect to GND                                                                                                                                                                          |  |  |
| PGOOD                  | 16   | 16     | 16       | 0    | Active High. A high indicates that the internal FET is enhanced. PGOOD goes low when the internal FET is turned OFF during a fault or when SHDN is pulled low. If PGOOD is unused then connect to GND or leave it floating                                              |  |  |
|                        | 17   | 18     | 17       |      |                                                                                                                                                                                                                                                                         |  |  |
| OUT                    | 18   | 19     | 18       | Р    | Power Output of the device.                                                                                                                                                                                                                                             |  |  |
|                        | _    | 20     | _        |      |                                                                                                                                                                                                                                                                         |  |  |
|                        | 3    | 4      | 3        |      |                                                                                                                                                                                                                                                                         |  |  |
|                        | 4    | 5      | 4        |      |                                                                                                                                                                                                                                                                         |  |  |
|                        | 15   | 17     | 15       |      |                                                                                                                                                                                                                                                                         |  |  |
|                        | 19   | _      | 19       |      |                                                                                                                                                                                                                                                                         |  |  |
| N.C                    | 20   | _      | 20       |      | No Connect                                                                                                                                                                                                                                                              |  |  |
|                        | 21   | _      | 21       |      |                                                                                                                                                                                                                                                                         |  |  |
|                        | 22   | _      | 22       |      |                                                                                                                                                                                                                                                                         |  |  |
|                        | 23   | _      | 23       |      |                                                                                                                                                                                                                                                                         |  |  |
|                        | 24   | _      | 24       |      |                                                                                                                                                                                                                                                                         |  |  |
| PowerPad <sup>TN</sup> | Л    |        |          | _    | Connect PowerPad to GND plane for heat sinking. Do not use PowerPad as the only electrical connection to GND                                                                                                                                                            |  |  |



# 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                                                                   |                                | MIN  | MAX                | UNIT |
|---------------------------------------------------------------------------------------------------|--------------------------------|------|--------------------|------|
| IN, P_IN, OUT, UVLO, FLT, PGOOD                                                                   |                                | -0.3 | 67                 |      |
| IN, P_IN (10ms transient), T <sub>A</sub> = 25°C Input Voltage                                    |                                | -0.3 | 75                 | V    |
| OVP, dVdT, IMON, MODE, SHDN, ILIM                                                                 | input voltage                  | -0.3 | 5.5                | •    |
| I <sub>FLT</sub> , I <sub>dVdT</sub> , I <sub>PGOOD</sub>                                         | Sink current                   |      | 10                 | mA   |
| I <sub>dVdT</sub> , I <sub>ILIM</sub> , I <sub>PLIM</sub> , I <sub>MODE</sub> , I <sub>SHDN</sub> | Source current                 |      | Internally limited |      |
| т                                                                                                 | Operating Junction temperature | -40  | 150                |      |
| T <sub>J</sub>                                                                                    | Transient junction temperature | -65  | $T_{(TSD)}$        | °C   |
| T <sub>stg</sub>                                                                                  | Storage temperature            | -65  | 150                |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 ESD Ratings

|                    |                                                                                |                                                                                          | VALUE | UNIT |
|--------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------|------|
| AI AI              | Human body model (HBM), per<br>ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000                                                                                    | V     |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                                        | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                       |                                | MIN  | NOM | MAX | UNIT |
|-----------------------|--------------------------------|------|-----|-----|------|
| IN, P_IN              |                                | 4.5  |     | 60  |      |
| OUT, UVLO, PGOOD, FLT | Innut Valtage                  | 0    |     | 60  | V    |
| OVP, dVdT, IMON, MODE | Input Voltage                  | 0    |     | 4   | V    |
| SHDN                  |                                | 0    |     | 5   |      |
| ILIM                  | Resistance                     | 3    |     | 30  |      |
| PLIM                  |                                | 60.4 |     | 150 | kΩ   |
| IMON                  |                                | 1    |     |     |      |
| IN, P_IN, OUT         | External Canacitance           | 0.1  |     |     | μF   |
| dVdT                  | External Capacitance           | 10   |     |     | nF   |
| T <sub>J</sub>        | Operating Junction temperature | -40  | 25  | 125 | °C   |

## 7.4 Thermal Information

|                               |                                              | TPS        | TPS1663      |      |  |  |
|-------------------------------|----------------------------------------------|------------|--------------|------|--|--|
| THERMAL METRIC <sup>(1)</sup> |                                              | RGE (VSON) | PWP (HTSSOP) | UNIT |  |  |
|                               |                                              | 24 PINS    | 20 PINS      |      |  |  |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 31.4       | 32.2         | °C/W |  |  |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | 23.2       | 23.4         | °C/W |  |  |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 10.2       | 10           | °C/W |  |  |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 0.3        | 0.3          | °C/W |  |  |
| $\Psi_{JB}$                   | Junction-to-board characterization parameter | 10.2       | 9.9          | °C/W |  |  |

 For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# Thermal Information (continued)

|                               |                                              | TPS1663    |              |      |
|-------------------------------|----------------------------------------------|------------|--------------|------|
| THERMAL METRIC <sup>(1)</sup> |                                              | RGE (VSON) | PWP (HTSSOP) | UNIT |
|                               |                                              | 24 PINS    | 20 PINS      |      |
| $R_{\theta JC(bot)}$          | Junction-to-case (bottom) thermal resistance | 2.8        | 3.6          | °C/W |

#### 7.5 Electrical Characteristics

 $-40 ^{\circ}\text{C} \leq \text{T}_{\text{A}} = \text{T}_{\text{J}} \leq +125 ^{\circ}\text{C}, \ 4.5 \text{ V} < \text{V}_{(\text{IN})} = \text{V}_{(\text{P\_IN})} < 60 \text{ V}, \ \text{V}_{(\overline{\text{SHDN}})} = 2 \text{ V}, \ \text{R}_{(\text{ILIM})} = 30 \text{ k}\Omega, \ \text{IMON} = \text{PGOOD} = \overline{\text{FLT}} = \text{OPEN}, \ \text{C}_{(\text{OUT})} = 1 \ \mu\text{F}, \ \text{C}_{(\text{dVdT})} = \text{OPEN}. \ \text{(All voltages referenced to GND, (unless otherwise noted))}$ 

|                                         | PARAMETER                                           | TEST CONDITIONS                                                                                              | MIN      | TYP                 | MAX   | UNIT |
|-----------------------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------|----------|---------------------|-------|------|
| SUPPLY VOL                              | TAGE                                                |                                                                                                              |          |                     |       |      |
| V <sub>(IN)</sub> , V <sub>(P_IN)</sub> | Operating input voltage                             |                                                                                                              | 4.5      |                     | 60    | V    |
| IQ <sub>(ON)</sub>                      |                                                     | Enabled: V <sub>(SHDN)</sub> = 2 V                                                                           |          | 1.38                | 1.7   | mA   |
| IQ <sub>(OFF)</sub>                     | Supply current                                      | $V_{(SHDN)} = 0 V$                                                                                           |          | 21                  | 60    | μA   |
| V <sub>(OVC)</sub>                      | Over voltage clamp                                  | TPS16632 Only, V <sub>(IN)</sub> > 40V, I <sub>(OUT)</sub> = 1mA                                             | 35.7     | 36.6                | 39    | V    |
| UNDERVOLTA                              | AGE LOCKOUT (UVLO) INPUT                            |                                                                                                              |          |                     |       |      |
| V <sub>(UVLOR)</sub>                    | UVLO threshold voltage, rising                      |                                                                                                              | 1.176    | 1.2                 | 1.224 | V    |
| V <sub>(UVLOF)</sub>                    | UVLO threshold voltage, falling                     |                                                                                                              | 1.09     | 1.122               | 1.15  | V    |
| I <sub>(UVLO)</sub>                     | UVLO Input leakage current                          | 0 V ≤ V <sub>(UVLO)</sub> ≤ 60 V                                                                             | -150     | 8                   | 150   | nA   |
|                                         | GE PROTECTION (OVP) INPUT                           | , , ,                                                                                                        |          |                     |       |      |
| V <sub>(OVPR)</sub>                     | over-voltage threshold voltage, rising              |                                                                                                              | 1.176    | 1.2                 | 1.224 | V    |
| V <sub>(OVPF)</sub>                     | over-voltage threshold voltage, falling             |                                                                                                              | 1.09     | 1.122               | 1.15  | V    |
| I <sub>(OVP)</sub>                      | OVP Input leakage current                           | 0 V ≤ V <sub>(OVP)</sub> ≤ 4 V                                                                               | -150     | 0                   | 150   | nA   |
| · · · · ·                               | MIT PROGRAMMING (ILIM)                              | ,                                                                                                            |          |                     |       |      |
|                                         |                                                     | $R_{(ILIM)} = 30 \text{ k}\Omega, V_{(IN)} - V_{(OUT)} = 1 \text{ V}$                                        | 0.54     | 0.6                 | 0.66  | Α    |
|                                         | Over Load current limit                             | $R_{(ILIM)} = 9 k\Omega, V_{(IN)} - V_{(OUT)} = 1 V$                                                         | 1.84     | 2                   | 2.16  | Α    |
| I <sub>(OL)</sub>                       |                                                     | $R_{(ILIM)} = 4.02 \text{ k}\Omega, V_{(IN)} - V_{(OUT)} = 1 \text{ V}$                                      | 4.185    | 4.5                 | 4.815 | Α    |
|                                         |                                                     | $R_{\text{(ILIM)}} = 3 \text{ k}\Omega, V_{\text{(IN)}} - V_{\text{(OUT)}} = 1 \text{ V}$                    | 5.58     | 6                   | 6.42  | Α    |
| I <sub>(FASTRIP)</sub>                  | Fast-trip comparator threshold                      | (.2)                                                                                                         |          | 2xl <sub>(OL)</sub> |       | Α    |
| I <sub>(SCP)</sub>                      | Short Circuit Protect current                       |                                                                                                              |          | 45                  |       | Α    |
| OUTPUT POW                              | VER LIMITING CONTROL (PLIM) INPUT -                 | TPS16632 ONLY                                                                                                |          |                     | "     |      |
| V <sub>(SEL_PLIM)</sub>                 | Power Limit Feature select threshold                |                                                                                                              | 180      | 210                 | 240   | mV   |
| I <sub>(PLIM)</sub>                     | PLIM sourcing current                               | V <sub>(PLIM)</sub> = 0 V                                                                                    | 4.4      | 5.02                | 5.6   | μA   |
| ,                                       |                                                     | R <sub>(PLIM)</sub> = 100 kΩ                                                                                 | 94       | 100                 | 106   | W    |
| $P_{(PLIM)}$                            | Max Output power                                    | $R_{(PLIM)} = 150 \text{ k}\Omega^{-(1)}$                                                                    | 141.9    | 151                 | 160.1 | W    |
| PASS FET OU                             | JTPUT (OUT)                                         | ()                                                                                                           | <u> </u> |                     |       |      |
| R <sub>ON</sub>                         | IN to OUT total ON resistance                       | $0.6 \text{ A} \le I_{(OUT)} \le 6 \text{ A}, T_J = 25^{\circ}\text{C}$                                      | 26       | 30.44               | 34.5  | mΩ   |
| R <sub>ON</sub>                         | IN to OUT total ON resistance                       | $0.6 \text{ A} \le I_{(OUT)} \le 6 \text{ A}, T_{J} = 85^{\circ}\text{C}$                                    | 33       |                     | 45    | mΩ   |
| R <sub>ON</sub>                         | IN to OUT total ON resistance                       | $0.6 \text{ A} \le I_{(OUT)} \le 6 \text{ A}, -40^{\circ}\text{C} \le T_{\text{J}} \le +125^{\circ}\text{C}$ | 19       | 30.44               | 53    | mΩ   |
| OUTPUT RAM                              | IP CONTROL (dVdT)                                   | +                                                                                                            |          |                     |       |      |
| I <sub>(dVdT)</sub>                     | dVdT charging current                               | $V_{(dVdT)} = 0 V$                                                                                           | 1.775    | 2                   | 2.225 | μA   |
| GAIN <sub>(dVdT)</sub>                  | dVdT to OUT gain                                    | V <sub>(OUT)</sub> /V <sub>(dVdT)</sub>                                                                      | 23.5     | 25                  | 26    | V/V  |
| V <sub>(dVdTmax)</sub>                  | dVdT maximum capacitor voltage                      | , \=,                                                                                                        | 3.8      | 4.17                | 4.75  | V    |
| R <sub>(dVdT)</sub>                     | dVdT discharging resistance                         |                                                                                                              | 10       | 16.6                | 26.6  | Ω    |
|                                         | ONITOR OUTPUT (IMON)                                |                                                                                                              | -        |                     |       |      |
|                                         | ` '                                                 |                                                                                                              | 1        |                     |       |      |
| GAIN <sub>(IMON)</sub>                  | Gain factor I <sub>(IMON)</sub> :I <sub>(OUT)</sub> | $0.6 \text{ A} \le I_{(OUT)} < 2 \text{ A}$                                                                  | 25.66    | 27.9                | 30.14 | μA/A |

<sup>(1)</sup> Parameter guaranteed by design and characterization, not tested in production

Submit Documentation Feedback



#### **Electrical Characteristics (continued)**

 $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} = \text{T}_{\text{J}} \leq +125^{\circ}\text{C}, \ 4.5 \ \text{V} < \text{V}_{\text{(IN)}} = \text{V}_{\text{(P_IN)}} < 60 \ \text{V}, \ \text{V}_{\overline{\text{(SHDN)}}} = 2 \ \text{V}, \ \text{R}_{\text{(ILIM)}} = 30 \ \text{k}\Omega, \ \text{IMON} = \text{PGOOD} = \overline{\text{FLT}} = \text{OPEN}, \ \text{C}_{\text{(OUT)}} = 1 \ \mu\text{F}, \ \text{C}_{\text{(dVdT)}} = \text{OPEN}. \ \text{(All voltages referenced to GND, (unless otherwise noted))}$ 

|                        | PARAMETER                                           | TEST CONDITIONS                   | MIN  | TYP             | MAX | UNIT |  |
|------------------------|-----------------------------------------------------|-----------------------------------|------|-----------------|-----|------|--|
| LOW IQ SHUTE           | DOWN (SHDN) INPUT                                   |                                   |      |                 |     |      |  |
| V <sub>(SHDN)</sub>    | Open circuit voltage                                | I <sub>(SHDN)</sub> = 0.1 μA      | 2.48 | 2.7             | 3.3 | V    |  |
| V <sub>(SHUTF)</sub>   | SHDN threshold voltage for low IQ shutdown, falling |                                   | 0.8  |                 |     | V    |  |
| V <sub>(SHUTR)</sub>   | SHDN threshold rising                               |                                   |      |                 | 2   | V    |  |
| I <sub>(SHDN)</sub>    | Leakage current                                     | $V_{(\overline{SHDN})} = 0 V$     | -10  |                 |     | μΑ   |  |
| FAULT FLAG (           | FLT): ACTIVE LOW                                    |                                   | ·    |                 |     |      |  |
| R <sub>(FLT)</sub>     | FLT Pull-down resistance                            |                                   | 36   | 70              | 130 | Ω    |  |
| I <sub>(FLT)</sub>     | FLT Input leakage current                           | 0 V ≤ V <sub>(FLT)</sub> ≤ 60 V   | -150 | 6               | 150 | nA   |  |
| POWER GOOD             | (PGOOD)                                             |                                   |      |                 |     |      |  |
| R <sub>(PGOOD)</sub>   | PGOOD Pull-down resistance                          |                                   | 36   | 70              | 130 | Ω    |  |
| I <sub>(PGOOD)</sub>   | PGOOD Input leakage current                         | 0 V ≤ V <sub>(PGOOD)</sub> ≤ 60 V | -150 | 6               | 150 | nA   |  |
| THERMAL PRO            | DTECTION                                            |                                   |      |                 |     |      |  |
| T <sub>(J_REG)</sub>   | Thermal regulation set point                        |                                   | 136  | 145             | 154 | °C   |  |
| T <sub>(TSD)</sub>     | Thermal shutdown (TSD) threshold, rising            |                                   |      | 165             |     | °C   |  |
| T <sub>(TSDhyst)</sub> | TSD hysteresis                                      |                                   |      | 11              |     | °C   |  |
| MODE                   |                                                     |                                   | •    |                 |     |      |  |
|                        |                                                     | MODE = Open                       |      | Latch           |     |      |  |
| MODE_SEL               | Mode selection                                      | MODE = Short to GND               |      | Auto –<br>Retry |     |      |  |

#### 7.6 Timing Requirements

 $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} = \text{T}_{\text{J}} \leq +125^{\circ}\text{C}, \ 4.5 \ \text{V} < \text{V}_{\text{(IN)}} = \text{V}_{\text{(P\_IN)}} < 60 \ \text{V}, \ \text{V}_{\overline{\text{(SHDN)}}} = 2 \ \text{V}, \ \text{R}_{\text{(ILIM)}} = 30 \ \text{k}\Omega, \ \text{IMON} = \text{PGOOD} = \overline{\text{FLT}} = \text{OPEN}, \ \text{C}_{\text{(OUT)}} = 1 \ \text{µF}, \ \text{C}_{\text{(dVdT)}} = \text{OPEN}. \ \text{(All voltages referenced to GND, (unless otherwise noted))}$ 

|                            | PARAMETER                                                     | TEST CONDITIONS                                                                                            | MIN | NOM                                    | MAX | UNIT |
|----------------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----|----------------------------------------|-----|------|
| UVLO INPUT (U              | IVLO)                                                         |                                                                                                            |     |                                        | 1   |      |
| UVLO_t <sub>on(dly)</sub>  | UVLO switch turnon delay                                      | UVLO↑ (100 mV above $V_{(UVLOR)}$ ) to $V_{(OUT)} = 100$ mV , $C_{(dVdT)} \ge 10$ nF, $[C_{(dVdT)}$ in nF] |     | 742 +<br>49.5 x<br>C <sub>(dVdT)</sub> |     | μs   |
| UVLO_t <sub>off(dly)</sub> | UVLO switch turnoff delay                                     | UVLO↓(20 mV below V <sub>(UVLOF)</sub> ) to FLT↓                                                           | 9   | 11                                     | 16  | μs   |
| t <sub>UVLO_FLT(dly)</sub> | UVLO to Fault de-assertion delay                              | UVLO↑ to FLT ↑ delay                                                                                       | 500 | 617                                    | 700 | μs   |
| OVER VOLTAG                | E PROTECTION INPUT (OVP)                                      |                                                                                                            |     |                                        |     |      |
| OVP_t <sub>off(dly)</sub>  | OVP switch turnOFF delay                                      | OVP↑ (20 mV above V <sub>(OVPR)</sub> ) to <del>FLT</del> ↓                                                | 8.5 | 11                                     | 14  | μs   |
| OVP_t <sub>on(dly)</sub>   | OVP switch disable delay                                      | OVP↓ (100 mV below $V_{(OVPF)}$ ) to FET ON , $C_{(dVdT)} \ge 10$ nF, $[C_{(dVdT)}$ in nF]                 |     | 150 +<br>49.5 x<br>C <sub>(dVdT)</sub> |     | μs   |
| t <sub>OVC(dly)</sub>      | Maximum duration in over voltage clamp operation              | TPS16632 Only                                                                                              |     | 162                                    |     | ms   |
| OVC_t <sub>FLT(dly)</sub>  | FLT assertion delay in over voltage clamp operation           | TPS16632 Only                                                                                              |     | 617                                    |     | μs   |
| SHUTDOWN CO                | ONTROL INPUT (SHDN)                                           |                                                                                                            |     |                                        |     |      |
| t <sub>SD(dly)</sub>       | SHUTDOWN entry delay                                          | SHDN↓ (below V <sub>(SHUTF)</sub> ) to FET OFF                                                             | 0.8 | 1                                      | 1.5 | μs   |
| CURRENT LIMI               | Т                                                             |                                                                                                            |     |                                        |     |      |
|                            | Hot-short response time                                       | $I_{(OUT)} > I_{(SCP)}$                                                                                    |     | 1                                      |     | μs   |
| <sup>t</sup> FASTTRIP(dly) | Soft short response                                           | I <sub>(FASTTRIP)</sub> < I <sub>(OUT)</sub> < I <sub>(SCP)</sub>                                          | 2.2 | 3.2                                    | 4.5 | μs   |
| t <sub>CL_PLIM(dly)</sub>  | Maximum duration in current & (power limiting: TPS16632 Only) |                                                                                                            | 129 | 162                                    | 202 | ms   |



#### **Timing Requirements (continued)**

 $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} = \text{T}_{\text{J}} \leq +125^{\circ}\text{C}, \ 4.5 \ \text{V} < \text{V}_{\text{(IN)}} = \text{V}_{\text{(P\_IN)}} < 60 \ \text{V}, \ \text{V}_{\overline{\text{(SHDN)}}} = 2 \ \text{V}, \ \text{R}_{\text{(ILIM)}} = 30 \ \text{k}\Omega, \ \text{IMON} = \text{PGOOD} = \overline{\text{FLT}} = \text{OPEN}, \ \text{C}_{\text{(OUT)}} = 1 \ \text{µF}, \ \text{C}_{\text{(dVdT)}} = \text{OPEN}. \ \text{(All voltages referenced to GND, (unless otherwise noted))}$ 

| ,                             | PARAMETER                                              | TEST CONDITIONS                                                                             | MIN  | NOM  | MAX | UNIT |  |
|-------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------|------|------|-----|------|--|
| t <sub>CL_PLIM_FLT(dly)</sub> | FLT delay in current & (power limiting: TPS16632 Only) |                                                                                             | 1.09 | 1.3  | 1.6 | ms   |  |
| OUTPUT RAMP                   | CONTROL (dVdT)                                         |                                                                                             |      |      |     |      |  |
| t(FASTCHARGE)                 | Output ramp time in fast charging                      | $C_{(dVdT)} = Open, 10\% \text{ to } 90\% \ V_{(OUT)}, C_{(OUT)} = 1 \mu F; V_{(IN)} = 24V$ | 350  | 495  | 700 | μs   |  |
| t <sub>(dVdT)</sub>           | Output ramp time                                       | $C_{(dVdT)} = 22 \text{ nF}, 10\% \text{ to } 90\%$<br>$V_{(OUT)}, V_{(IIN)} = 24V$         |      | 8.35 |     | ms   |  |
| POWER GOOD (                  | PGOOD)                                                 |                                                                                             |      |      |     |      |  |
| t <sub>PGOODR</sub>           | PGOOD delay (deglitch) time                            | Rising edge                                                                                 | 8    | 11.5 | 13  | ms   |  |
| t <sub>PGOODF</sub>           | PGOOD delay (deglitch) time                            | Falling edge                                                                                | 8    | 10   | 13  | ms   |  |
| THERMAL PROTECTION            |                                                        |                                                                                             |      |      |     |      |  |
| t <sub>(TSD_retry)</sub>      | Retry delay in TSD                                     | MODE = GND                                                                                  | 500  | 648  | 800 | ms   |  |
| t <sub>(Treg_timeout)</sub>   | Thermal Regulation Timeout                             |                                                                                             | 1.1  | 1.25 | 1.5 | S    |  |

### 7.7 Typical Characteristics

 $-40^{\circ}\text{C} \leq T_{A} = T_{J} \leq +125^{\circ}\text{C}, \ V_{(IN)} = V_{(P\_IN)} = 24 \ \text{V}, \ V_{(\overline{SHDN})} = 2 \ \text{V}, \ R_{(ILIM)} = 30 \ \text{k}\Omega, \ \text{IMON} = \text{PGOOD} = \overline{\text{FLT}} = \text{OPEN}, \ C_{(OUT)} = 1 \ \mu\text{F}, \ C_{(OUT)} =$  $C_{(dVdT)} = OPEN$ . (Unless stated otherwise)







Figure 2. Overvoltage Clamp Threshold vs Temperature

# TEXAS INSTRUMENTS

#### **Typical Characteristics (continued)**

 $-40 ^{\circ}\text{C} \leq \text{T}_{\text{A}} = \text{T}_{\text{J}} \leq +125 ^{\circ}\text{C}, \ V_{\text{(IN)}} = \text{V}_{\text{(P\_IN)}} = 24 \ \text{V}, \ \text{V}_{\overline{\text{(SHDN)}}} = 2 \ \text{V}, \ \text{R}_{\text{(ILIM)}} = 30 \ \text{k}\Omega, \ \text{IMON} = \text{PGOOD} = \overline{\text{FLT}} = \text{OPEN}, \ \text{C}_{\text{(OUT)}} = 1 \ \mu\text{F}, \ \text{C}_{\text{(dVdT)}} = \text{OPEN}. \ \text{(Unless stated otherwise)}$ 



1600 1400 Input Supply Current (μA) 1200 1000 800 600 400 T<sub>A</sub> = 25 °C  $T_A = 85 \, ^{\circ}C$ 200 T<sub>A</sub> = 125 °C 10 15 20 25 30 35 40 45 50 55 60 Supply Voltage (V)

Figure 3. Input Supply Current vs Supply Voltage in Shutdown

Figure 4. Input Supply Current vs Supply Voltage During Normal Operation





Figure 5. Overload Current Limit vs Temperature







Figure 8. Power Limit, Current Limit vs Supply Voltage

Submit Documentation Feedback

Copyright © 2018–2020, Texas Instruments Incorporated



#### **Typical Characteristics (continued)**

 $-40 ^{\circ}\text{C} \leq \text{T}_{\text{A}} = \text{T}_{\text{J}} \leq +125 ^{\circ}\text{C}, \ V_{\text{(IN)}} = \text{V}_{\text{(P\_IN)}} = 24 \ \text{V}, \ \text{V}_{\overline{\text{(SHDN)}}} = 2 \ \text{V}, \ \text{R}_{\text{(ILIM)}} = 30 \ \text{k}\Omega, \ \text{IMON} = \text{PGOOD} = \overline{\text{FLT}} = \text{OPEN}, \ \text{C}_{\text{(OUT)}} = 1 \ \mu\text{F}, \ \text{C}_{\text{(dVdT)}} = \text{OPEN}. \ \text{(Unless stated otherwise)}$ 





Figure 9. Current Monitor Output vs Output Current

Figure 10. IMON Gain Accuracy at Low Output Current Levels





Figure 11. Maximum Duration in Current and Power Limiting vs Temperature

Figure 12. PGOOD Rising and Falling Delay vs Temperature



Figure 13. Thermal Shutdown Time vs Power Dissipation

# TEXAS INSTRUMENTS

#### 8 Parameter Measurement Information



Figure 14. Timing Waveforms



# 9 Detailed Description

#### 9.1 Overview

The TPS1663x is a family of 60-V industrial eFuses. It provides robust protection for all systems and applications powered from 4.5 V to 60 V. For hot-pluggable boards, the device provides hot-swap power management with inrush current control and programmable output voltage slew rate features using the dVdT pin. Load, source and device protections are provided with many programmable features including overcurrent, overvoltage and undervoltage. The 60-V maximum DC operating and 62-V absolute maximum voltage rating enables system protection from 60-V DC input supply faults from industrial SELV power supplies. The precision overcurrent limit (±7% at 6 A) helps to minimize over design of the input power supply, while the fast response short circuit protection 1us (typical) immediately isolates the faulty load from the input supply when a short circuit is detected.

The TPS16632 device integrate adjustable output power limiting (PLIM) functionality that simplifies the system design requiring compliance in accordance to standards like IEC61010-1 and UL1310.

The device provides precise monitoring of voltage bus for brown-out and overvoltage conditions and asserts fault signal for the downstream system. Its overall threshold accuracy of 2% ensures tight supervision of bus, eliminating the need for a separate supply voltage supervisor chip.

Additional features of the TPS1663x include:

- ±6% current monitor output (IMON) for health monitoring of the system
- A choice of latch off or automatic restart mode response during current limit, Power Limit and thermal fault using MODE pin
- PGOOD indicator output
- Over temperature protection to safely shutdown in the event of an overcurrent event
- De-glitched fault reporting for supply brown-out and overvoltage faults
- Enable/Disable control from an MCU using SHDN pin



#### 9.2 Functional Block Diagram



Submit Documentation Feedback



#### **Functional Block Diagram (continued)**



#### 9.3 Feature Description

#### 9.3.1 Hot Plug-In and In-Rush Current Control

The devices are designed to control the inrush current upon insertion of a card into a live backplane or other "hot" power source. This limits the voltage sag on the backplane's supply voltage and prevents unintended resets of the system power. The controlled start-up also helps to eliminate conductive and radiative interferences. An external capacitor connected from the dVdT pin to GND defines the slew rate of the output voltage at power-on. The fastest output slew rate of 24V/500 µs can be achieved by leaving dVdT pin floating. The inrush current can be calculated using Equation 1.

$$I = C \times \frac{dV}{dT} \ge I(\text{INRUSH}) = C(\text{OUT}) \times \frac{V(\text{IN})}{t_{d}V_{d}T} \tag{1} \label{eq:equation:equation:equation}$$

where

$$t_{dVdT} = 20.8 \times 10^3 \times V_{(IN)} \times C_{(dVdT)}$$
 (2)

Figure 15 illustrates in-rush current control performance of the device during Hot Plug-In.



 $C_{dVdT} = 100 \text{ nF}$   $C_{OUT} = 1000 \text{ }\mu\text{F}$   $R_{ILIM} = 4.02 \text{ }k\Omega$ 

Figure 15. Hot Plug In and Inrush Current Control at 24-V Input

#### 9.3.1.1 Thermal Regulation Loop

The average power dissipation within the eFuse during power up with a capacitive load can be calculated using Equation 3.

$$PD(INRUSH) = 0.5 \times V(IN) \times I(INRUSH)$$
(3)

System designs requiring to charge large output capacitors rapidly may result in an operating point that exceeds the power dissipation versus time boundary limits of the device defined by Figure 13 characteristic curve. This may result in increase in junction temperature beyond the device's maximum allowed junction temperature. To keep the junction temperature within the operating range, the thermal regulation control loop regulates the junction temperature at  $T_{(J\_REG)}$ , 145°C (typical) by controlling the inrush current profile and thereby limiting the power dissipation within the device automatically. An internal 1.25 sec (typical),  $t_{(Treg\_timeout)}$  timer starts from the instance the thermal regulation operation kicks in. If the output does not power up within this time then the internal FET is turned OFF. Subsequent operation of the device depends on the MODE configuration (Auto-Retry or latch OFF) setting as per the Table 1. The maximum time-out of 1.25 sec (typical) in thermal regulation loop operation ensures that the device and the system board does not heat up during steady fault conditions such as wake up with output short-circuit. This scheme ensures reliable power up operation.

Thermal regulation control loop is internally enabled during power up by  $V_{(IN)}$ , UVLO cycling and turn ON using SHDN contol. Figure 16 illustrates performance of the device operating in thermal regulation loop during power up by  $V_{(IN)}$  with a large output capacitor. The Thermal regulation loop gets disabled internally after the power up sequence when the internal FET's gate gets fully enhanced or when the  $t_{(Treg\_timeout)}$  of 1.25 sec (typical) time is elapsed.





Figure 16. Thermal Regulation Loop Response During Power up with Large Capacitive Load

#### 9.3.2 Undervoltage Lockout (UVLO)

The TPS1663x devices feature an accurate  $\pm$  2% adjustable undervoltage lockout functionality. When the <u>voltage</u> at UVLO pin falls below  $V_{(UVLOF)}$  during input undervoltage fault, the internal FET quickly turns off and FLT is asserted. The UVLO comparator has a hysteresis of 78 mV (typical). To set the input UVLO threshold, connect a resistor divider network from IN supply to UVLO terminal to GND as shown in Figure 17. If the Under-Voltage Lock-Out function is not needed, the UVLO terminal must be connected to the IN terminal. UVLO terminal must not be left floating.



Figure 17. UVLO and OVP Thresholds Set by  $R_1$ ,  $R_2$  and  $R_3$ 



#### 9.3.3 Overvoltage Protection (OVP)

The TPS1663x incorporate circuitry to protect the system during overvoltage conditions. The TPS16630 features an accurate  $\pm$  2% adjustable over voltage cut off functionality. A voltage more than  $V_{(OVPR)}$  on OVP pin turns off the internal FET and protects the downstream load. To program the OVP threshold externally, connect a resistor divider from IN supply to OVP terminal to GND as shown in Figure 17. The TPS16632 features an internally fixed 39 V maximum overvoltage clamp  $V_{(OVC)}$  functionality. The TPS16632 clamps the output voltage to  $V_{(OVC)}$ , when the input voltage exceeds 40 V. During the output voltage clamp operation, the power dissipation in the internal MOSFET is PD =  $(V_{(IN)} - V_{(OVC)}) \times I_{(OUT)}$ . Excess power dissipation for a prolonged period can increase the device temperature. To avoid this, the internal FET is operated in overvoltage clamp for a maximum duration of  $t_{OVC(dly)}$ , 162 msec (typical). After this duration, the internal FET is turned OFF and the subsequent operation of the device depends on the MODE configuration (Auto-Retry or latch OFF) setting as per the Table 1.

Figure 18 illustrates the overvoltage cut-off functionality and Figure 19 illustrates the overvoltage clamp functionality. FLT is asserted after a delay of 617 μs (typical) after entering in overvoltage clamp mode and remains asserted until the overvoltage fault is removed.



#### 9.3.4 Overload and Short Circuit Protection

The device monitors the load current by sensing the voltage across the internal sense resistor. The FET current is monitored during start-up and normal operation.

#### 9.3.4.1 Overload Protection

The TPS1663x devices feature accurate overload current limiting and fast short circuit protection feature. If the load current exceeds the programmed current limit  $I_{OL}$ , the device regulates the current through it at  $I_{OL}$  eventually reducing the output voltage. The power dissipation across the device during this operation will be  $(V_{IN}-V_{OUT}) \times I_{OL}$  and this could heat up the device and eventually enter into thermal shutdown. The maximum duration for the over current through the FET is  $t_{CL\_PLIM(clly)}$ , 162 msec (typical). If the thermal shutdown occurs before this time the internal FET turns OFF and the device operates either in auto-retry or latch off mode based on MODE pin configuration in Table 1. Set the current limit using Equation 4

Product Folder Links: TPS1663

$$I_{OL} = \frac{18}{R_{(ILIM)}}$$

where

I<sub>(OL)</sub> is the overload current limit in Ampere

Submit Documentation Feedback

Copyright © 2018–2020, Texas Instruments Incorporated



•  $R_{(ILIM)}$  is the current limit resistor in  $k\Omega$ 

(4)

During the overload current limiting if the overload condition exists for more than  $t_{CL\_PLIM\_FLT(dly)}$ , 1.3 msec (typical), the FLT asserts to warn of impending turnoff of the internal FETs due to the subsequent thermal shutdown event or due to  $t_{CL\_PLIM(dly)}$  timer expiry. The FLT signal remains asserted until the fault condition is removed and the device resumes normal operation. Figure 20 and Figure 21 illustrate Overload current limiting performance.



The TPS1663x devices feature ILIM pin short and open fault detection and protection. The internal FET is turned OFF when ILIM pin is detected short or open to GND and it remains OFF till the ILIM pin fault is removed.

#### 9.3.4.2 Short Circuit Protection

During a transient output short circuit event, the current through the device increases rapidly. As the current-limit amplifier cannot respond quickly to this event due to its limited bandwidth, the device incorporates a fast-trip comparator. The fast-trip comparator architecture is designed for fast turn OFF  $t_{FASTTRIP(dly)} = 1 \mu s$  (typical) with  $t_{(SCP)} = 45$  A of the internal FET during an output short circuit event. The fast-trip threshold is internally set to  $t_{(FASTTRIP)}$ . The fasttrip circuit holds the internal FET off for only a few microseconds, after which the device turns back on slowly, allowing the current-limit loop to regulate the output current to  $t_{(OL)}$ . Then the device functions similar to the overload condition. Figure 22 illustrates output hot-short performance of the device.



Figure 22. Output Hot-Short Response

The fast-trip comparator architecture has a supply line noise immunity resulting in a robust performance in noisy environments. This is achieved by controlling the turn OFF time of the internal FET based on the overcurrent level, I<sub>(FASTTRIP)</sub> through the device. Higher the overcurrent, faster the turn OFF time, t<sub>FASTTRIP(dly)</sub>. At Overload current level in the range of I<sub>FASTTRIP</sub> < I<sub>OUT</sub> < I<sub>SCP</sub> the fast-trip comparator response is 3.2 µs (typical).

#### 9.3.4.2.1 Start-Up With Short-Circuit On Output

When the device is started with short-circuit on the output, the current begins to limit at I<sub>(OL)</sub>. Due to high power dissipation of VIN x I<sub>(OL)</sub> within the device the junction temperature increases. Subsequently, the thermal regulation control loop limits the load current to regulate the junction temperature at T<sub>(J REG)</sub>, 145°C (typical) for a duration of  $t_{\text{(Treg\_timeout)}}$ , 1.25 sec (typical). Subsequent operation of the device depends on the MODE configuration (Auto-Retry or latch OFF) setting as per the Table 1. FLT gets asserted after  $t_{\text{(Treg\_timeout)}}$  and and remains asserted till the output short-circuit is removed. Figure 23 illustrates the behavior of the device in this condition.

(1)



#### **Feature Description (continued)**



Figure 23. Start-Up With Short on Output

#### 9.3.5 Output Power Limiting, PLIM (TPS16632 Only)

In TPS16630, with a fixed overcurrent limit threshold the maximum output power limit increases linearly with supply input. Electrical Industrial process control equipment such as PLC CPU needs to comply with standards like IEC61010-1 and UL1310 for fire safety which require limited energy and power circuits. Limiting the output power becomes a challenge in such high power applications where the operating supply voltage range is wide. The TPS16632 integrate adjustable output power limiting functionality that simplifies the system design requiring compliance in accordance to this standard.

Connect a resistor from PLIM to GND as shown in Figure 24 to set the output power limiting value. If output power limiting is not required then connect PLIM to GND directly. This disables the PLIM functionality.

During an over power load event the TPS16632 limits the output power at the programmed value set by PLIM resistor. This indirectly results in the device operation in current limiting mode with steady state output voltage and current set by the load characteristics and  $P_{LIM} = V_{OUT} \times I_{OUT}$ . Figure 8 shows the output power limit and current limit characteristics of TPS16632 with 100 W power limit setting. The maximum duration for the device in power limiting mode is 162 msec (typical),  $t_{CL\_PLIM(dly)}$ . After this time, the device operates either in auto-retry or latch off mode based on MODE pin configuration in Table 1.

$$P_{(PLIM)} = 1 \times R_{(PLIM)} \tag{5}$$

Here  $P_{(PLIM)}$  is output power limit in watts,  $R_{(PLIM)}$  is the power limit setting resistor in  $k\Omega$ .

During the output power limiting operation,  $\overline{\text{FLT}}$  asserts after a delay of  $t_{\text{CL\_PLIM\_FLT}(dly)}$ . The  $\overline{\text{FLT}}$  signal remains asserted until the over power load condition is removed and the device resumes normal operation. Figure 25 illustrate output power limiting performance of TPS16632 with 100 W setting for class-2 power supply designs .





Figure 24. TPS16632 Typical Application Schematic



 $R_{PLIM} = 100 \; k\Omega \qquad \qquad R_{ILIM} = 3 \; k\Omega \label{eq:RPLIM}$ 

Figure 25. 100 W class 2, Output Power Limiting Response of TPS16632

#### 9.3.6 Current Monitoring Output (IMON)

The TPS1663x devices feature an accurate analog current monitoring output. A current source at IMON terminal is internally configured to be proportional to the current flowing from IN to OUT. This current can be converted into a voltage using a resistor  $R_{(IMON)}$  from IMON terminal to GND terminal. The IMON voltage can be used as a means of monitoring current flow through the system. The maximum voltage  $(V_{(IMON)max})$  for monitoring the current is limited to 4 V. This puts a limitation on maximum value of  $R_{(IMON)}$  resistor and is determined by Equation 6.

 $V(IMON) = [I(OUT) \times GAIN(IMON)] \times R(IMON)$ 

Where,

• GAIN<sub>(IMON)</sub> is the gain factor  $I_{(IMON)}$ : $I_{(OUT)} = 27.9 \mu A/A$  (Typical)

• I<sub>(OUT)</sub> is the load current (6)

Refer to Figure 9 for IMON output versus load current plot. Figure 26 illustrates IMON performance.

Copyright © 2018–2020, Texas Instruments Incorporated





Figure 26. IMON Response During a Load Step

The IMON pin must not have a bypass capacitor to avoid delay in the current monitoring information.

#### 9.3.7 FAULT Response (FLT)

The FLT open-drain output asserts (active low) under the faults events such as undervoltage, overload, power limiting, ILIM pin short and thermal shutdown conditions. The device is designed to eliminate false reporting by using an internal "de-glitch" circuit for fault conditions without the need for an external circuitry. FLT can be left open or connected to GND when not used.

#### 9.3.8 Power Good Output (PGOOD)

The devices feature an open drain Power good (PGOOD) indicator output. PGOOD can be used for enable-disable control of the downstream loads like DC-DC converters. PGOOD goes high when the internal FET's gate is enhanced. It goes low when the internal FET turns OFF during a fault event or when SHDN is pulled low. There is a deglitch of 11.5 msec (typical), t<sub>PGOODR</sub> at the rising edge and 10 msec (typical), t<sub>PGOODF</sub> on falling edge. PGOOD is a rated for 60 V and can be pulled to IN or OUT through a resistor.

#### 9.3.9 IN, P IN, OUT and GND Pins

Connect a minimum of 0.1-µF capacitor across IN and GND. Connect P\_IN and IN together. Do not leave any of the IN and OUT pins un-connected.

#### 9.3.10 Thermal Shutdown

The device has a built-in overtemperature shutdown circuitry designed to protect the internal FET, if the junction temperature exceeds  $T_{(TSD)}$ , 165°C (typical). After the thermal shutdown event, depending upon the mode of fault response configured as shown in Table 1, the device either latches off or commences an auto-retry cycle of 648 msec (typical),  $t_{(TSD\_retry)}$  after  $T_J < [T_{(TSD)} - 11^{\circ}C]$ . During the thermal shutdown, the fault pin FLT pulls low to indicate a fault condition.

#### 9.3.11 Low Current Shutdown Control (SHDN)

The internal and the external FET and hence the load current can be switched off by pulling the  $\overline{SHDN}$  pin below 0.8-V threshold with a micro-controller GPIO pin or can be controlled remotely with an opto-isolator device. The device quiescent current reduces to 21  $\mu$ A (typical) in shutdown state. To assert  $\overline{SHDN}$  low, the pull down must have sinking capability of at least 10  $\mu$ A. To enable the device,  $\overline{SHDN}$  must be pulled up to atleast 2 V. Once the device is enabled, the internal FET turns on with dVdT mode. Figure 27 and Figure 28 illustrate the performance of  $\overline{SHDN}$  control.





#### 9.4 Device Functional Modes

The TPS1663x devices respond differently to overload with MODE pin configurations. The operational differences are explained in Table 1.

**Table 1. Device Operational Differences Under Different MODE Configurations** 

| MODE Pin Configuration | Power Limiting, Over Current fault and Thermal Shutdown Operation                                                                                                           |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Open                   | Active Current limiting for a maximum duration of t <sub>CL_PLIM(dly)</sub> . There after Latches OFF. Latch reset by toggling SHDN or UVLO low to high or power cycling IN |
| Shorted to GND         | Active Current limiting for a maximum duration of $t_{\text{CL\_PLIM}(dly)}$ . There after auto-retries after a delay of $t_{\text{(TSD\_retry)}}$ .                        |



# 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 10.1 Application Information

The TPS1663x is a 60-V eFuse, typically used for Hot-Swap and Power rail protection applications. It operates from 4.5 V to 60 V with programmable current limit, overvoltage, undervoltage protections. The device aids in controlling in-rush current and provides output power limiting for systems such as PLCs, Telecom Radios, Industrial Printers. The device also provides robust protection for multiple faults on the system rail.

The *Detailed Design Procedure* section can be used to select component values for the device. Additionally, a spreadsheet design tool *TPS1663 Design Calculator* is available in the web product folder.

#### 10.2 Typical Application



Figure 29. 20 V - 50 V, 1-A eFuse Protection Circuit for Telecom Radios

#### 10.2.1 Design Requirements

Table 2 shows the Design Requirements for TPS16630.

**Table 2. Design Requirements** 

|                       | DESIGN PARAMETER               | EXAMPLE VALUE |
|-----------------------|--------------------------------|---------------|
| $V_{(IN)}$            | Input voltage range            | 20 V - 50 V   |
| V <sub>(UV)</sub>     | Undervoltage lockout set point | 18 V          |
| V <sub>(OV)</sub>     | Overvoltage cutoff set point   | 55 V          |
| I <sub>(LIM)</sub>    | Overload Current limit         | 1 A           |
| C <sub>OUT</sub>      | Output capacitor               | 100 μF        |
| I <sub>(INRUSH)</sub> | Inrush Current limit           | 300 mA        |

#### 10.2.2 Detailed Design Procedure

#### 10.2.2.1 Programming the Current-Limit Threshold R<sub>(ILIM)</sub> Selection

The R<sub>(ILIM)</sub> resistor at the ILIM pin sets the overload current limit, this can be set using Equation 7.

$$R_{\left(ILIM\right)} = \frac{18}{I_{OL}} = 18k\Omega$$



where

• 
$$I_{LIM} = 1 \text{ A}$$
 (7)

Choose the closest standard 1% resistor value :  $R_{(ILIM)}$  = 18 k $\Omega$ 

#### 10.2.2.2 Undervoltage Lockout and Overvoltage Set Point

The undervoltage lockout (UVLO) and overvoltage trip point are adjusted using an external voltage divider network of  $R_1$ ,  $R_2$  and  $R_3$  connected between IN, UVLO, OVP and GND pins of the device. The values required for setting the undervoltage and overvoltage are calculated by solving Equation 8 and Equation 9.

$$V(\text{OVPR}) = \frac{R_3}{R_1 + R_2 + R_3} \times V(\text{OV})$$
(8)

$$V(UVLOR) = \frac{R_2 + R_3}{R_1 + R_2 + R_3} \times V(UV)$$
(9)

For minimizing the input current drawn from the power supply  $\{I_{(R123)} = V_{(IN)} / (R_1 + R_2 + R_3)\}$ , it is recommended to use higher value resistance for  $R_1$ ,  $R_2$  and  $R_3$ .

However, the leakage current due to external active components connected at resistor string can add error to these calculations. So, the resistor string current,  $I(R_{123})$  must be chosen to be 20x greater than the leakage current of UVLO and OVP pins.

From the device electrical specifications,  $V_{(OVPR)}=1.2~V$  and  $V_{(UVLOR)}=1.2~V$ . From the design requirements,  $V_{(OV)}$  is 55 V and  $V_{(UV)}$  is 18 V. To solve the equation, first choose the value of  $R_3=20.5~k\Omega$  and use Equation 8 to solve for  $(R_1+R_2)=930~k\Omega$ . Use Equation 9 and value of  $(R_1+R_2)$  to solve for  $R_2=43~k\Omega$  and finally  $R_1=887~k\Omega$ .

Choose the closest standard 1% resistor values:  $R_1$  = 887 k $\Omega$ ,  $R_2$  = 43 k $\Omega$ , and  $R_3$  = 20.5 k $\Omega$ .

#### 10.2.2.3 Setting Output Voltage Ramp Time ( $t_{dVdT}$ )

Use Equation 1 and Equation 2 to calculate required  $C_{(dVdT)}$  for achieving an inrush current of 300 mA.  $C_{(dVdT)}$  = 22 nF. Figure 30 and Figure 31 illustrates the inrush current limiting performance during 50 V hot-plug in condition.

#### 10.2.2.3.1 Support Component Selections R<sub>PGOOD</sub> and C<sub>(IN)</sub>

The  $R_{PGOOD}$  serves as pull-up for the open-drain output. The current sink by this pin must not exceed 10 mA (see the *Absolute Maximum Ratings* table). Typical resistance value in the range of 10 k $\Omega$  to 100 k $\Omega$  is recommended for  $R_{PGOOD}$ . Figure 33 and Figure 35 illustrate the power up and power down performance of the system respectively. The  $C_{IN}$  is a local bypass capacitor to suppress noise at the input. A minimum of 0.1  $\mu F$  is recommended for  $C_{(IN)}$ .



#### 10.2.3 Application Curves







# 10.3 System Examples

#### 10.3.1 Simple 24-V Power Supply Path Protection

With the TPS1663x, a simple 24-V power supply path protection can be realized using a minimum of three external components as shown in the schematic diagram in Figure 37. The external components required are: a  $R_{(ILIM)}$  resistor to program the current limit,  $C_{(IN)}$  and  $C_{(OUT)}$  capacitors.



#### System Examples (continued)



Figure 37. TPS16630 Configured for a Simple Power Supply Path Protection

Protection features with this configuration include:

- 39 V (maximum) overvoltage clamp output
- Inrush current control with 24V/500 µs output voltage slew rate
- · Accurate current limiting with Auto-Retry

#### 11 Power Supply Recommendations

The TPS1663x eFuse is designed for the supply voltage range of 4.5 V  $\leq$  V<sub>IN</sub>  $\leq$  60 V. If the input supply is located more than a few inches from the device, an input ceramic bypass capacitor higher than 0.1  $\mu$ F is recommended. Power supply must be rated higher than the current limit set to avoid voltage droops during overcurrent and short circuit conditions.

#### 11.1 Transient Protection

In case of short circuit and overload current limit, when the device interrupts current flow, input inductance generates a positive voltage spike on the input and output inductance generates a negative voltage spike on the output. The peak amplitude of voltage spikes (transients) depends on the value of inductance in series to the input or output of the device. These transients can exceed the *Absolute Maximum Ratings* of the device if steps are not taken to address the issue.

Typical methods for addressing transients include:

- · Minimizing lead length and inductance into and out of the device
- Using large PCB GND plane
- Use of a Schottky diode across the output and GND to absorb negative spikes
- A low value ceramic capacitor ( $C_{(IN)}$  to approximately 0.1  $\mu F$ ) to absorb the energy and dampen the transients.

The approximate value of input capacitance can be estimated with Equation 10.

$$V_{\text{spike}(\text{Absolute})} = V_{\text{(IN)}} + I_{\text{(Load)}} \times \sqrt{\frac{L_{\text{(IN)}}}{C_{\text{(IN)}}}}$$

#### where

- V<sub>(IN)</sub> is the nominal supply voltage
- I(LOAD) is the load current
- L<sub>(IN)</sub> equals the effective inductance seen looking into the source
- C<sub>(IN)</sub> is the capacitance present at the input

(10)



#### **Transient Protection (continued)**

Some applications may require additional Transient Voltage Suppressor (TVS) to prevent transients from exceeding the *Absolute Maximum Ratings* of the device. These transients can occur during positive and negative surge tests on the supply lines. In such applications it is recommended to place at least 1 µF of input capacitor.

The circuit implementation with optional protection components (a ceramic capacitor, TVS and schottky diode) is shown in Figure 38



<sup>\*</sup> Optional components needed for suppression of transients

Figure 38. Circuit Implementation with Optional Protection Components for TPS1663x



#### 12 Layout

#### 12.1 Layout Guidelines

- For all the applications, a 0.1 μF or higher value ceramic decoupling capacitor is recommended between IN terminal and GND.
- High current carrying power path connections must be as short as possible and must be sized to carry at least twice the full-load current. See Figure 39 and Figure 40 for a typical PCB layout example.
- Locate all the TPS1663x family support components R<sub>(ILIM)</sub>, R<sub>(PLIM)</sub>, C<sub>(dVdT)</sub>, R<sub>(IMON)</sub>, UVLO, OVP resistors close to their connection pin. Connect the other end of the component to the GND with shortest trace length.
- The trace routing for the R<sub>(ILIM)</sub>, R<sub>(PLIM)</sub> component to the device must be as short as possible to reduce parasitic effects on the current limit and power limit accuracy. These traces must not have any coupling to switching signals on the board.
- Protection devices such as TVS, snubbers, capacitors, or diodes must be placed physically close to the
  device they are intended to protect, and routed with short traces to reduce inductance. For example, a
  protection Schottky diode is recommended to address negative transients due to switching of inductive loads,
  and it must be physically close to the OUT and GND pins.
- Thermal Considerations: When properly mounted, the PowerPAD package provides significantly greater
  cooling ability. To operate at rated power, the PowerPAD must be soldered directly to the board GND plane
  directly under the device. Other planes, such as the bottom side of the circuit board can be used to increase
  heat sinking in higher current applications.



#### 12.2 Layout Example

- Top Layer
- Bottom layer GND plane
- Top Layer GND Plane
- Via to Bottom Layer



Figure 39. PCB Layout Example with QFN Package with a 2 Layer PCB



#### **Layout Example (continued)**

- Top Layer
- Bottom layer GND plane
- Top Layer GND Plane
- Via to Bottom Layer



Figure 40. Typical PCB Layout Example with HTSSOP Package with a 2 Layer PCB



#### 13 Device and Documentation Support

#### 13.1 Documentation Support

#### 13.1.1 Related Documentation

TPS1663 Design Calculator

# 13.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 13.3 Community Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 13.4 Trademarks

E2E is a trademark of Texas Instruments.

#### 13.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 13.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

#### www.ti.com

#### 14.1 Package Option Addendum

#### 14.1.1 Packaging Information

| Orderable Device | Status (1) | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan (2)                 | Lead/Ball<br>Finish <sup>(3)</sup> | MSL Peak Temp <sup>(4)</sup> | Op Temp (°C) | Device Marking <sup>(5)(6)</sup> |
|------------------|------------|-----------------|--------------------|------|----------------|------------------------------|------------------------------------|------------------------------|--------------|----------------------------------|
| PTPS16630PWPR    | ACTIVE     | HTSSOP          | PWP                | 20   | 2000           | TBD                          | Call TI                            | Call TI                      | -40 to 125   |                                  |
| TPS16630PWPR     | ACTIVE     | HTSSOP          | PWP                | 20   | 2000           | Green<br>(RoHS& no<br>Sb/Br) | CU NIPDAU                          | Level-2-260C-1 YEAR          | -40 to 125   | TPS16630                         |
| TPS16630PWPT     | ACTIVE     | HTSSOP          | PWP                | 20   | 250            | Green<br>(RoHS& no<br>Sb/Br) | CU NIPDAU                          | Level-2-260C-1 YEAR          | -40 to 125   | TPS16630                         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PRE\_PROD Unannounced device, not in production, not available for mass market, nor on the web, samples not available.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.
- (4) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (5) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device
- (6) Multiple Device markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **Package Option Addendum (continued)**

| Orderable Device | Status (1) | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan (2)                 | Lead/Ball<br>Finish <sup>(3)</sup> | MSL Peak Temp <sup>(4)</sup> | Op Temp (°C) | Device Marking <sup>(5)(6)</sup> |
|------------------|------------|-----------------|--------------------|------|----------------|------------------------------|------------------------------------|------------------------------|--------------|----------------------------------|
| TPS16630RGER     | ACTIVE     | VQFN            | RGE                | 24   | 3000           | Green<br>(RoHS& no<br>Sb/Br) | CU NIPDAU                          | Level-2-260C-1 YEAR          | -40 to 125   | TPS16630                         |
| TPS16630RGET     | ACTIVE     | VQFN            | RGE                | 24   | 250            | Green<br>(RoHS& no<br>Sb/Br) | CU NIPDAU                          | Level-2-260C-1 YEAR          | -40 to 125   | TPS16630                         |
| TPS16632RGER     | ACTIVE     | VQFN            | RGE                | 24   | 3000           | Green<br>(RoHS& no<br>Sb/Br) | CU NIPDAU                          | Level-2-260C-1 YEAR          | -40 to 125   | TPS16632                         |
| TPS16632RGET     | ACTIVE     | VQFN            | RGE                | 24   | 250            | Green<br>(RoHS& no<br>Sb/Br) | CU NIPDAU                          | Level-2-260C-1 YEAR          | -40 to 125   | TPS16632                         |



#### 14.1.2 Tape and Reel Information



# TAPE DIMENSIONS K0 P1 B0 B0 W

| ΔΩ | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| AU |                                                           |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |
|    |                                                           |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device       | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS16630PWPR | HTSSOP          | PWP                | 20   | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| TPS16630PWPT | HTSSOP          | PWP                | 20   | 250  | 180.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| TPS16630RGER | VQFN            | RGE                | 24   | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPS16630RGET | VQFN            | RGE                | 24   | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPS16632RGER | VQFN            | RGE                | 24   | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPS16632RGET | VQFN            | RGE                | 24   | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

Product Folder Links: TPS1663





| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS16630PWPR | HTSSOP       | PWP             | 20   | 2000 | 367.0       | 367.0      | 38.0        |
| TPS16630PWPT | HTSSOP       | PWP             | 20   | 250  | 210.0       | 185.0      | 35.0        |
| TPS16630RGER | VQFN         | RGE             | 24   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS16630RGET | VQFN         | RGE             | 24   | 250  | 210.0       | 185.0      | 35.0        |
| TPS16632RGER | VQFN         | RGE             | 24   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS16632RGET | VQFN         | RGE             | 24   | 250  | 210.0       | 185.0      | 35.0        |

Submit Documentation Feedback



**PWP0020T** 



## **PACKAGE OUTLINE**

## PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.
- 5. Features may differ or may not be present.





#### **EXAMPLE BOARD LAYOUT**

#### **PWP0020T**

## PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
  7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
  8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.

  10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



Product Folder Links: TPS1663

Submit Documentation Feedback



#### **EXAMPLE STENCIL DESIGN**

### **PWP0020T**

# $\textbf{PowerPAD}^{^{\mathsf{TM}}}\textbf{TSSOP - 1.2 mm max height}$

SMALL OUTLINE PACKAGE



NOTES: (continued)

- Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- design recommendations.

  12. Board assembly site may have different recommendations for stencil design.





#### **PACKAGE OUTLINE**

# RGE0024H

#### VQFN - 1 mm max height



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions inrpathesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circboard for thermal and mechanical performance.

www.ti.com



#### **EXAMPLE BOARD LAYOUT**

### RGE0024H

VQFN - 1 mm max height



NOTES: (continued)

- This package is designed to be soldered to a thermal pad the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Solder mask tolerances between and around signal pads can vargated on board fabrication site.

www.ti.com

Product Folder Links: TPS1663



#### **EXAMPLE STENCIL DESIGN**

## RGE0024H

VQFN - 1 mm max height



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and roundedrners may offer better paste release. IPC-7525 may have alternate design recommendations..

www.ti.com

PWP (R-PDSO-G20)

## PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

  E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4204104/H



PLASTIC QUAD FLATPACK- NO LEAD



NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations..



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated