



# 19V, 3A, 40µA IQ, High-Efficiency Constant On-Time (COT) Step-Down Converter in 2x3mm QFN Package

### **DESCRIPTION**

The MP2316 is a fully-integrated, high efficiency, synchronous, step-down switch-mode converter, featuring only 40µA quiescent current. This very compact device achieves 3A continuous output current over a wide input supply range with excellent load and line regulation, and can operate with high efficiency over a wide output current load range. It's optimized for battery-operated applications and applications requiring high light load efficiency.

With Constant On-Time control, the MP2316 provides very fast transient response, easy loop design as well as very tight output regulation.

Full protection features include SCP, OCP, UVP, and thermal shutdown.

The MP2316 requires a minimal number of readily available standard external components with a space saving 2mmx3mm 14-pin QFN package.

### **FEATURES**

- 4V to 19V Operating Input Range
- 3A Output Current
- 40µA Quiescent Current
- Output Adjustable from 0.6V
- $90m\Omega/30m\Omega$  High Side/Low Side  $R_{DS(ON)}$  for Internal Power MOSFETs
- Power Good Indicator
- Programmable Soft-Start Time
- Forced PWM or Auto PFM/PWM Mode Selectable
- Programmable Switching Frequency
- Thermal Shutdown
- Short Circuit Protection: Hiccup Mode
- Available in QFN14 (2mmx3mm) Package

### **APPLICATIONS**

- Tablet PCs
- Solid State Drives
- Gaming
- Battery-operated Applications

All MPS parts are lead-free, halogen free, and adhere to the RoHS directive. For MPS green status, please visit MPS website under Quality Assurance.

"MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc.

### TYPICAL APPLICATION



# Efficiency vs. Output Current





# **ORDERING INFORMATION**

| Part Number* | Package          | Top Marking |
|--------------|------------------|-------------|
| MP2316GD     | QFN-14 (2mmx3mm) | See Below   |

\* For Tape & Reel, add suffix -Z (e.g. MP2316GD-Z);

# **TOP MARKING**

AFJY LLL

AFJ: product code of MP2316GD;

Y: year code; LLL: lot number;

# **PACKAGE REFERENCE**





| ABSOLUTE MAXIMUM RATINGS (1)                                                |
|-----------------------------------------------------------------------------|
| V <sub>IN</sub> +21V                                                        |
| V <sub>FREQ/MODE</sub> +21V                                                 |
| $V_{SW}$ $-0.3V$ (-5V<10ns) to $V_{IN}$ +0.3V (23V<10ns)                    |
| $V_{BST}$ $V_{SW}$ +6 $V$                                                   |
| All Other Pins                                                              |
| Continuous Power Dissipation (3)                                            |
| QFN-14 (2mmx3mm)1.8W                                                        |
| Junction Temperature +150°C                                                 |
| Lead Temperature+260°C                                                      |
| Storage Temperature65°C to +150°C                                           |
| Recommended Operating Conditions (4)                                        |
| Supply Voltage V <sub>IN</sub>                                              |
| Output Voltage V <sub>OUT</sub> 0.6V to VIN*D <sub>MAX</sub> <sup>(5)</sup> |
| Operating Junction Temp40°C to +125°C                                       |

| Thermal Resistance (6) | $oldsymbol{	heta}_{JA}$ | $oldsymbol{	heta}$ JC |
|------------------------|-------------------------|-----------------------|
| QFN-14 (2mmx3mm)       | 70                      | 15°C/W                |

- 1) Exceeding these ratings may damage the device
- About the details of EN pin's ABS MAX rating, please refer to Enable control section.
- The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) = (T<sub>A</sub> (MAX)-T<sub>A</sub>)/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.

  About the Dmax, See "Application When Input Voltage is
- Closed to Output Voltage" for more information.
  Measured on JESD51-7, 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 12V,  $T_J$ =-40°C to +125°C (7), typical value is tested at  $T_J$ =+25°C, unless otherwise noted.

| Parameters                                     | Symbol               | Condition                                                              | Min | Тур  | Max | Units           |
|------------------------------------------------|----------------------|------------------------------------------------------------------------|-----|------|-----|-----------------|
| Supply current (shutdown)                      | I <sub>IN</sub>      | V <sub>EN</sub> = 0V                                                   |     | 0.1  | 1   | μA              |
| Supply current (quiescent)                     | lα                   | V <sub>EN</sub> = 5V, T <sub>J</sub> = 25°C,<br>V <sub>FB</sub> = 0.9V |     | 40   | 55  | μA              |
| VIN under-voltage lockout threshold rising     | INUV <sub>Vth</sub>  |                                                                        | 3.5 | 3.7  | 3.9 | V               |
| VIN under-voltage lockout threshold hysteresis | INUV <sub>HYS</sub>  |                                                                        |     | 200  |     | mV              |
| HS switch-on resistance                        | HS <sub>RDS-ON</sub> |                                                                        |     | 90   |     | mΩ              |
| LS switch-on resistance                        | LS <sub>RDS-ON</sub> |                                                                        |     | 30   |     | mΩ              |
| Switch leakage                                 | SWLKG                | $V_{EN} = 0V$ , $V_{SW} = 0V$ or 12V                                   |     | 0    | 1   | μA              |
| High Side FET Current limit (8)                | ILIMIT_HS            | Duty=10%                                                               | 5   |      |     | Α               |
| Low Side FET Current limit                     | ILIMIT_LS            | Force PWM Mode, Sink Current                                           |     | 1.5  |     | А               |
| One-Shot on time <sup>(8)</sup>                | Ton                  | R <sub>FREQ</sub> =180k from<br>FREQ/MODE Pin to VIN                   |     | 230  |     | ns              |
| Minimum on time <sup>(8)</sup>                 | T <sub>ON_min</sub>  |                                                                        |     | 90   |     | ns              |
| Minimum off time                               | Toff_min             |                                                                        |     | 150  |     | ns              |
| Feedback voltage                               | V <sub>FB</sub>      | T <sub>J</sub> = 25°C                                                  | 594 | 600  | 606 | mV              |
| T eedback voltage                              | A ER                 | T <sub>J</sub> =-40°C to +125°C                                        | 591 | 600  | 609 | IIIV            |
| Feedback current                               | I <sub>FB</sub>      | V <sub>FB</sub> = 700mV                                                |     | 10   | 50  | nA              |
| Soft start current                             | Iss                  |                                                                        | 4   | 8    | 11  | μΑ              |
| EN Input High Voltage                          | V <sub>EN_H</sub>    |                                                                        | 1.6 |      |     | V               |
| EN Input Low Voltage                           | V <sub>EN_L</sub>    |                                                                        |     |      | 0.4 | V               |
| EN input current                               | I <sub>EN</sub>      | V <sub>EN</sub> = 2V                                                   |     | 2    |     | μA              |
| Ert input duriont                              |                      | V <sub>EN</sub> = 0V                                                   |     | 0    |     |                 |
| Power-good rising threshold                    | PG <sub>Vth-Hi</sub> |                                                                        |     | 0.9  |     | V <sub>FB</sub> |
| Power-good falling threshold                   | PG <sub>Vth-Lo</sub> |                                                                        |     | 0.85 |     | $V_{FB}$        |
| Power-good delay                               | PG⊤d                 |                                                                        |     | 140  |     | μs              |
| Power-good sink current capability             | $V_{PG}$             | Sink 1mA                                                               |     |      | 0.4 | V               |
| Power-good leakage current                     | I <sub>PG_LEAK</sub> | V <sub>PG</sub> = 3.3V                                                 |     |      | 50  | nA              |
| Thermal shutdown (8)                           | T <sub>SD</sub>      |                                                                        |     | 150  |     | °C              |
| Thermal shutdown hysteresis (8)                | T <sub>SD-HYS</sub>  |                                                                        |     | 20   |     | °C              |

<sup>7)</sup> Not tested in production. Guaranteed by over-temperature correlation.8) Guaranteed by design and engineering sample characterization.



### TYPICAL PERFORMANCE CHARACTORISTICS









0.3 I<sub>OUT</sub>=3A I<sub>OUT</sub>=0.1A 0.2 REGULATION 0.1 0 I<sub>OUT</sub>=1.5A -0.1 -0.2 -0.3 -0.4 10 12 14 16 18 20 INPUT VOLTAGE (V)









Vin UVLO vs. Temperature



0

1.5



# TYPICAL PERFORMANCE CHARACTORISTICS (continued)

 $V_{\text{IN}}$ =12V,  $V_{\text{OUT}}$ =1.2V, L=2.2 $\mu$ H,  $T_{\text{A}}$ =25°C, unless otherwise noted.

# Max Frequency vs. Input Voltage



# Case Temperature Rise vs. I<sub>OUT</sub>



# Case Temperature Rise vs. I<sub>OUT</sub>



LOAD CURRENT (A)



# TYPICAL PERFORMANCE CHARACTORISTICS (continued)

 $V_{\text{IN}}$ =12V,  $V_{\text{OUT}}$ =1.2V, L=2.2 $\mu$ H,  $T_{\text{A}}$ =25°C, unless otherwise noted.









# TYPICAL PERFORMANCE CHARACTORISTICS (continued)

 $V_{\text{IN}}$ =12V,  $V_{\text{OUT}}$ =1.2V, L=2.2 $\mu$ H,  $T_{\text{A}}$ =25°C, unless otherwise noted.









# **TYPICAL PERFORMANCE CHARACTORISTICS** (continued)

 $V_{\text{IN}}\text{=}12V,\,V_{\text{OUT}}\text{=}1.2V,\,L\text{=}2.2\mu\text{H},\,T_{\text{A}}\text{=}25^{\circ}\text{C},\,\text{unless otherwise noted}.$ 

### **Load Transient**





# **PIN FUNCTIONS**

| Package<br>Pin # | Name      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1,12             | GND       | System Ground. These pins are the reference ground for the regulated output voltage, and require special consideration during PCB layout.                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2, 13            | SW        | Switch output. Connect using wide PCB traces.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 3, 14            | VIN       | Supply Voltage. The MP2316 operates from a +4V to +19V input rail. C1 is needed to decouple the input rail. Use wide PCB traces and multiple vias to make the connection.                                                                                                                                                                                                                                                                                                                                                                            |
| 4                | FREQ/MODE | Frequency set during CCM operation. Connect a resistor to VIN to set the switching frequency and part works at forced PWM mode. Connect a resistor to GND to set the switching frequency and part works at auto PFM/PWM mode. Don't float this pin.                                                                                                                                                                                                                                                                                                  |
| 5                | PG        | Power-Good Output. The output of this pin is an open drain that goes high if the output voltage is higher than 90% of the nominal voltage. There is a 40µs delay between when FB $\geq$ 90% and when the PG pin goes high. Note: If PG is pulled up to an external voltage, PG will not de-assert (Logic low) if EN is low or if input power is off. It is recommended that PG is pulled up to VCC pin and in this case PG will de-assert (Logic low) when EN is Low or if input power is off. Refer to Applications section for additional details. |
| 6                | SS        | Soft start. Connect a capacitor across SS and GND to set the soft-start time to avoid start up inrush current.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 7                | FB        | Feedback. Sets the output voltage when connected to the tap of an external resistor divider that is connected between output and GND.                                                                                                                                                                                                                                                                                                                                                                                                                |
| 8                | CR        | Internal Ramp Adjust. Connect a capacitor from VOUT to this pin to adjust the internal ramp amplitude. This can be used to improve the transient performance.                                                                                                                                                                                                                                                                                                                                                                                        |
| 9                | EN        | EN = 1 to enable the MP2316. For automatic start-up, connect EN pin to VIN with a pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 10               | BST       | Bootstrap requires a capacitor connected between SW and BST pins to form a floating supply across the high-side switch driver.                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 11               | VCC       | Internal Bias Supply. Internal 5V LDO output. Decouple with a $1\mu F$ ceramic capacitor as close to the pin as possible.                                                                                                                                                                                                                                                                                                                                                                                                                            |



# **FUNCTIONAL BLOCK DIAGRAM**



Figure 1—Functional Block Diagram



### **OPERATION**

### **PWM Operation**

The MP2316 is a fully-integrated, synchronous, rectified, step-down switch converter. The device uses constant-on-time (COT) control to provide fast transient response and easy loop compensation. Figure 2 shows the simplified ramp compensation block in MP2316, at the beginning of each cycle, the high-side MOSFET (HS-FET) turns ON whenever the ramp voltage ( $V_{\text{Ramp}}$ ) is lower than the error amplifier output voltage ( $V_{\text{EAO}}$ )—which indicates insufficient output voltage. The input voltage and the frequency-set resistor determine the high-side MOSFET turn-on timer ( $T_{\text{ON}}$ ).

After the ON period elapses, the HS-FET enters the OFF state. By cycling HS-FET between the ON and OFF states, the converter regulates the output voltage. The integrated low-side MOSFET (LS-FET) turns on when the HS-FET is in its OFF state to minimize the conduction loss.

Shoot-through occurs when there is both HS-FET and LS-FET are turned on at the same time, causing a dead short between input and GND. Shoot-through dramatically reduces efficiency, and the MP2316 avoids this by internally generating a dead-time (DT) between HS-FET is off and LS-FET is on, LS-FET is off and HS-FET is on. The device enters either heavy-load operation or light-load operation depending on the output current.



Figure 2—Simplified Ramp Compensation Block

### **MODE Selection**

As shown in Figure 3, connecting a resistor (R6) from FREQ/MODE pin to VIN can set the switching frequency and meanwhile, the part will

work at forced PWM mode. Connect a resistor (R7) from FREQ/MODE pin to GND can set the switching frequency and meanwhile the part works at auto PFM/PWM mode.



Figure 3—Mode Selection

### **Switching Frequency**

MP2316 uses constant-on-time (COT) control and there is no dedicated oscillator in the IC. The input voltage is feed-forwarded to the on-time one-shot timer through the frequency resistor, the duty ratio is kept as  $V_{\text{OUT}}/V_{\text{IN}}$ , and the switching frequency is fairly constant over the input voltage range. The approximate typical switching frequency can be determined with the following equation:

$$F_{SW}(KHz) = \frac{10^{6}}{T_{on}(ns) \times \frac{V_{IN}(V)}{V_{OUT}(V)}}$$
(1)

T<sub>ON</sub> will be slightly different at Forced PWM mode and Auto PFM/PWM mode. The approximate typical Ton formula is shown below: Forced PWM mode:

$$T_{ON\_PWM} = \frac{14.5 \times R_{FREQ}(k\Omega)}{V_{IN}(V) - 0.4} + T_{DELAY\_PWM}(ns) \quad (2)$$

Auto PFM/PWM mode,

$$T_{ON\_PFM} = \frac{13 \times R_{FREQ}(k\Omega)}{V_{IN}(V) - 0.4} + T_{DELAY\_PFM}(ns) \quad (3)$$

Where  $T_{DELAY\_PWM}$  and  $T_{DELAY\_PFM}$  are the comparator delay, and the typical value equals approximately 15ns and 10ns respectively

When part enters CCM mode, the duty ratio will change slightly from light load to full load due to power loss. So the frequency will change a little from light load to full load even in CCM mode. Because of the minimum on time and minimum off time, switching frequency is limited. The



maximum frequency can be calculated by the following equations, choose the lower value of them as the maximum frequency:

$$F_{\text{SW-max}}(KHz) = \frac{10^{6}}{T_{\text{on-min}}(ns) \times \frac{V_{IN}(V)}{V_{OUT}(V)}}$$
 (4)

$$F_{\text{SW-max}}(\text{KM-b}) = \frac{(V_{\text{IN}}(\text{V}) - V_{\text{OUT}}(\text{V})) \times 10^{6}}{T_{\text{off-min}}(\text{ns}) \times V_{\text{IN}}(\text{V})}$$
(5)

Where Ton-min typical value is 90ns and Toffmin typical value is 150ns. For example, VIN=12V, Vout=1.2V, the maximum frequency we can set is about 1.1MHz. MP2316 is optimized to operate at high switching frequency with high efficiency. High switching frequency makes it possible to use small-sized LC filter components to save system PCB space.

### **Forced PWM Operation**



Figure 4—Force PWM Operation

When the MP2316 works in Forced PWM, the MP2316 enters continuous-conduction mode (CCM) where the HS-FET and LS-FET repeat the on/off operation, even if the inductor current goes to zero or negative value. The switching frequency (F<sub>SW</sub>) is fairly constant. Figure 4 shows the timing diagram during this operation.

### **Light-Load Operation**

When the MP2316 works in auto PFM/PWM mode and during light-load operation—the MP2316 automatically reduces the switching frequency to maintain high efficiency, and the inductor current drops near zero. When the inductor current reaches zero, the LS-FET driver goes into tri-state (high Z). Hence, the output capacitors discharge slowly to GND through LS-FET, R1, and R2. This operation greatly

improves device efficiency when the output current is low.



Figure 5—Light Load Operation

Light-load operation is also called skip mode because the HS-FET does not turn on as frequently as during heavy-load conditions. The frequency at which the HS-FET turns on is a function of the output current—as the output current increases, the time period that the current modulator regulates becomes shorter, and the HS-FET turns on more frequently. The switching frequency increases in turn. The output current reaches the critical level when the current modulator time is zero, and can be determined using the following equation:

$$I_{\text{OUT}} = \frac{(V_{\text{IN}} - V_{\text{OUT}}) \times V_{\text{OUT}}}{2 \times L \times F_{\text{SW}} \times V_{\text{IN}}}$$
 (6)

The device reverts to PWM mode once the output current exceeds the critical level. After that, the switching frequency stays fairly constant over the output current range.

# Application When Input Voltage is Close to Output Voltage.

MP2316 extends the on time when output voltage loses regulation when input voltage is close to output voltage. The switching frequency drops correspondingly in order to achieve larger duty cycle to keep output regulated. If the Vin is very close to Vout, Ton extension circuit will force MP2316 working in PWM mode with higher than expected frequency. Increasing Vin to certain level, part will exit this mode. Refer to Figure 6, MP2316 can work at auto PFM/PWM mode when Vin is above the curve. If auto PFM/PWM mode is required at input voltage below the curve, use Enable startup instead of input voltage startup.





Figure 6—V<sub>IN</sub> startup min V<sub>IN</sub> vs. V<sub>OUT</sub> to guarantee auto PFM/PWM mode work well Floating Driver and Bootstrap Charging

An external bootstrap capacitor powers the floating power MOSFET driver. This floating driver has its own UVLO protection. This UVLO's rising threshold is 2.2V with a hysteresis of 150mV. The bootstrap capacitor voltage is regulated internally by  $V_{\text{IN}}$  through D1, M1, Cb, L1 and C2A (Figure 7). If  $(V_{\text{IN}}\text{-}V_{\text{SW}})$  exceeds 5V, U1 will regulate M1 to maintain a 5V BST voltage across Cb.



Figure 7—Bootstrap Charging Circuit Ramp with small ESR Output Capacitor

When the output capacitors are ceramic ones, the ESR ripple is not high enough to stabilize the system, the external ramp compensation is needed.



Figure 8—Simplified External Ramp Circuit in PWM Mode with Small ESR Cap

Figure 8 shows a simplified external ramp compensation for PWM mode. Chose the external ramp Cr to meet the following condition:

$$\frac{1}{2\pi \times F_{sw} \times C_r} < \frac{1}{5} R_{FB}$$
 (7)

Where, R<sub>FB</sub> is set to 90k internally. Then:

$$I_{Rramp} = I_{Cr} + I_{RFB} \approx I_{Cr}$$
 (8)

And the Vramp on the V<sub>CR</sub> can be estimated as:

$$V_{ramp} = \frac{V_{in} - V_{out}}{R_{ramp} \times C_r} \times T_{on}$$
 (9)

Where, R<sub>ramp</sub> is set to 900k internally.

As can be seen from equation 9, if there is instability in PWM mode, we can reduce Cr. If Cr cannot be reduced further due to limitation from equation 7, then we can add an external resistor between SW and CR to reduce the equivalent Rramp. Typically set Vramp to about 20-40mV for a stable PWM operation.

Table 1 below is recommended Cr value for different output voltages. The recommended Cr value in Table 1 is based on 500kHz switching frequency, selected output inductor and  $22\mu F$  output capacitors.



Table 1—Cr Selection for Common Output Voltages

| V(\)    | Cr(pF |                      | oF)                 |
|---------|-------|----------------------|---------------------|
| Vout(V) | L(µH) | V <sub>IN</sub> =12V | V <sub>IN</sub> =5V |
| 1.0     | 2.2   | 82                   | 82                  |
| 1.2     | 2.2   | 100                  | 100                 |
| 1.5     | 3.3   | 120                  | 82                  |
| 1.8     | 3.3   | 120                  | 56                  |
| 2.5     | 3.3   | 150                  | 56                  |
| 3.3     | 4.7   | 150                  | 56                  |
| 5       | 4.7   | 100                  | 56(8)               |

#### Notes:

9) When VOUT=5V, VIN should be higher than 6V.

Cr value may need change with different input voltage, output voltage, output inductor, output capacitor and frequency set. If the design spec is not the same as Table 1 spec, Cr value is needed to be adjusted accordingly. Take equation 9 as design guide.

In skip mode, the stability mainly determined by the ripple of  $V_{\text{EAO}}$ , a reasonable Vramp chosen in PWM operation is generally ok for skip mode.

### **Soft Start**

MP2316 employs a soft start (SS) mechanism to ensure smooth output ramping during power up. When the EN pin goes high, an internal current source (8 $\mu$ A) charges up the SS capacitor. The SS capacitor voltage takes over the REF voltage to the PWM comparator. The output voltage smoothly ramps up with the SS voltage. Once SS voltage rises above the V<sub>REF</sub>, it continues to ramp up REF voltage takes over. At this point, the soft start finishes and it enters steady state operation.

The SS capacitor value can be determined as follows:

$$C_{ss}(nF) = \frac{T_{ss}(ms) \times I_{ss}(uA)}{V_{RFF}(V)}$$
 (10)

If the output capacitance is large value, it is not recommended to set the SS time too short. Otherwise, it's easy to hit the current limit during SS. A minimum value of 4.7nF is recommended if the output capacitance is larger than 330µF.

### **Pre-bias startup**

The MP2316 has been designed for monotonic startup into pre-biased loads. If the output is pre-biased to a certain voltage during startup, the BST voltage will be refreshed and charged, the voltage on the soft-start capacitor will be charged too. If BST voltage exceeds its rising threshold voltage and Soft-start capacitor voltage exceeds the sensed output voltage at the FB pin, the part starts to work.

### Power-Good (PG)

The PG pin is an open drain output. PG requires a pull up resistor (eg. 100k). PG pin is pulled to GND before SS is ready. After FB voltage reaches 90% of  $V_{REF}$ , the PG pin is pulled high after a 40µs delay. When the FB voltage drops below 85% of  $V_{REF}$ , the PG pin will be pulled low.

Note: If PG is pulled up to an external voltage, PG will not de-assert (Logic low) if EN is low or if Vin < 0.8V (typ). If PG is pulled up to the VCC pin, PG will de-assert (Logic low) if either EN is Low or if Vin < 0.8V (typ). If connecting two or more PG together, please refer to Application section.

# Over-Current Protection (OCP) and Short-Circuit Protection (SCP)

MP2316 has cycle-by-cycle over-current limit control. During HS-FET ON state, the inductor current is monitored. When the sensed inductor current hits the peak current limit, the HS limit comparator (shown in Figure 1) is triggered, the device enters over-current protection mode immediately, turns off HS-FET and turns on LS-FET. Meanwhile, the output voltage drops until VFB is below the under-voltage (UV) threshold—typically 50% below the reference. Once UV is triggered, the MP2316 enters hiccup mode to periodically restart the part.

During over-current protection, the device tries to recover from over-current fault with hiccup mode, that means the chip will disable output power stage, discharge soft-start cap and then automatically try to soft-start again. If the over-current condition still holds after soft-start ends, the device repeats this operation cycle till over-current condition disappears and then output rises back to regulation level. The OCP is non-latch protection.



### **Enable Control**

EN is a digital control pin that turns the regulator on and off. Drive EN high to turn on the regulator; drive it low to turn it off. An internal  $1M\Omega$  resistor from EN to GND allows EN to be floated to shut down the chip.

The EN pin is clamped internally using a 6.5V series-Zener-diode. Connecting the EN input pin through a pullup resistor to the voltage on the  $V_{IN}$  pin. The pull up resistance needs to be large enough to limit the EN pin current less than  $100\mu A$ . For example, with 12V connected to Vin,  $R_{PULLUP} \geqslant (12V-6.5V) \div 100\mu A = 55k\Omega$ .

Connecting the EN pin directly to a voltage source without any pullup resistor requires limit the amplitude of the voltage less than 6V to prevent damage to the Zener diode.

### **UVLO** protection

MP2316 has under-voltage lock-out protection (UVLO). When the input voltage is higher than the UVLO rising threshold voltage, the MP2316 powers up. It shuts off when the input voltage is lower than the UVLO falling threshold voltage. This is non-latch protection.

### **Thermal Shutdown**

The MP2316 employs thermal shutdown by internally monitoring the junction temperature of the IC. If the junction temperature exceeds the threshold value (typically 150°C), the converter shuts off. This is non-latch protection. There is about 20°C hysteresis. Once the junction temperature drops below 130°C, it initiates start up.



### APPLICATION INFORMATION

### **COMPONENT SELECTION**

### **Setting the Output Voltage**

The external resistor divider is used to set the output voltage. First, choose a value for R2. R2 should be chosen reasonably, a small R2 will lead to considerable quiescent current loss while too large R2 makes the FB noise sensitive. It is recommended to choose a value within for R2. Typically, set the current through R2 between will make a good balance between system stability and also the no load loss. Then R1 is determined as follow:

$$R1 = \frac{V_{OUT} - V_{REF}}{V_{REF}} \times R2$$
 (11)

Where the  $V_{\text{REF}}$  is 0.6V typically. The feedback circuit is shown as Figure 9.



Figure 9—Feedback Network

Table 2 lists the recommended resistors value for common output voltages.

Table 2—Resistor Selection for Common Output Voltages<sup>(9)</sup>

| V <sub>OUT</sub> (V) | R1(kΩ) | R2(kΩ) |
|----------------------|--------|--------|
| 1.0                  | 27     | 40.2   |
| 1.2                  | 40.2   | 40.2   |
| 1.5                  | 60.4   | 40.2   |
| 1.8                  | 80.6   | 40.2   |
| 2.5                  | 127    | 40.2   |
| 3.3                  | 182    | 40.2   |
| 5                    | 294    | 40.2   |

### Notes:

10) The feedback resistors in table 2 are optimized for 500kHz switching frequency. The detailed schematics are shown on the typical application circuit section.

### **Setting the Frequency**

Refer to Mode selection section. Set the forced PWM mode switching frequency by connecting a resistor R6 from VIN to FREQ/MODE pin and leaving R7 NS. The R6 is determined as follows:

$$R6(k\Omega) = \frac{\left[\frac{Vo \times 10^6}{F_{SW}(kHz) \times V_{IN}} - T_{Delay\_PWM}(ns)\right] \cdot \left(V_{IN} - 0.4\right)}{14.5} \quad (12)$$

Where  $T_{Delay\_PWM}$  is about 15ns.



Figure 10—R6 vs. Forced PWM Mode Switching Frequency

Set the auto PFM/PWM mode switching frequency by connecting a resistor R7 from FREQ/MODE pin to ground and leaving R6 NS. The R7 is determined as follow:

$$R7(k\Omega) = \frac{\left[\frac{Vo \times 10^6}{F_{\text{SW}}(\text{kHz}) \times V_{\text{IN}}} - T_{\text{Delay\_PFM}}(\text{ns})\right] \cdot \left(V_{\text{IN}} - 0.4\right)}{13} \quad (13)$$

Where  $T_{Delay\_PFM}$  is about 10ns.



FREQUENCY (MHz)

Figure 11—R7 vs. Auto PFM/PWM Mode Switching Frequency



Equation 12 and 13 are the typical switching frequency calculation formula. The actually frequency will change a little at different load currents and different input voltages as described before.

### Selecting the Inductor

The inductor is necessary to supply constant current to the output load while being driven by the switched input voltage. A larger-value inductor will result in less ripple current that will result in lower output ripple voltage. However, a larger-value inductor will have a larger physical footprint, higher series resistance, and/or lower saturation current. A good rule for determining the inductance value is to design the peak-to-peak ripple current in the inductor to be in the range of 30% to 40% of the maximum output current, and that the peak inductor current is below the maximum switch current limit. The inductance value can be calculated by:

$$L = \frac{V_{OUT}}{F_{SW} \times \Delta I_L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (14)

Where  $\Delta I_{L}$  is the peak-to-peak inductor ripple current.

The inductor should not saturate under the maximum inductor peak current, where the peak inductor current can be calculated by:

$$I_{LP} = I_{OUT} + \frac{V_{OUT}}{2F_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (15)

### **Selecting the Input Capacitor**

The input current to the step-down converter is discontinuous and therefore requires a capacitor to supply the AC current to the step-down converter while maintaining the DC input voltage. Ceramic capacitors are recommended for best performance and should be placed as close to the VIN pin as possible. Capacitors with X5R and X7R ceramic dielectrics are recommended because they are fairly stable with temperature fluctuations.

The capacitors must also have a ripple current rating greater than the maximum input ripple current of the converter. The input ripple current can be estimated as follows:

$$I_{CIN} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})}$$
 (16)

The worst-case condition occurs at  $V_{IN}$  =  $2V_{OUT}$ , where:

$$I_{CIN} = \frac{I_{OUT}}{2} \tag{17}$$

For simplification, choose the input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitance value determines the input voltage ripple of the converter. If there is an input voltage ripple requirement in the system, choose the input capacitor that meets the specification.

The input voltage ripple can be estimated as follows:

$$\Delta V_{IN} = \frac{I_{OUT}}{F_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}}) \qquad (18)$$

Under worst-case conditions where  $V_{IN} = 2V_{OUT}$ :

$$\Delta V_{IN} = \frac{1}{4} \times \frac{I_{OUT}}{F_{SW} \times C_{IN}}$$
 (19)

### **Selecting the Output Capacitor**

The output capacitor is required to maintain the DC output voltage. Ceramic or POSCAP capacitors are recommended. The output voltage ripple can be estimated as:

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{F_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times (R_{\text{ESR}} + \frac{1}{8 \times F_{\text{SW}} \times C_{\text{OUT}}}) \quad (20)$$

In the case of ceramic capacitors, the impedance at the switching frequency is dominated by the capacitance. The output voltage ripple is mainly caused by the capacitance. For simplification, the output voltage ripple can be estimated as:

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times F_{\text{SW}}^2 \times L \times C_{\text{OUT}}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}})$$
 (21)

The output voltage ripple caused by ESR is very small. Therefore, an external ramp is needed to stabilize the system. The external ramp can be generated through the capacitor Cr.

In the case of POSCAP capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated as:



$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{F_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times R_{\text{ESR}}$$
 (22)

Besides considering the output ripple, chose larger output capacitor also can get better load transient response, but maximum output capacitor limitation should be also considered in design application. If the output capacitor value is too high, the output voltage can't reach the design value during the soft-start time, and then it will fail to regulate. The maximum output capacitor value  $C_{o\_max}$  can be limited approximately by:

$$C_{\text{O\_MAX}} = (I_{\text{LIM\_AVG}} - I_{\text{OUT}}) \times T_{\text{ss}} / V_{\text{OUT}}$$
 (23)

Where,  $I_{\text{LIM\_AVG}}$  is the average start-up current during soft-start period.  $T_{ss}$  is the soft-start time.

### PG Pull-Up

It is recommended that PG is pulled up to VCC for proper operation. If PG is pulled up to external voltage or if connecting two or more PG together, connect a diode from PG to EN as shown in Fig.12 and Fig.13. In this case PG will de-assert low when EN signal is low. But PG will not de-assert low when input power is off and EN signal is high condition.



Figure 12: PG Pull up to external power supply with enable control signal --- Single PG Output



Figure 13: PG Pull up to external power supply with enable control signal --- PG parallel Output

### **External Bootstrap Diode**

BST voltage may become insufficient at some particular conditions. In this case an external bootstrap diode can enhance the efficiency of the regulator and help to avoid BST voltage insufficient at light load PFM operation. The BST voltage insufficient is more likely to happen at given either of the following conditions:

V<sub>IN</sub> is low

• Duty cycle is large: 
$$D = \frac{V_{OUT}}{V_{IN}} > 65\%$$

In these cases, if BST voltage insufficient happens the output ripple voltage may become extremely large at light load condition or bad efficiency at heavy load condition, add an external BST diode from the VCC pin to BST pin, as shown in Figure 14.



Figure 14: Optional External Bootstrap Diode
The recommended external BST diode is IN4148.



### **PC Board Layout**

Proper layout of the switching power supplies is very important, and sometimes critical for proper function. Poor layout design can result in poor line or load regulation and stability issues. Please follow these guidelines and take Figure 15 as reference:

- 1) The high current paths (GND, IN and SW) should be placed very close to the device with short, direct and wide traces.
- 2) The input capacitor needs to be as close as possible to the IN and GND pins.
- 3) The Mode/Frequency circuit should be placed closed to the part.
- 4) The external feedback resistors should be placed next to the FB pin.
- 5) Keep the switching node SW short and away from the feedback network.

In order to have better performances, it is better to use four layers boards. Figure 15 shows the top and bottom layers (Inner 1 and Inner 2 are all GND).





Figure 15— Sample Board Layout

### **Design Example**

A design example is provided below when the ceramic capacitors are applied:

| V <sub>IN</sub>  | 12V  |
|------------------|------|
| V <sub>OUT</sub> | 1.2V |
| lout             | 3A   |

The detailed application schematic is showed in Figure 17. The typical performance and waveforms have been showed in the Typical Characteristics Section. For more devices applications, please refer to the related Evaluation Board Datasheet.



### TYPICAL APPLICATION CIRCUITS



### Note:

- a. Use R6=130k and not use R7 to set forced PWM, Use R7=147k and not use R6 to set auto PFM/PWM. The recommended R6, R7 value are basing on equation 12, 13 and optimized according to test result.
- b. Recommend to pull-up PG to IC VCC pin. If need pull-up PG to external power supply, please refer to the PG description in application information section.

Figure 16— V<sub>IN</sub>=12V, V<sub>OUT</sub>=1.0V, I<sub>OUT</sub>=3A, F<sub>S</sub>=500kHz



- a. Use R6=158k and not use R7 to set forced PWM, Use R7=180k and not use R6 to set auto PFM/PWM. The recommended R6, R7 value are basing on equation 12, 13 and optimized according to test result.
- b. Recommend to pull-up PG to IC VCC pin. If need pull-up PG to external power supply, please refer to the PG description in application information section.

Figure 17— V<sub>IN</sub>=12V, V<sub>OUT</sub>=1.2V, I<sub>OUT</sub>=3A, F<sub>S</sub>=500kHz





#### Note:

- a. Use R6=196k and not use R7 to set forced PWM, Use R7=220k and not use R6 to set auto PFM/PWM. The recommended R6, R7 value are basing on equation 12, 13 and optimized according to test result.
- b. Recommend to pull-up PG to IC VCC pin. If need pull-up PG to external power supply, please refer to the PG description in application information section.

Figure 18—  $V_{IN}$ =12V,  $V_{OUT}$ =1.5V,  $I_{OUT}$ =3A,  $F_{S}$ =500kHz



- a. Use R6=243k and not use R7 to set forced PWM, Use R7=255k and not use R6 to set auto PFM/PWM. The recommended R6, R7 value are basing on equation 12, 13 and optimized according to test result.
- b. Recommend to pull-up PG to IC VCC pin. If need pull-up PG to external power supply, please refer to the PG description in application information section.

Figure 19— V<sub>IN</sub>=12V, V<sub>OUT</sub>=1.8V, I<sub>OUT</sub>=3A, F<sub>S</sub>=500kHz





#### Note:

- a. Use R6 =348k and not use R7 to set forced PWM, Use R7= 360k and not use R6 to set auto PFM/PWM. The recommended R6, R7 value are basing on equation 12, 13 and optimized according to test result.
- b. Recommend to pull-up PG to IC VCC pin. If need pull-up PG to external power supply, please refer to the PG description in application information section.

Figure 20—  $V_{IN}$ =12V,  $V_{OUT}$ =2.5V,  $I_{OUT}$ =3A,  $F_{S}$ =500kHz



- a. Use R6=453k and not use R7 to set forced PWM, Use R7=499k and not use R6 to set auto PFM/PWM. The recommended R6, R7 value are basing on equation 12, 13 and optimized according to test result.
- b. Recommend to pull-up PG to IC VCC pin. If need pull-up PG to external power supply, please refer to the PG description in application information section.

Figure 21— V<sub>IN</sub>=12V, V<sub>OUT</sub>=3.3V, I<sub>OUT</sub>=3A, F<sub>S</sub>=500kHz





- a. Use R6=715k and not use R7 to set forced PWM, Use R7=787k and not use R6 to set auto PFM/PWM. The recommended R6, R7 value are basing on equation 12, 13 and optimized according to test result.
- b. Recommend to pull-up PG to IC VCC pin. If need pull-up PG to external power supply, please refer to the PG description in application information section.

Figure 22— V<sub>IN</sub>=12V, V<sub>OUT</sub>=5V, I<sub>OUT</sub>=3A, F<sub>S</sub>=500kHz



### **PACKAGE INFORMATION**

# QFN-14 (2mmx3mm)





**TOP VIEW** 

**BOTTOM VIEW** 



### **SIDE VIEW**



### RECOMMENDED LAND PATTERN

### NOTE:

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) EXPOSED PADDLE SIZE DOES NOT
- INCLUDE MOLD FLASH.
- 3) LEAD COPLANARITY SHALL BE 0.10
- MILLIMETERS MAX.
- 4) JEDEC REFERENCE IS MO-220. 5) DRAWING IS NOT TO SCALE.

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.