

# STM32F100xC/D/E Errata sheet

# STM32F100xC, STM32F100xD and STM32F100xE high-density value line device limitations

### Silicon identification

This errata sheet applies to the revision A of the STMicroelectronics high-density value line products.

This family features an Arm<sup>®</sup> 32-bit Cortex<sup>®</sup>-M3 core, for which an errata notice is also available (see *Section 1* for details).

Table 2 shows the full list of the value line part numbers concerned by these limitations.

The products are identifiable as shown in *Table 1*:

- by the Revision code marked below the sales type on the device package
- by the last three digits of the internal sales type printed on the box label

Table 1. Device identification<sup>(1)</sup>

| Sales type                 | Revision code <sup>(2)</sup> marked on device |
|----------------------------|-----------------------------------------------|
| STM32F100xx <sup>(3)</sup> | "A"                                           |

- The REV\_ID bits in the DBGMCU\_IDCODE register show the revision code of the device (see the STM32F100xx reference manual for details on how to find the revision code).
- 2. Refer to Appendix A for details on how to identify the Revision code on the different packages.
- 3. This document applies only to devices that have internal code B in their sales type.

#### **Table 2. Device summary**

| Reference   | Part numbers                          |
|-------------|---------------------------------------|
| STM32F100xC | STM32F100RC, STM32F100VC, STM32F100ZC |
| STM32F100xD | STM32F100RD, STM32F100VD, STM32F100ZD |
| STM32F100xE | STM32F100RE, STM32F100VE, STM32F100ZE |

April 2020 ES0136 Rev 6 1/33

Contents STM32F100xC/D/E

# **Contents**

| 1 | Arm <sup>©</sup> | <sup>3</sup> 32-bit                                                      | Cortex®-M3 limitations                                                                             | . 6  |  |
|---|------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------|--|
|   | 1.1              | Cortex-M3 limitations description for STM32F100xC/D/E value line devices |                                                                                                    | 7    |  |
|   |                  | 1.1.1                                                                    | Cortex-M3 LDRD with base in list may result in incorrect base register when interrupted or faulted | -    |  |
|   |                  | 1.1.2                                                                    | Cortex-M3 event register is not set by interrupts and debug                                        | 7    |  |
|   |                  | 1.1.3                                                                    | Cortex-M3 BKPT in debug monitor mode can cause DFSR mismatch                                       | 7    |  |
|   |                  | 1.1.4                                                                    | Cortex-M3 may freeze for SLEEPONEXIT single instruction ISR                                        | 8    |  |
| 2 | STM              | 32F100                                                                   | xC/D/E silicon limitations                                                                         | 9    |  |
|   | 2.1              | Voltage                                                                  | e glitch on ADC input 0                                                                            | 11   |  |
|   | 2.2              | Debug                                                                    | ging Stop mode and system tick timer                                                               | 11   |  |
|   | 2.3              |                                                                          | ging Stop mode with WFE entry                                                                      |      |  |
|   | 2.4              |                                                                          | Wakeup sequence from Standby mode when using more than one wakeup source                           |      |  |
|   | 2.5              | LSE st                                                                   | art-up in harsh environments                                                                       | . 12 |  |
|   | 2.6              | RDP protection                                                           |                                                                                                    |      |  |
|   | 2.7              | Alterna                                                                  | ate functions                                                                                      | . 14 |  |
|   |                  | 2.7.1                                                                    | SPI1 in slave mode and USART2 in synchronous mode                                                  | . 14 |  |
|   |                  | 2.7.2                                                                    | SPI1 in master mode and USART2 in synchronous mode                                                 | . 14 |  |
|   |                  | 2.7.3                                                                    | SPI2 in slave mode and USART3 in synchronous mode                                                  | . 14 |  |
|   |                  | 2.7.4                                                                    | SPI2 in master mode and USART3 in synchronous mode                                                 | . 15 |  |
|   |                  | 2.7.5                                                                    | I2C2 with SPI2, USART3 and TIM12_CH1                                                               | . 15 |  |
|   |                  | 2.7.6                                                                    | I2C1 with SPI1 remapped and used in master mode                                                    | . 16 |  |
|   |                  | 2.7.7                                                                    | I2C1 and TIM3_CH2 remapped                                                                         | . 16 |  |
|   |                  | 2.7.8                                                                    | USARTx_TX pin usage limitation                                                                     | . 16 |  |
|   |                  | 2.7.9                                                                    | I2C1 with SPI3 used in master mode                                                                 | . 17 |  |
|   | 2.8              | Boundary scan TAP: wrong pattern sent out after the "capture IR" state   |                                                                                                    |      |  |
|   | 2.9              | Flash memory BSY bit delay versus STRT bit setting                       |                                                                                                    |      |  |
|   | 2.10             | I <sup>2</sup> C pe                                                      | ripheral                                                                                           | . 19 |  |
|   |                  | 2.10.1                                                                   | Some software events must be managed before the current byte is being transferred                  | . 19 |  |
|   |                  | 2.10.2                                                                   | SMBus standard not fully supported                                                                 | . 20 |  |



|          |        | 2.10.3    | Stop                                                                                          | . 20 |
|----------|--------|-----------|-----------------------------------------------------------------------------------------------|------|
|          |        | 2.10.4    | Mismatch on the "Setup time for a repeated Start condition" timing parameter                  | . 21 |
|          |        | 2.10.5    | Data valid time ( $t_{VD;DAT}$ ) violated without the OVR flag being set $\ldots$             | . 21 |
|          |        | 2.10.6    | Wrong data read into data register                                                            | . 22 |
|          |        | 2.10.7    | I2C analog filter may provide wrong value, locking BUSY flag and preventing master mode entry | . 23 |
|          | 2.11   | USART     | peripheral                                                                                    | . 25 |
|          |        | 2.11.1    | Idle frame is not detected if receiver clock speed is deviated                                | . 25 |
|          |        | 2.11.2    | In full duplex mode, the Parity Error (PE) flag can be cleared by writing the data register   | . 25 |
|          |        | 2.11.3    | Parity Error (PE) flag is not set when receiving in Mute mode using address mark detection    | . 25 |
|          |        | 2.11.4    | Break frame is transmitted regardless of nCTS input line status                               | . 26 |
|          |        | 2.11.5    | nRTS signal abnormally driven low after a protocol violation                                  | . 26 |
|          | 2.12   | Timers    |                                                                                               | . 27 |
|          |        | 2.12.1    | Missing capture flag                                                                          | . 27 |
|          |        | 2.12.2    | Overcapture detected too early                                                                | . 27 |
|          |        | 2.12.3    | General-purpose timer: regulation for 100% PWM                                                | . 27 |
|          | 2.13   | FSMC .    |                                                                                               | . 28 |
|          |        | 2.13.1    | Dummy read cycles inserted when reading synchronous memories                                  | . 28 |
|          | 2.14   | LSI cloc  | k stabilization time                                                                          | . 28 |
|          | 2.15   | from RA   | D max values in case of Run mode, code executed M, AHB clock = 24 MHz, external clock,        |      |
|          |        | all perip | herals disabled                                                                               | . 28 |
| Appendix | A R    | evision   | code on device marking                                                                        | . 29 |
| Revision | histor | y         |                                                                                               | . 32 |
|          |        | -         |                                                                                               |      |

List of tables STM32F100xC/D/E

# List of tables

| Table 1. | Device identification                                              |
|----------|--------------------------------------------------------------------|
| Table 2. | Device summary                                                     |
| Table 3. | Cortex®-M3 core limitations and impact on microcontroller behavior |
|          | Summary of silicon limitations                                     |
| Table 5. | Document revision history                                          |

STM32F100xC/D/E List of figures

# List of figures

| Figure 1. | LSE start-up using an additional resistor | 13 |
|-----------|-------------------------------------------|----|
| Figure 2. | LQFP144 top package view                  | 29 |
| Figure 3. | LQFP100 top package view                  | 30 |
| Figure 4. | LQFP64 top package view                   | 31 |



ES0136 Rev 6 5/33

# 1 Arm<sup>®</sup> 32-bit Cortex<sup>®</sup>-M3 limitations

An errata notice for the Arm<sup>®(a)</sup> STM32F100xx core revisions r0 is available from *http://infocenter.arm.com*.

All the described limitations are minor and related to the revision r1p1-01rel0 of the  $Cortex^{\mathbb{R}}$ -M3 core.

*Table 3* summarizes these limitations and their implications on the behavior of high-density STM32F100xx devices.

Table 3. Cortex<sup>®</sup>-M3 core limitations and impact on microcontroller behavior

| Arm ID | Arm category                                                                                    | Arm<br>summary of errata                                                                               | Impact on high-density STM32F100xx devices |
|--------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------------|
| 602117 | Cat 2                                                                                           | LDRD with base in list may result in incorrect base register when interrupted or faulted               | Minor                                      |
| 563915 | Cat 2                                                                                           | Event register is not set by interrupts and debug                                                      | Minor                                      |
| 531064 | impl                                                                                            | SWJ-DP missing POR reset sync                                                                          | No                                         |
| 511864 | Cat 3 Cortex-M3 may fetch instructions using incorrect privilege on return from an exception No |                                                                                                        | No                                         |
| 532314 | Cat 3                                                                                           | DWT CPI counter increments during sleep                                                                | No                                         |
| 538714 | Cat 3                                                                                           | Cortex-M3 TPIU clock domain crossing                                                                   | No                                         |
| 548721 | Cat 3                                                                                           | Internal write buffer could be active whilst asleep                                                    | No                                         |
| 463763 | Cat 3                                                                                           | BKPT in debug monitor mode can cause DFSR mismatch                                                     | Minor                                      |
| 463764 | Cat 3                                                                                           | Core may freeze for SLEEPONEXIT single instruction ISR                                                 | Minor                                      |
| 463769 | Cat 3                                                                                           | Unaligned MPU fault during a write may cause the wrong data to be written to a successful first access | No                                         |



a. Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.

4

# 1.1 Cortex-M3 limitations description for STM32F100xC/D/E value line devices

Only the limitations described below have an impact, though minor, on the implementation of STM32F100xx high-density devices.

All the other limitations described in the Arm errata notice (and summarized in *Table 3*) have no impact and are not related to the implementation of STM32F100xx high-density devices (Cortex-M3 r1p1-01rel0).

# 1.1.1 Cortex-M3 LDRD with base in list may result in incorrect base register when interrupted or faulted

#### **Description**

The Cortex-M3 Core has a limitation when executing an LDRD instruction from the systembus area, with the base register in a list of the form LDRD Ra, Rb, [Ra, #imm]. The execution may not complete after loading the first destination register due to an interrupt before the second loading completes or due to the second loading getting a bus fault.

#### Workarounds

- 1. This limitation does not impact the STM32F100xx code execution when executing from the embedded Flash memory, which is the standard use of the microcontroller.
- 2. Use the latest compiler releases. As of today, they no longer generate this particular sequence. Moreover, a scanning tool is provided to detect this sequence on previous releases (refer to your preferred compiler provider).

### 1.1.2 Cortex-M3 event register is not set by interrupts and debug

### **Description**

When interrupts related to a WFE occur before the WFE is executed, the event register used for WFE wakeup events is not set and the event is missed. Therefore, when the WFE is executed, the core does not wake up from WFE if no other event or interrupt occur.

#### Workaround

Use STM32F100xx external events instead of interrupts to wake up the core from WFE by configuring an external or internal EXTI line in event mode.

### 1.1.3 Cortex-M3 BKPT in debug monitor mode can cause DFSR mismatch

#### **Description**

A BKPT may be executed in debug monitor mode. This causes the debug monitor handler to be run. However, the bit 1 in the Debug fault status register (DFSR) at address 0xE000ED30 is not set to indicate that it was originated by a BKPT instruction. This only occurs if an interrupt other than the debug monitor is already being processed just before the BKPT is executed.



ES0136 Rev 6 7/33

#### Workaround

If the DFSR register does not have any bit set when the debug monitor is entered, this means that we must be in this "corner case" and so, that a BKPT instruction was executed in debug monitor mode.

# 1.1.4 Cortex-M3 may freeze for SLEEPONEXIT single instruction ISR

#### **Description**

If the Cortex-M3 SLEEPONEXIT functionality is used and the concerned interrupt service routine (ISR) contains only a single instruction, the core becomes frozen. This freezing may occur if only one interrupt is active and it is preempted by an interrupt whose handler only contains a single instruction. However, any new interrupt that causes a preemption would cause the core to become unfrozen and behave correctly again.

# Workaround

This scenario does not happen in real application systems since all enabled ISRs should at least contain one instruction. Therefore, if an empty ISR is used, then insert an NOP or any other instruction before the exit instruction (BX or BLX).



# 2 STM32F100xC/D/E silicon limitations

*Table 4* gives quick references to all documented limitations.

Table 4. Summary of silicon limitations

|                                           | Table 4. Summary of silicon limitations                                                                       |
|-------------------------------------------|---------------------------------------------------------------------------------------------------------------|
|                                           | Links to silicon limitations                                                                                  |
| Section 2.1: Voltage glitch               | h on ADC input 0                                                                                              |
| Section 2.2: Debugging S                  | Stop mode and system tick timer                                                                               |
| Section 2.3: Debugging S                  | Stop mode with WFE entry                                                                                      |
| Section 2.4: Wakeup seq                   | uence from Standby mode when using more than one wakeup source                                                |
| Section 2.5: LSE start-up                 | in harsh environments                                                                                         |
| Section 2.6: RDP protect                  | ion                                                                                                           |
|                                           | Section 2.7.1: SPI1 in slave mode and USART2 in synchronous mode                                              |
|                                           | Section 2.7.2: SPI1 in master mode and USART2 in synchronous mode                                             |
|                                           | Section 2.7.3: SPI2 in slave mode and USART3 in synchronous mode                                              |
|                                           | Section 2.7.4: SPI2 in master mode and USART3 in synchronous mode                                             |
| Section 2.7: Alternate functions          | Section 2.7.5: I2C2 with SPI2, USART3 and TIM12_CH1                                                           |
| randuono                                  | Section 2.7.6: I2C1 with SPI1 remapped and used in master mode                                                |
|                                           | Section 2.7.7: I2C1 and TIM3_CH2 remapped                                                                     |
|                                           | Section 2.7.8: USARTx_TX pin usage limitation                                                                 |
|                                           | Section 2.7.9: I2C1 with SPI3 used in master mode                                                             |
| Section 2.8: Boundary so                  | an TAP: wrong pattern sent out after the "capture IR" state                                                   |
| Section 2.9: Flash memo                   | ry BSY bit delay versus STRT bit setting                                                                      |
|                                           | Section 2.10.1: Some software events must be managed before the current byte is being transferred             |
|                                           | Section 2.10.2: SMBus standard not fully supported                                                            |
|                                           | Section 2.10.3: Wrong behavior of I2C peripheral in master mode after a misplaced Stop                        |
| Section 2.10: I <sup>2</sup> C peripheral | Section 2.10.4: Mismatch on the "Setup time for a repeated Start condition" timing parameter                  |
|                                           | Section 2.10.5: Data valid time ( $t_{VD;DAT}$ ) violated without the OVR flag being set                      |
|                                           | Section 2.10.6: Wrong data read into data register                                                            |
|                                           | Section 2.10.7: I2C analog filter may provide wrong value, locking BUSY flag and preventing master mode entry |



ES0136 Rev 6 9/33

Table 4. Summary of silicon limitations (continued)

| Links to silicon limitations                        |                                                                                                             |  |
|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--|
|                                                     | Section 2.11.1: Idle frame is not detected if receiver clock speed is deviated                              |  |
| Section 2.11: USART peripheral                      | Section 2.11.2: In full duplex mode, the Parity Error (PE) flag can be cleared by writing the data register |  |
|                                                     | Section 2.11.3: Parity Error (PE) flag is not set when receiving in Mute mode using address mark detection  |  |
|                                                     | Section 2.11.4: Break frame is transmitted regardless of nCTS input line status                             |  |
|                                                     | Section 2.11.5: nRTS signal abnormally driven low after a protocol violation                                |  |
|                                                     | Section 2.12.1: Missing capture flag                                                                        |  |
| Section 2.12: Timers                                | Section 2.12.2: Overcapture detected too early                                                              |  |
|                                                     | Section 2.12.3: General-purpose timer: regulation for 100% PWM                                              |  |
| Section 2.13: FSMC                                  | Section 2.13.1: Dummy read cycles inserted when reading synchronous memories                                |  |
| Section 2.14: LSI clock s                           | stabilization time                                                                                          |  |
| Section 2.15: New IDD r.<br>24 MHz, external clock, | nax values in case of Run mode, code executed from RAM, AHB clock = all peripherals disabled                |  |

# 2.1 Voltage glitch on ADC input 0

#### **Description**

A low-amplitude voltage glitch may be generated (on ADC input 0) on the PA0 pin, when the ADC is converting with injection trigger. It is generated by internal coupling and synchronized to the beginning and the end of the injection sequence, whatever the channel(s) to be converted.

The glitch amplitude is less than 150 mV with a typical duration of 10 ns (measured with the I/O configured as high-impedance input and left unconnected). If PA0 is used as a digital output, this has no influence on the signal. If PA0 is used has a digital input, it is not detected as a spurious transition, providing that PA0 is driven with an impedance lower than 5 k $\Omega$ . This glitch does not have any influence on the remaining port A pin or on the ADC conversion injection results, in single ADC configuration.

When using the ADC in dual mode with injection trigger, and in order to avoid any side effect, it is advised to distribute the analog channels so that Channel 0 is configured as an injected channel.

#### Workaround

None.

# 2.2 Debugging Stop mode and system tick timer

#### **Description**

If the system tick timer interrupt is enabled during the Stop mode debug (DBG\_STOP bit set in the DBGMCU\_CR register), it wakes up the system from Stop mode.

#### Workaround

To debug the Stop mode, disable the system tick timer interrupt.

# 2.3 Debugging Stop mode with WFE entry

### **Description**

When the Stop debug mode is enabled (DBG\_STOP bit set in the DBGMCU\_CR register ) this allows software debugging during Stop mode.

However, if the application software uses the WFE instruction to enter Stop mode, after wakeup some instructions could be missed if the WFE is followed by sequential instructions. This affects only Stop debug mode with WFE entry.

#### Workaround

To debug Stop mode with WFE entry, the WFE instruction must be inside a dedicated function with 1 instruction (NOP) between the execution of the WFE and the Bx LR.

Example: \_\_asm void \_WFE(void) {

WFE



ES0136 Rev 6 11/33

NOP

BX Ir }

# 2.4 Wakeup sequence from Standby mode when using more than one wakeup source

### **Description**

The various wakeup sources are logically OR-ed in front of the rising-edge detector which generates the wakeup flag (WUF). The WUF flag needs to be cleared prior to the Standby mode entry, otherwise the MCU wakes up immediately.

If one of the configured wakeup sources is kept high during the clearing of WUF flag (by setting the CWUF bit), it may mask further wakeup events on the input of the edge detector. As a consequence, the MCU could not be able to wake up from Standby mode.

#### Workaround

To avoid this problem, the following sequence should be applied before entering Standby mode:

- 1. Disable all used wakeup sources.
- Clear all related wakeup flags.
- 3. Re-enable all used wakeup sources.
- 4. Enter Standby mode.

Be aware that, when applying this workaround, if one of the wakeup sources is still kept high, the MCU enters the Standby mode, but then it wakes up immediately generating the power reset.

# 2.5 LSE start-up in harsh environments

#### Description

The LSE (low speed external) oscillator system is designed to minimize the overall power consumption of the STM32F1 microcontroller. It is extremely important to take specific care in the design of the PCB to ensure this low power oscillator starts in harsh conditions. In some PCB designs without coating, an induced low leakage may prevent the LSE to start-up, regardless of the 32.768 KHz crystal used. This phenomenon is amplified in humid environments that create frost on the OSC32\_IN/OSC32\_OUT tracks. This unwanted behavior may happen only at the first back-up domain power-on of the device.

#### Workaround

It is recommended to mount an additional parallel feedback resistor (from 16 M $\Omega$  to 22 M $\Omega$ ) on board to help the oscillation start-up in all cases (see *Figure 1*). For more details on compatible crystals and hardware techniques on PCB, refer to AN2867 "Oscillator design guide for STM8AF/AL/S, STM32 MCUs and MPUs", available on www.st.com.

C<sub>L1</sub> STM32F1

- C<sub>L2</sub> STM32F1

Figure 1. LSE start-up using an additional resistor

# 2.6 RDP protection

# **Description**

When the RDP protection is set, the debugger can still access the CPU program counter register and the NVIC registers as well. Remapping the table vector location at different address in the code memory map and triggering the interrupts may allow to retrieve a part of the Flash memory code in CPU registers.

### Workaround

None,

4

# 2.7 Alternate functions

In some specific cases, some potential weakness may exist between alternate functions mapped onto the same pin.

# 2.7.1 SPI1 in slave mode and USART2 in synchronous mode

#### **Conditions**

- SPI1 and USART2 are clocked
- I/O port pin PA4 is configured as an alternate function output.

#### **Description**

USART2 cannot be used in synchronous mode (USART2\_CK signal), if SPI1 is used in slave mode.

#### Workaround

None.

# 2.7.2 SPI1 in master mode and USART2 in synchronous mode

#### **Conditions**

- SPI1 and USART2 are clocked
- I/O port pin PA4 is configured as an alternate function output.

#### **Description**

USART2 cannot be used in synchronous mode (USART2\_CK signal) if SPI1 is used in master mode and SP1\_NSS is configured in software mode. In this case USART2\_CK is not output on the pin.

#### Workaround

In order to output USART2\_CK, the SSOE bit in the SPI1\_CR2 register must be set to configure the pin in output mode.

# 2.7.3 SPI2 in slave mode and USART3 in synchronous mode

#### **Conditions**

- SPI2 and USART3 are clocked
- I/O port pin PB12 is configured as an alternate function output.

#### **Description**

USART3 cannot be used in synchronous mode (USART3\_CK signal) if SPI2 is used in slave mode.

#### Workaround

None.

# 2.7.4 SPI2 in master mode and USART3 in synchronous mode

#### **Conditions**

- SPI2 and USART3 are clocked
- I/O port pin PB12 is configured as an alternate function output.

### **Description**

USART3 cannot be used in synchronous mode (USART3\_CK signal) if SPI2 is used in master mode and SP2\_NSS is configured in software mode. In this case USART3\_CK is not output on the pin.

#### Workaround

In order to output USART3\_CK, the SSOE bit in the SPI2\_CR2 register must be set to configure the pin in output mode,

# 2.7.5 I2C2 with SPI2, USART3 and TIM12 CH1

#### **Conditions**

- I2C2 and SPI2 are clocked together or I2C2 and USART3 are clocked together or I2C2 and TIM12 are clocked together
- I/O port pin PB12 is configured as an alternate function output

### **Description**

- Conflict between the I2C2\_SMBA signal (even if this function is not used) and SPI2 NSS in output mode.
- Conflict between the I2C2\_SMBA signal (even if this function is not used) and USART3\_CK.
- Conflict between the I2C2\_SMBA signal (even if this function is not used) and TIM12 CH1 output.
- In these cases the I/O port pin PB12 is set to 1 by default if the I/O alternate function output is selected and I2C2 is clocked.

#### Workaround

I2C2\_SMBA can be used as an output if SPI2 is configured in master mode with NSS in software mode.

I2C2\_SMBA can be used in input mode if SPI2 is configured in master or slave mode with NSS managed by software.

SPI2 cannot be used in any other configuration when I2C2 is being used.

USART3 must *not* be used in synchronous mode when I2C2 is being used.

TIM12\_CH1 must not be used as output when the I2C2 is being used.

ES0136 Rev 6 15/33

# 2.7.6 I2C1 with SPI1 remapped and used in master mode

#### **Conditions**

- I2C1 and SPI1 are clocked.
- SPI1 is remapped.
- I/O port pin PB5 is configured as an alternate function output.

# **Description**

Conflict between the SPI1\_MOSI signal and the I2C1\_SMBA signal (even if SMBA is not used).

#### Workaround

Do not use SPI1 remapped in master mode and I2C1 together.

When using SPI1 remapped, the I2C1 clock must be disabled.

# 2.7.7 I2C1 and TIM3\_CH2 remapped

#### **Conditions**

- I2C1 and TIM3 are clocked.
- I/O port pin PB5 is configured as an alternate function output.

# **Description**

Conflict between the TIM3\_CH2 signal and the I2C1\_SMBA signal, (even if SMBA is not used).

In these cases the I/O port pin PB5 is set to 1 by default if the I/O alternate function output is selected and I2C1 is clocked. TIM3\_CH2 cannot be used in output mode.

#### Workaround

To avoid this conflict, TIM3\_CH2 can only be used in input mode.

# 2.7.8 USARTx TX pin usage limitation

In USART receive-mode-only communication (TE = 0 in the USARTx\_CR1 register), even when the USARTx\_TX pin is not being used, the corresponding I/O port pin cannot be used to output another alternate function (in this mode the USARTx\_TX output is set to 1 and thus no other alternate function output can be used).

This limitation applies to all USARTx\_TX pins that share another alternate function output.

#### Workaround

Do not use the corresponding I/O port of the USARTx\_TX pin in alternate function output mode. Only the input mode can be used (TE bit in the USARTx\_CR1 has to be cleared).

# 2.7.9 I2C1 with SPI3 used in master mode

# **Conditions:**

- I2C1 and SPI3 are clocked
- I/O port pin PB5 is configured as an alternate function output

# **Description**

Conflict between the SPI3\_MOSI signal and the I2C1\_SMBA signal (even if SMBA is not used).

#### Workaround

Do not use SPI3 in master mode and I2C1 together.

When using SPI3 in master mode, the I2C1 clock must be disabled.



ES0136 Rev 6 17/33

# 2.8 Boundary scan TAP: wrong pattern sent out after the "capture IR" state

#### **Description**

After the "capture IR" state of the boundary scan TAP, the two least significant bits in the instruction register should be loaded with "01" for them to be shifted out whenever a next instruction is shifted in. However, the boundary scan TAP shifts out the latest value loaded into the instruction register, which could be "00", "01", "10" or "11".

#### Workaround

The data shifted out, after the capture IR state, in the boundary scan flow should therefore be ignored and the software should check not only the two least significant bits (XXX01) but all register bits (XXXXX).

# 2.9 Flash memory BSY bit delay versus STRT bit setting

# **Description**

When the STRT bit in the Flash memory control register is set (to launch an erase operation), the BSY bit in the Flash memory status register goes high one cycle later.

Therefore, if the FLASH\_SR register is read immediately after the FLASH\_CR register is written (STRT bit set), the BSY bit is read as 0.

#### Workaround

Read the BSY bit at least one cycle after setting the STRT bit.

# 2.10 I<sup>2</sup>C peripheral

# 2.10.1 Some software events must be managed before the current byte is being transferred

### **Description**

When the EV7, EV7\_1, EV6\_1, EV6\_3, EV2, EV8, and EV3 events are not managed before the current byte is being transferred, problems may be encountered such as receiving an extra byte, reading the same data twice or missing data.

#### Workarounds

When it is not possible to manage the EV7, EV7\_1, EV6\_1, EV6\_3, EV2, EV8, and EV3 events before the current byte transfer and before the acknowledge pulse when changing the ACK control bit, it is recommended to:

#### Workaround 1

Use the I2C with DMA in general, except when the Master is receiving a single byte.

Workaround 2

Use I2C interrupts and boost their priorities to the highest one in the application to make them uninterruptible

• Workaround 3 (only for EV6\_1 and EV6\_3 events used in method 2)

EV6 1 event (used in master receiver 2 bytes):

Stretch SCL line between ADDR bit is cleared and ACK is cleared:

- a) ADDR=1
- b) Configure SCL I/O as GPIO open-drain output low
- Clear ADDR by reading SR1 register followed by reading SR3
- d) Program ACK=0
- e) Configure SCL I/O as Alternate Function open drain

EV6 3 event (used in master receiver 1 byte):

Stretch SCL line between ADDR bit is cleared and STOP bit programming:

- a) ADDR=1
- b) Program ACK=0
- c) Configure SCL I/O as GPIO open-drain output low
- d) Clear ADDR by reading SR1 register followed by reading SR3
- e) Program STOP=1
- f) Configure SCL I/O as Alternate Function open drain

4

ES0136 Rev 6 19/33

# 2.10.2 SMBus standard not fully supported

# **Description**

The I<sup>2</sup>C peripheral is not fully compliant with the SMBus v2.0 standard since It does not support the capability to NACK an invalid byte/command.

#### **Workarounds**

A higher-level mechanism should be used to verify that a write operation is being performed correctly at the target device, such as:

- 1. Using the SMBA pin if supported by the host
- 2. the alert response address (ARA) protocol
- 3. the Host notify protocol

# 2.10.3 Wrong behavior of I2C peripheral in master mode after a misplaced Stop

### **Description**

If a misplaced Stop is generated on the bus, the peripheral cannot enter master mode properly:

- If a void message is received (START condition immediately followed by a STOP): the BERR (bus error) flag is not set, and the I2C peripheral is not able to send a start condition on the bus after the write to the START bit in the I2C\_CR2 register.
- In the other cases of a misplaced STOP, the BERR flag is set. If the START bit is already set in I2C\_CR2, the START condition is not correctly generated on the bus and can create bus errors.

#### Workaround

In the I²C standard, it is allowed to send a Stop only at the end of the full byte (8 bits + acknowledge), so this scenario is not allowed. Other derived protocols like CBUS allow it, but they are not supported by the I²C peripheral.

In case of a noisy environment in which unwanted bus errors can occur, it is recommended to implement a timeout to ensure that after the START control bit is set, the SB (start bit) flag is set. In case the timeout has elapsed, the peripheral must be reset by setting the SWRST bit in the I2C\_CR2 control register. It should also be reset in the same way if a BERR is detected while the START bit is set in I2C\_CR2.

# 2.10.4 Mismatch on the "Setup time for a repeated Start condition" timing parameter

#### **Description**

In case of a repeated Start, the "Setup time for a repeated Start condition" (named Tsu;sta in the I<sup>2</sup>C specification) can be slightly violated when the I<sup>2</sup>C operates in Master Standard mode at a frequency between 88 kHz and 100 kHz.

The issue can occur only in the following configuration:

- in Master mode
- in Standard mode at a frequency between 88 kHz and 100 kHz (no issue in Fast-mode)
- SCL rise time:
  - If the slave does not stretch the clock and the SCL rise time is more than 300 ns (if the SCL rise time is less than 300 ns the issue cannot occur)
  - If the slave stretches the clock

The setup time can be violated independently of the APB peripheral frequency.

#### Workaround

Reduce the frequency down to 88 kHz or use the I2C Fast-mode if supported by the slave.

# 2.10.5 Data valid time (t<sub>VD:DAT</sub>) violated without the OVR flag being set

#### **Description**

The data valid time ( $t_{VD}$ ;DAT,  $t_{VD}$ ;ACK) described by the I²C standard can be violated (as well as the maximum data hold time of the current data ( $t_{HD}$ ;DAT)) under the conditions described below. Moreover, if the data register is written too late and close to the SCL rising edge, an error can be generated on the bus (SDA toggles while SCL is high). These violations cannot be detected because the OVR flag is not set (no transmit buffer underrun is detected).

This issue can occur only under the following conditions:

- In Slave transmit mode
- With clock stretching disabled (NOSTRETCH=1)
- If the software is late in writing the DR data register, but not late enough to set the OVR flag (the data register is written before the SCL rising edge).

#### Workaround

If the master device allows it, use the clock stretching mechanism by programming the bit NOSTRETCH=0 in the I2C\_CR1 register.

If the master device does not allow it, ensure that the software writes to the data register fast enough after TXE or ADDR events. For instance, use an interrupt on the TXE or ADDR flag and boost its priority to the higher level, or use DMA. Use this "NOSTRETCH" mode with a slow I2C bus speed.

5

ES0136 Rev 6 21/33

Note:

The first data byte to transmit must be written in the data register after the ADDR flag is cleared, and before the next SCL rising edge, so that the time window for writing the first data byte in the data register is less than  $t_{I OW}$ .

If this is not possible, a workaround can be used:

Clear the ADDR flag

Wait for the OVR flag to be set

Clear OVR and write the first data byte.

Then the time window for writing the next data byte is the time to transfer one byte. In this case, the master must discard the first received data byte.

### 2.10.6 Wrong data read into data register

In Master Receiver mode, when closing the communication using method 2, the content of the last read data can be corrupted. The following two sequences are concerned by the limitation:

- Sequence 1: Transfer sequence for master receiver when N = 2:
  - a) BTF = 1(Data N-1 in DR and Data N in shift register)
  - b) Program STOP = 1,
  - c) Read DR twice (Read Data N-1 and Data N) just after programming the STOP.
- Sequence 2: Transfer sequence for master receiver when N > 2:
  - a) BTF = 1 (Data N-2 in DR and Data N-1 in shift register)
  - b) Program ACK = 0,
  - c) Read DataN-2 in DR.
  - d) Program STOP = 1,
  - e) Read DataN-1.

If the user software is not able to read the data N-1 before the STOP condition is generated on the bus, the content of the shift register (data N) is corrupted (data N is shifted 1-bit to the left).

#### Workarounds

Workaround 1

Stretch the SCL line by configuring SCL I/O as a general purpose I/O, open-drain output low level, before the SET STOP in sequence 1 and before the READ Data N-2 in séquence 2. Then configure back the SCL I/O as alternate function open-drain after the READ Data N-1. The sequences become:

#### Sequence 1:

- a) BTF = 1(Data N-1 in DR and Data N in shift register)
- b) Configure SCL I/O as GPIO open-drain output low
- c) Program STOP = 1
- d) Read Data N-1
- e) Configure SCL I/O as Alternate Function open drain
- f) Read Data N

4

#### Sequence 2:

- a) BTF = 1 (Data N-2 in DR and Data N-1 in shift register)
- b) Program ACK = 0
- c) Configure SCL I/O as GPIO open-drain output low
- d) Read Data N-2 in DR.
- e) Program STOP = 1,
- f) Read Data N-1.
- g) Configure SCL I/O as Alternate Function open drain
- Workaround 2

Mask all active interrupts between the SET STOP and the READ data N-1 for sequence 1; and between the READ data N-2, the SET STOP and the READ data N-1 for Sequence 2.

Workaround 3

Manage I2C RxNE events with DMA or interrupts with the highest priority level, so that the condition BTF = 1 never occurs.

# 2.10.7 I2C analog filter may provide wrong value, locking BUSY flag and preventing master mode entry

#### **Description**

The I2C analog filters embedded in the I2C I/Os may be tied to low level, whereas SCL and SDA lines are kept at high level. This can occur after an MCU power-on reset, or during ESD stress. Consequently, the I2C BUSY flag is set, and the I2C cannot enter master mode (START condition cannot be sent). The I2C BUSY flag cannot be cleared by the SWRST control bit, nor by a peripheral or a system reset. BUSY bit is cleared under reset, but it is set high again as soon as the reset is released, because the analog filter output is still at low level. This issue occurs randomly.

Note:

Under the same conditions, the I2C analog filters may also provide a high level, whereas SCL and SDA lines are kept to low level. This should not create issues as the filters output is correct after next SCL and SDA transition.

# Workaround

The SCL and SDA analog filter output is updated after a transition occurs on the SCL and SDA line respectively. The SCL and SDA transition can be forced by software configuring the I2C I/Os in output mode. Then, once the analog filters are unlocked and output the SCL and SDA lines level, the BUSY flag can be reset with a software reset, and the I2C can enter master mode. Therefore, the following sequence must be applied:



ES0136 Rev 6 23/33

- 1. Disable the I2C peripheral by clearing the PE bit in I2Cx CR1 register.
- 2. Configure the SCL and SDA I/Os as General Purpose Output Open-Drain, High level (Write 1 to GPIOx\_ODR).
- 3. Check SCL and SDA High level in GPIOx IDR.
- 4. Configure the SDA I/O as General Purpose Output Open-Drain, Low level (Write 0 to GPIOx\_ODR).
- Check SDA Low level in GPIOx\_IDR.
- 6. Configure the SCL I/O as General Purpose Output Open-Drain, Low level (Write 0 to GPIOx\_ODR).
- 7. Check SCL Low level in GPIOx\_IDR.
- 8. Configure the SCL I/O as General Purpose Output Open-Drain, High level (Write 1 to GPIOx\_ODR).
- 9. Check SCL High level in GPIOx\_IDR.
- 10. Configure the SDA I/O as General Purpose Output Open-Drain , High level (Write 1 to GPIOx ODR).
- 11. Check SDA High level in GPIOx\_IDR.
- 12. Configure the SCL and SDA I/Os as Alternate function Open-Drain.
- 13. Set SWRST bit in I2Cx CR1 register.
- 14. Clear SWRST bit in I2Cx CR1 register.
- 15. Enable the I2C peripheral by setting the PE bit in I2Cx\_CR1 register.

# 2.11 USART peripheral

# 2.11.1 Idle frame is not detected if receiver clock speed is deviated

#### **Description**

If the USART receives an idle frame followed by a character, and the clock of the transmitter device is faster than the USART receiver clock, the USART receive signal falls too early when receiving the character start bit, with the result that the idle frame is not detected (IDLE flag is not set).

#### Workaround

None.

# 2.11.2 In full duplex mode, the Parity Error (PE) flag can be cleared by writing the data register

### **Description**

In full duplex mode, when the Parity Error flag is set by the receiver at the end of a reception, it may be cleared while transmitting by reading the USART\_SR register to check the TXE or TC flags and writing data in the data register.

Consequently, the software receiver can read the PE flag as '0' even if a parity error occurred.

#### Workaround

The Parity Error flag should be checked after the end of reception and before transmission.

# 2.11.3 Parity Error (PE) flag is not set when receiving in Mute mode using address mark detection

# **Description**

The USART receiver is in Mute mode and is configured to exit the Mute mode using the address mark detection. When the USART receiver recognizes a valid address with a parity error, it exits the Mute mode without setting the Parity Error flag.

#### Workaround

None.

ES0136 Rev 6 25/33

# 2.11.4 Break frame is transmitted regardless of nCTS input line status

### **Description**

When CTS hardware flow control is enabled (CTSE = 1) and the Send Break bit (SBK) is set, the transmitter sends a break frame at the end of current transmission regardless of nCTS input line status.

Consequently, if an external receiver device is not ready to accept a frame, the transmitted break frame is lost.

#### Workaround

None.

# 2.11.5 nRTS signal abnormally driven low after a protocol violation

### **Description**

When RTS hardware flow control is enabled, the nRTS signal goes high when a data is received. If this data was not read and a new data is sent to the USART (protocol violation), the nRTS signal goes back to low level at the end of this new data.

Consequently, the sender gets the wrong information that the USART is ready to receive further data.

On USART side, an overrun is detected which indicates that some data is lost.

#### Workaround

The lost data should be resent to the USART.

### 2.12 Timers

These limitations apply only to TIM1, TIM2, TIM3, TIM4 and TIM5.

### 2.12.1 Missing capture flag

### **Description**

In capture mode, when a capture occurs while the CCRx register is being read, the capture flag (CCxIF) may be cleared without the overcapture flag (CCxOF) being set. The new data are actually captured in the capture register.

#### Workaround

An external interrupt can be enabled on the capture I/O just before reading the capture register (in the capture interrupt), and disabled just after reading the captured data. Possibly, a missed capture is detected by the EXTI peripheral.

# 2.12.2 Overcapture detected too early

#### **Description**

In capture mode, the overcapture flag (CCxOF) can be set even though no data have been lost.

#### **Conditions**

If a capture occurs while the capture register is being read, an overcapture is detected even though the previously captured data are correctly read and the new data are correctly stored into the capture register.

The system is at the limit of an overcapture but no data are lost.

#### Workaround

None.

# 2.12.3 General-purpose timer: regulation for 100% PWM

#### **Description**

When the OCREF\_CLR functionality is activated, the OCxREF signal becomes de-asserted (and consequently OCx is deasserted / OCxN is asserted) when a high level is applied on the OCREF\_CLR signal. The PWM then restarts (output re-enabled) at the next counter overflow.

But if the PWM is configured at 100% (CCxR > ARR), then it does not restart and OCxREF remains de-asserted.

#### Workaround

None.



# 2.13 FSMC

# 2.13.1 Dummy read cycles inserted when reading synchronous memories

#### **Description**

When performing a burst read access to a synchronous memory, some dummy read accesses are performed at the end of the burst cycle whatever the type of AHB burst access. However, the extra data values which are read are not used by the FSMC and there is no functional failure. The number of dummy reads corresponds to the AHB data size.

Example: if AHB data size = 32bit and MEMSIZE= 16bit, two extra 16-bit reads is performed.

#### Workaround

None.

# 2.14 LSI clock stabilization time

### **Description**

When the LSIRDY flag is set, the clock may still be out of the specified frequency range (f<sub>LSI</sub> parameter, see LSI oscillator characteristics in the product datasheet).

#### Workaround

To have a fully stabilized clock in the specified range, a software temporization of 100 μs should be added.

# 2.15 New I<sub>DD</sub> max values in case of Run mode, code executed from RAM, AHB clock = 24 MHz, external clock, all peripherals disabled

#### **Conditions**

- External clock,
- AHB clock = 24 MHz
- All peripherals disabled

#### Description

On the device datasheet, in Table Maximum current consumption in Run mode, code with data processing running from RAM, new max  $I_{DD}$  values are introduced at  $T_A$  = 85°C and 105°C:

- At 85°C, the new I<sub>DD</sub> value is 10.9 mA (the old value was 8.4 mA)
- At 105°C, the new I<sub>DD</sub> value is 11.5 mA (the old value was 8.5 mA)

#### Workaround

None

# Appendix A Revision code on device marking

*Figure 2*, *Figure 3* and *Figure 4* show the marking compositions for the LQFP144, LQFP100 and LQFP64 packages, respectively. Only the Additional field containing the Revision code is shown.



Figure 2. LQFP144 top package view



Figure 3. LQFP100 top package view

Arm logo

Additional information field including Revision code

Date code = Year+Week
Year Week

ST logo

Figure 4. LQFP64 top package view

Revision history STM32F100xC/D/E

# **Revision history**

Table 5. Document revision history

| Date                                                                                                                                                                                                                                             | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                         |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15-Oct-2010                                                                                                                                                                                                                                      | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                |  |
| 22-Feb-2011                                                                                                                                                                                                                                      | 2        | Updated workarounds in Section 2.10.1: Some software events must be managed before the current byte is being transferred and Section 2.10.6: Wrong data read into data register  Added section Section 2.11.5: nRTS signal abnormally driven low after a protocol violation                                                                                                     |  |
| 07-Oct-2013                                                                                                                                                                                                                                      | 3        | Added:  - Section 2.4: Wakeup sequence from Standby mode when using more than one wakeup source  - Section 2.5: LSE start-up in harsh environments  - Section 2.10.7: I2C analog filter may provide wrong value, locking BUSY flag and preventing master mode entry Updated:  - Section 2.7.5: I2C2 with SPI2, USART3 and TIM12_CH1  - Table 4: Summary of silicon limitations. |  |
| 11-Apr-2016                                                                                                                                                                                                                                      | 4        | Added:  - Section 2.15: New IDD max values in case of Run mode, code executed from RAM, AHB clock = 24 MHz, external clock, all peripherals disabled  Updated:  - Table 4: Summary of silicon limitations.                                                                                                                                                                      |  |
| 30-May-2017                                                                                                                                                                                                                                      | 5        | Added:  - Section 2.7.9: I2C1 with SPI3 used in master mode Updated:  - Table 4: Summary of silicon limitations.                                                                                                                                                                                                                                                                |  |
| Updated Section 1: Arm® 32-bit Cortex®-M3 limitations. Updated Table 4: Summary of silicon limitations.  16-Apr-2020 6 Added Section 2.6: RDP protection. Updated Figure 4: LQFP64 top package view. Minor text edits across the whole document. |          | Updated <i>Table 4: Summary of silicon limitations</i> .  Added <i>Section 2.6: RDP protection</i> .  Updated <i>Figure 4: LQFP64 top package view</i> .                                                                                                                                                                                                                        |  |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to <a href="https://www.st.com/trademarks">www.st.com/trademarks</a>. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2020 STMicroelectronics – All rights reserved



ES0136 Rev 6 33/33