SLOS289E - DECEMBER 1999 - REVISED SEPTEMBER 2006 **Operational Amplifier** **TLV4112** D, DGN, OR P PACKAGE (TOP VIEW) 6 10UT ☐ 1IN-□ 1IN+□ **GND**□ □ V<sub>DD</sub> □ 20UT □ 2IN – □ 2IN+ - High Output Drive . . . >300 mA - Rail-To-Rail Output - Unity-Gain Bandwidth . . . 2.7 MHz - Slew Rate . . . 1.5 V/μs - Supply Current . . . 700 μA/Per Channel - Supply Voltage Range . . . 2.5 V to 6 V - Specified Temperature Range: - $T_A = 0$ °C to 70°C . . . Commercial Grade - $-T_A = -40$ °C to 125°C . . . Industrial Grade - Universal OpAmp EVM #### description The TLV411x is available in the ultra small MSOP PowerPAD™ package, which offers the exceptional thermal impedance required for amplifiers delivering high current levels. All TLV411x devices are offered in PDIP, SOIC (single and dual) and MSOP PowerPAD (dual). #### **FAMILY PACKAGE TABLE** | DEVICE | NUMBER OF | PAC | KAGE TY | PES | CHITDOWN | UNIVERSAL | |---------|-----------|------|---------|------|----------|-------------------------------------| | DEVICE | CHANNELS | MSOP | PDIP | SOIC | SHUTDOWN | EVM BOARD | | TLV4110 | 1 | 8 | 8 | 8 | Yes | | | TLV4111 | 1 | 8 | 8 | 8 | _ | Refer to the EVM<br>Selection Guide | | TLV4112 | 2 | 8 | 8 | 8 | _ | (Lit# SLOU060) | | TLV4113 | 2 | 10 | 14 | 14 | Yes | ( 1 2 0 0 0 0 0 ) | # HIGH-LEVEL OUTPUT VOLTAGE vs HIGH-LEVEL OUTPUT CURRENT # LOW-LEVEL OUTPUT VOLTAGE vs LOW-LEVEL OUTPUT CURRENT Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. SLOS289E - DECEMBER 1999 - REVISED SEPTEMBER 2006 #### **TLV4110 AND TLV4111 AVAILABLE OPTIONS** | | | PACKAGED DEVI | CES | | |----------------|------------------------|-------------------------|-------------|-----------| | T <sub>A</sub> | CMALL OUTLINE | MSOP | PLASTIC DIP | | | 'A | SMALL OUTLINE<br>(D)†‡ | SMALL OUTLINE<br>(DGN)† | SYMBOL | (P) | | 200 1- 7000 | TLV4110CD | TLV4110CDGN | xxTIAHL | TLV4110CP | | 0°C to 70°C | TLV4111CD | TLV4111CDGN | xxTIAHN | TLV4111CP | | -40°C to 125°C | TLV4110ID | TLV4110IDGN | xxTIAHM | TLV4110IP | | -40 C to 125°C | TLV4111ID | TLV4111IDGN | xxTIAHO | TLV4111IP | <sup>†</sup> This package is available taped and reeled. To order this packaging option, add an R suffix to the part number (e.g., TLV4110CDR). #### **TLV4112 AND TLV4113 AVAILABLE OPTIONS** | | | | PACKAGED | DEVICES | | | |----------------|------------------------|-------------------------------------|--------------|-------------------------|---------|--------------------| | TA | SMALL OUTLINE<br>(D)†‡ | | DI ACTIC DID | | | | | 'A | | SMALL OUTLINE<br>(DGN) <sup>†</sup> | SYMBOL | SMALL OUTLINE<br>(DGQ)† | SYMBOL | PLASTIC DIP<br>(P) | | 000 1- 7000 | TLV4112CD | TLV4112DGN | xxTIAHP | _ | _ | TLV4112CP | | 0°C to 70°C | TLV4113CD | _ | _ | TLV4113CDGQ | xxTIAHR | TLV4113CN | | 40°C to 125°C | TLV4112ID | TLV4112IDGN | xxTIAHQ | _ | _ | TLV4112IP | | -40°C to 125°C | TLV4113ID | _ | _ | TLV4113IDGQ | xxTIAHS | TLV4113IN | <sup>†</sup> This package is available taped and reeled. To order this packaging option, add an R suffix to the part number (e.g., TLV4112CDR). #### **TLV411x PACKAGE PIN OUTS** <sup>‡</sup> In the SOIC package, the maximum RMS output power is thermally limited to 350 mW; 700 mW peaks can be driven, as long as the RMS value is less than 350 mW. <sup>‡</sup> In the SOIC package, the maximum RMS output power is thermally limited to 350 mW; 700 mW peaks can be driven, as long as the RMS value is less than 350 mW. SLOS289E - DECEMBER 1999 - REVISED SEPTEMBER 2006 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage, V <sub>DD</sub> (see Note 1) | | |------------------------------------------------------------------------------------------|------------------| | Differential input voltage, V <sub>ID</sub> | ±V <sub>DD</sub> | | Input voltage range, V <sub>I</sub> | ±V <sub>DD</sub> | | Output current, I <sub>O</sub> (see Note 2) | | | Continuous /RMS output current, $I_O$ (each output of amplifier): $T_J \le 105^{\circ}C$ | 350 mA | | $T_{J} \le 150^{\circ}C$ | 110 mA | | Peak output current, I <sub>O</sub> (each output of amplifier: T <sub>J</sub> ≤ 105°C | | | T <sub>J</sub> ≤ 150°C | 155 mA | | Continuous total power dissipation See Dissipation | | | Operating free-air temperature range, T <sub>A</sub> : C suffix | 0°C to 70°C | | I suffix | | | Maximum junction temperature, T <sub>J</sub> | 150°C | | Storage temperature range, T <sub>stq</sub> | -65°C to 150°C | | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. All voltage values, except differential voltages, are with respect to GND. 2. To prevent permanent damage the die temperature must not exceed the maximum junction temperature. #### **DISSIPATION RATING TABLE** | PACKAGE | θJC | θJA<br>(°C/W) | $T_{\mbox{A}} \le 25^{\circ}\mbox{C}$ POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING | | | | | | | |-----------|------|---------------|----------------------------------------------------|----------------------------------------|--|--|--|--|--|--| | D (8) | 38.3 | 176 | 710 mW | 142 mW | | | | | | | | D (14) | 26.9 | 122.3 | 1022 mW | 204.4 mW | | | | | | | | DGN (8)‡ | 4.7 | 52.7 | 2.37 W | 474.4 mW | | | | | | | | DGQ (10)‡ | 4.7 | 52.3 | 2.39 W | 478 mW | | | | | | | | P (8) | 41 | 104 | 1200 mW | 240.4 mW | | | | | | | | N (14) | 32 | 78 | 1600 mW | 320.5 mW | | | | | | | <sup>&</sup>lt;sup>‡</sup> See The Texas Instruments document, *PowerPAD Thermally Enhanced Package Application Report* (literature number SLMA002), for more information on the PowerPAD package. The thermal data was measured on a PCB layout based on the information in the section entitled *Texas Instruments Recommended Board for PowerPAD* on page 33 of the before mentioned document. #### recommended operating conditions | | | | MIN | MAX | UNIT | |--------------------------------------------------|----------|----------------|-----|----------------------|------| | Supply voltage, V <sub>DD</sub> | | | 2.5 | 6 | V | | ommon-mode input voltage range, V <sub>ICR</sub> | | | 0 | V <sub>DD</sub> -1.5 | V | | Operating free-air temperature, T <sub>A</sub> | C-suffix | | 0 | 70 | °C | | | I-suffix | | -40 | 125 | | | | 1// | $V_{DD} = 3 V$ | 2.1 | | | | _ | V(on) | $V_{DD} = 5 V$ | 3.8 | | | | Shutdown turn-on/off voltage level§ | 1//- (1) | $V_{DD} = 3 V$ | | 0.9 | V | | | V(off) | $V_{DD} = 5 V$ | | 1.65 | | <sup>§</sup> Relative to GND SLOS289E - DECEMBER 1999 - REVISED SEPTEMBER 2006 # electrical characteristics at recommend operating conditions, $V_{DD}$ = 3 V and 5 V (unless otherwise noted) #### dc performance | | PARAMETER | TEST CON | DITIONS | T <sub>A</sub> † | MIN | TYP | MAX | UNITS | |------|-----------------------------------|------------------------------------------------------------------------------------|---------------------------------------|------------------|-----|-----|------|-------| | ,, | | | | 25°C | | 175 | 3500 | ., | | VIO | Input offset voltage | $V_{IC} = V_{DD}/2$ , $V_O = V_{DD}/2$ ,<br>$R_I = 100 \Omega$ , $R_S = 50 \Omega$ | $V_{O} = V_{DD}/2$ , | Full range | | | 4000 | μV | | αVIO | Offset voltage draft | 11(_ = 100 sz, | 115 = 50 22 | 25°C | | 3 | | μV/°C | | OMBB | Common-mode rejection ratio | $V_{DD} = 3 \text{ V},$ $R_S = 50 \Omega$ | $V_{IC} = 0 \text{ to } 2 \text{ V},$ | 25°C | | 63 | | j | | CMRR | | $V_{DD} = 5 \text{ V},$ $R_S = 50 \Omega$ | $V_{IC} = 0 \text{ to } 4 \text{ V},$ | 25°C | | 68 | | dB | | | | V <sub>DD</sub> = 3 V, | R <sub>L</sub> =100 Ω | 25°C | 78 | 84 | | | | | | | | Full range | 67 | | | | | | | $V_{O(PP)}=0$ to 1V | D 4010 | 25°C | 85 | 100 | | | | | Large-signal differential voltage | | $R_L=10 \text{ k}\Omega$ | Full range | 75 | | | | | AVD | amplification | | <b>D</b> 400 0 | 25°C | 88 | 94 | | dB | | | | V <sub>DD</sub> = 5 V, | R <sub>L</sub> =100 Ω | Full range | 75 | | | | | | | V <sub>O(PP)</sub> =0 to 3V | | 25°C | 90 | 110 | | | | | | | R <sub>L</sub> =10 kΩ | Full range | 85 | | | | <sup>†</sup> Full range is 0°C to 70°C for C suffix and –40°C to 125°C for I suffix. If not specified, full range is –40°C to 125°C. #### input characteristics | PARAMETER | | TEST CO | TEST CONDITIONS | | MIN | TYP | MAX | UNITS | |-------------------|-------------------------------|----------------------------------------------------|-----------------|-----------------|-----|------|-----|-------| | | | | | 25°C | | 0.3 | 25 | | | IIO | Input offset current | $V_{IC} = V_{DD}/2$ | TLV411xC | - " | | | 50 | | | | | | TLV411xI | Full range | | | 250 | ] | | | | | | 25°C | | 0.3 | 50 | рA | | I <sub>IB</sub> | Input bias current | $V_O = V_{DD}/2$ ,<br>R <sub>S</sub> = 50 $\Omega$ | TLV411xC | E. II. as a sec | | | 100 | ı | | | | 115 = 30 32 | TLV411xI | Full range | | | 500 | | | r <sub>i(d)</sub> | Differential input resistance | | | 25°C | | 1000 | | GΩ | | CIC | Common-mode input capacitance | f = 100 Hz | | 25°C | | 5 | | pF | <sup>†</sup> Full range is 0°C to 70°C for C suffix and –40°C to 125°C for I suffix. If not specified, full range is –40°C to 125°C. SLOS289E - DECEMBER 1999 - REVISED SEPTEMBER 2006 ## electrical characteristics at specified free-air temperature, $V_{DD}$ = 3 V and 5 V (unless otherwise noted) (continued) #### output characteristics | | PARAMETER | TEST CONDITI | ONS | T <sub>A</sub> † | MIN | TYP | MAX | UNITS | |-----|-------------------------------|--------------------------------------------|----------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------| | | | | 404 | 25°C | 2.7 | 2.97 | | | | | | 0.1/ 1/ 1/0 | $I_{OH} = -10 \text{ mA}$ | Full range | 2.7 | | | | | | | $V_{DD} = 3 \text{ V}, V_{IC} = V_{DD}/2$ | 100 1 | 25°C | 2.6 | 2.73 | | V | | | | | I <sub>OH</sub> =–100 mA | Full range | 2.6 | | | | | | | | 10 | 25°C | 4.7 | 4.96 | | | | Vон | High-level output voltage | | $I_{OH} = -10 \text{ mA}$ | Full range | 4.7 | | | | | | | | 400 4 | 25°C | 4.6 | 4.76 | | | | | | $V_{DD} = 5 \text{ V}, V_{IC} = V_{DD}/2$ | $I_{OH} = -100 \text{ mA}$ | Full range | 4.6 | | | V | | | | | I <sub>OH</sub> = -200 mA | 25°C | 4.45 | 4.6 | | | | | | | | −40°C to<br>85°C | 4.35 | | | | | | | | 10 1 | 25°C | | 0.03 | 0.1 | | | | | $V_{DD} = 3 V \text{ and } 5 V,$ | I <sub>OL</sub> = 10 mA | Full range | | | 0.1 | | | | | $V_{IC} = V_{DD}/2$ | 100 1 | 25°C | | 0.33 | 0.4 | V | | VOL | Low-level output voltage | | I <sub>OL</sub> = 100 mA | Full range | | | 0.55 | | | | | | | 25°C | | 0.38 | 0.6 | | | | | $V_{DD} = 5 \text{ V}, V_{IC} = V_{DD}/2$ | I <sub>OL</sub> = 200 mA | −40°C to<br>85°C | °C 2.6 2.73 ange 2.6 °C 4.7 4.96 ange 4.7 °C 4.6 4.76 ange 4.6 °C 4.45 4.6 °C 0.03 0.1 ange 0.1 °C 0.33 0.4 ange 0.55 °C 0.38 0.6 °C to 0.7 °C ±220 ±320 800 | | | | | | Contract comment t | 1 | V <sub>DD</sub> = 3 V | 0500 | | ±220 | | | | IO | Output current <sup>‡</sup> | Measured at 0.5 V from rail | V <sub>DD</sub> = 5 V | 25°C | | ±320 | | mA | | | Chart singuit autout aures of | Sourcing | | | | 800 | | ^ | | los | Short-circuit output current‡ | Sinking | | 25°C | | 800 | | mA | <sup>†</sup> Full range is 0°C to 70°C for C suffix and -40°C to 125°C for I suffix. If not specified, full range is -40°C to 125°C. #### power supply | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNITS | |------|---------------------------------------------------------------------|-----------------------------------------|------------|-----|-----|------|-------| | | Complete compact (non-channel) | V - V /0 | 25°C | | 700 | 1000 | | | IDD | I <sub>DD</sub> Supply current (per channel) | $V_O = V_{DD}/2$ | Full range | | | 1500 | μΑ | | | | V <sub>DD</sub> =2.7 to 3.3 V, No load, | 25°C | 70 | 82 | | | | PSRR | Power supply rejection ratio (AVID / AVID) | $V_{IC} = V_{DD}/2 V$ | Full range | 65 | | | dB | | FORK | Power supply rejection ratio (ΔV <sub>DD</sub> / ΔV <sub>IO</sub> ) | V <sub>DD</sub> =4.5 to 5.5 V, No load, | 25°C | 70 | 79 | | uБ | | | | V <sub>IC</sub> = V <sub>DD</sub> /2 V | Full range | 65 | | | | <sup>†</sup> Full range is 0°C to 70°C for C suffix and -40°C to 125°C for I suffix. If not specified, full range is -40°C to 125°C. <sup>&</sup>lt;sup>‡</sup> When driving output currents in excess of 200 mA, the MSOP PowerPAD package is required for thermal dissipation. SLOS289E - DECEMBER 1999 - REVISED SEPTEMBER 2006 ## electrical characteristics at specified free-air temperature, $V_{DD}$ = 3 V and 5 V (unless otherwise noted) (continued) #### dynamic performance | | PARAMETER | TEST CONDITION | S | T <sub>A</sub> † | MIN | TYP | MAX | UNITS | | |----------------|-------------------------|----------------------------------------------|------------------------|------------------|------|------|-----|-------|--| | GBWP | Gain bandwidth product | R <sub>L</sub> =100 Ω | C <sub>L</sub> =10 pF | 25°C | | 2.7 | | MHz | | | | | $R_L = 100 \Omega$ , | ., ., | 25°C | 0.8 | 1.57 | | | | | 0.0 | Slew rate at unity gain | | $V_{DD} = 3 V$ | Full range | 0.55 | | | V/μs | | | SR | | | V <sub>DD</sub> = 5 V | 25°C | 1 | 1.57 | | | | | | | | | Full range | 0.7 | | | | | | φМ | Phase margin | <b>D</b> 400 G | C <sub>L</sub> = 10 pF | 0500 | | 66 | | | | | | Gain margin | $R_L = 100 \Omega$ | | 25°C | | 16 | | dB | | | | Settling time | V(STEP)pp = 1 V,<br>AV = -1, | 0.1% | 25°C | | 0.7 | | | | | t <sub>S</sub> | Settling time | $C_L = 10 \text{ pF},$<br>$R_L = 100 \Omega$ | 0.01% | 25 0 | | 1.3 | | μs | | <sup>†</sup> Full range is 0°C to 70°C for C suffix and –40°C to 125°C for I suffix. If not specified, full range is –40°C to 125°C. #### noise/distortion performance | | PARAMETER | TEST CONDITIONS | | TA | MIN TYP | MAX | UNITS | | |-------|--------------------------------------|----------------------------------------------------|---------------------|------|---------|-----|--------------------|--| | THD+N | Total harmonic distortion plus noise | VO(pp) = VDD/2 V | A <sub>V</sub> = 1 | | 0.025 | | | | | | | $V_{O(pp)} = V_{DD}/2 V$ ,<br>$R_L = 100 \Omega$ , | A <sub>V</sub> = 10 | 25°C | 0.035 | | | | | | | f = 100 Hz | $A_{V} = 100$ | | 0.15 | | | | | ., | Facilitation to a cine contains | f = 100 Hz | | 25 C | 55 | | nV/√ <del>Hz</del> | | | Vn | Equivalent input noise voltage | f = 10 kHz | | | 10 | | IIV/ VIIZ | | | In | Equivalent input noise current | f = 1 kHz | • | | 0.31 | • | fA/√Hz | | #### shutdown characteristics | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> † | MIN | TYP | MAX | UNITS | |-----------|-----------------------------------------------|------------------------|------------------|-----|-----|-----|-------| | | Supply current in shutdown mode (per channel) | SHDN = 0 V | 25°C | | 3.4 | 10 | | | IDD(SHDN) | (TLV4110, TLV4113) | SHUN = 0 V | Full range | | | 15 | μΑ | | t(ON) | Amplifier turn-on time‡ | R <sub>I</sub> = 100 Ω | 25°C | | 1 | | | | t(Off) | Amplifier turn-off time‡ | K[ = 100 22 | 25 C | | 3.3 | | μs | <sup>†</sup> Full range is 0°C to 70°C for C suffix and -40°C to 125°C for I suffix. If not specified, full range is -40°C to 125°C. Disable time and enable time are defined as the interval between application of the logic signal to SHDN and the point at which the supply current has reached half its final value. # TLV4110, TLV4111, TLV4112, TLV4113 FAMILY OF HIGH OUTPUT DRIVE OPERATIONAL AMPLIFIERS WITH SHUTDOWN SLOS289E - DECEMBER 1999 - REVISED SEPTEMBER 2006 #### **TYPICAL CHARACTERISTICS** #### **Table of Graphs** | | | | FIGURE | |-----------------|----------------------------------------------|------------------------------|--------| | V <sub>IO</sub> | Input offset voltage | vs Common-mode input voltage | 1, 2 | | CMRR | Common-mode rejection ratio | vs Frequency | 3 | | Vон | High-level output voltage | vs High-level output current | 4, 6 | | VOL | Low-level output voltage | vs Low-level output current | 5, 7 | | Zo | Output impedance | vs Frequency | 8 | | I <sub>DD</sub> | Supply current | vs Supply voltage | 9 | | ksvr | Power supply voltage rejection ratio | vs Frequency | 10 | | $A_{VD}$ | Differential voltage amplification and phase | vs Frequency | 11 | | | Gain-bandwidth product | vs Supply voltage | 12 | | SR | Olemente | vs Supply voltage | 13 | | | Slew rate | vs Temperature | 14 | | | Total harmonic distortion+noise | vs Frequency | 15 | | Vn | Equivalent input voltage noise | vs Frequency | 16 | | | Phase margin | vs Capacitive load | 17 | | | Voltage-follower signal pulse response | | 18, 19 | | | Inverting large-signal pulse response | | 20, 21 | | | Small-signal inverting pulse response | | 22 | | | Crosstalk | vs Frequency | 23 | | | Shutdown forward and reverse isolation | | 24 | | | Shutdown supply current | vs Free-air temperature | 25 | | | Shutdown supply current/output voltage | | 26 | #### TYPICAL CHARACTERISTICS **INPUT OFFSET VOLTAGE** Figure 2 **LOW-LEVEL OUTPUT VOLTAGE** VS **COMMON-MODE REJECTION RATIO** HIGH-LEVEL OUTPUT VOLTAGE vs **HIGH-LEVEL OUTPUT CURRENT** 3.0 2.9 V<sub>DD</sub> = 3 V Figure 1 HIGH-LEVEL OUTPUT VOLTAGE HIGH-LEVEL OUTPUT CURRENT **OUTPUT IMPEDANCE** VS **FREQUENCY** **LOW-LEVEL OUTPUT VOLTAGE** LOW-LEVEL OUTPUT CURRENT IOH - High-Level Output Current - mA Figure 4 200 250 100 V<sub>DD</sub> = 3 & 5 V T<sub>A</sub> = 25°C Z o - Output Impedance -A = 100A = 10.10 10k 100k f - Frequency - Hz **SUPPLY VOLTAGE** 1200 $A_{V} = 1$ T<sub>A</sub> = 125°C $V_{IN} = V_{DD}/2 V$ 1000 T<sub>A</sub> = 70°C Supply Current T<sub>A</sub> = 25°C 800 T<sub>A</sub> = 0°C 600 $T_A = -40$ °C - QQ 400 200 0 0 3 V<sub>DD</sub> - Supply Voltage - V Figure 9 **SUPPLY CURRENT** vs Figure 8 VOH - High-Level Output Voltage - V 2.8 2.7 2.6 2.5 2.4 2.2 2 1 2.0 T<sub>A</sub> = 125°C $T_A = -40^{\circ}C$ $T_A = 0^{\circ}C$ T<sub>A</sub> = 25°C T<sub>A</sub> = 70°C 100 150 #### **TYPICAL CHARACTERISTICS** # POWER SUPPLY REJECTION RATIO VS FREQUENCY 100 90 R<sub>F</sub> = 1 kΩ R<sub>I</sub> = 100 Ω VIN = 0 V T<sub>A</sub> = 25°C 60 50 40 30 f – Frequency – Hz Figure 10 100 k 1 M 10 M 10 k #### DIFFERENTIAL VOLTAGE AMPLIFICATION AND PHASE VS Figure 11 f - Frequency - Hz PSRR - Power Supply Rejection Ratio - V 20 10 0 100 Figure 12 #### **SLEW RATE** vs **SUPPLY VOLTAGE** 2.00 1.75 $R_L = 100 \Omega$ $C_L = 10 pF$ 1.50 SR+ 1.25 SR-1.00 0.75 0.50 0.25 0.00 2.5 5 5.5 V<sub>DD</sub> - Supply Voltage - V Figure 13 TOTAL HARMONIC DISTORTION+NOISE EQUIVALENT INPUT VOLTAGE NOISE vs PHASE MARGIN vs CAPACITIVE LOAD rigule 17 #### TYPICAL CHARACTERISTICS Figure 24 #### SHUTDOWN SUPPLY CURRENT Figure 25 #### **TYPICAL CHARACTERISTICS** #### SHUTDOWN SUPPLY CURRENT / OUTPUT VOLTAGE Figure 26 #### APPLICATION INFORMATION #### shutdown function Two members of the TLV411x family (TLV4110/3) have a shutdown terminal for conserving battery life in portable applications. When the shutdown terminal is tied low, the supply current is reduced to just nano amps per channel, the amplifier is disabled, and the outputs are placed in a high impedance mode. In order to save power in shutdown mode, an external pullup resistor is required, therefore, to enable the amplifier the shutdown terminal must be pulled high. When the shutdown terminal is left floating, care should be taken to ensure that parasitic leakage current at the shutdown terminal does not inadvertently place the operational amplifier into shutdown. #### driving a capacitive load When the amplifier is configured in this manner, capacitive loading directly on the output will decrease the device's phase margin leading to high frequency ringing or oscillations. Therefore, for capacitive loads of greater than 1 nF, it is recommended that a resistor be placed in series (RNULL) with the output of the amplifier, as shown in Figure 27. A maximum value of 20 $\Omega$ should work well for most applications. Figure 27. Driving a Capacitive Load #### offset voltage The output offset voltage, (VOO) is the sum of the input offset voltage (VIO) and both input bias currents (IIB) times the corresponding gains. The following schematic and formula can be used to calculate the output offset voltage: $$V_{OO} = V_{IO} \left( 1 + \left( \frac{R_F}{R_G} \right) \right) \pm I_{IB+} R_S \left( 1 + \left( \frac{R_F}{R_G} \right) \right) \pm I_{IB-} R_F$$ Figure 28. Output Offset Voltage Model #### APPLICATION INFORMATION Figure 29 #### general power design considerations When driving heavy loads at high junction temperatures there is an increased probability of electromigration affecting the long term reliability of ICs. Therefore for this not to be an issue either: • The output current must be limited (at these high junction temperatures). or • The junction temperature must be limited. The maximum continuous output current at a die temperature 150°C will be 1/3 of the current at 105°C. The junction temperature will be dependent on the ambient temperature around the IC, thermal impedance from the die to the ambient and power dissipated within the IC. $$T_J = T_A + \theta_{JA} \times P_{DIS}$$ #### Where: P<sub>DIS</sub> is the IC power dissipation and is equal to the output current multiplied by the voltage dropped across the output of the IC. $\theta_{JA}$ is the thermal impedance between the junction and the ambient temperature of the IC. T<sub>.</sub>I is the junction temperature. T<sub>A</sub> is the ambient temperature. Reducing one or more of these factors results in a reduced die temperature. The 8-pin SOIC (small outline integrated circuit) has a thermal impedance from junction to ambient of 176°C/W. For this reason it is recommended that the maximum power dissipation of the 8-pin SOIC package be limited to 350 mW, with peak dissipation of 700 mW as long as the RMS value is less than 350 mW. The use of the MSOP PowerPAD™ dramatically reduces the thermal impedance from junction to case. And with correct mounting, the reduced thermal impedance greatly increases the IC's permissible power dissipation and output current handling capability. For example, the power dissipation of the PowerPAD™ is increased to above 1 W. Sinusoidal and pulse-width modulated output signals also increase the output current capability. The equivalent dc current is proportional to the square-root of the duty cycle: $$I_{DC(EQ)} = I_{Cont} \times \sqrt{\text{(duty cycle)}}$$ | CURRENT DUTY CYCLE<br>AT PEAK RATED CURRENT | EQUIVALENT DC CURRENT<br>AS A PERCENTAGE OF PEAK | |---------------------------------------------|--------------------------------------------------| | 100 | 100 | | 70 | 84 | | 50 | 71 | Note that with an operational amplifier, a duty cycle of 70% would often result in the op amp sourcing current 70% of the time and sinking current 30%, therefore, the equivalent dc current would still be 0.84 times the continuous current rating at a particular junction temperature. #### APPLICATION INFORMATION #### general PowerPAD design considerations The TLV411x is available in a thermally-enhanced PowerPAD family of packages. These packages are constructed using a downset leadframe upon which the die is mounted [see Figure 30(a) and Figure 30(b)]. This arrangement results in the lead frame being exposed as a thermal pad on the underside of the package [see Figure 30(c)]. Because this thermal pad has direct thermal contact with the die, excellent thermal performance can be achieved by providing a good thermal path away from the thermal pad. The PowerPAD package allows for both assembly and thermal management in one manufacturing operation. During the surface-mount solder operation (when the leads are being soldered), the thermal pad must be soldered to a copper area underneath the package. Through the use of thermal paths within this copper area, heat can be conducted away from the package into either a ground plane or other heat dissipating device. Soldering the PowerPAD to the PCB is always recommended, even with applications that have low-power dissipation. This provides the necessary thermal and mechanical connection between the lead frame die pad and the PCB. The PowerPAD package represents a breakthrough in combining the small area and ease of assembly of surface mount with mechanical methods of heatsinking. NOTE A: The thermal pad is electrically isolated from all terminals in the package. Figure 30. Views of Thermally-Enhanced DGN Package #### APPLICATION INFORMATION Although there are many ways to properly heatsink the PowerPAD package, the following steps illustrate the recommended approach. #### general PowerPAD design considerations (continued) - 1. The thermal pad must be connected to the most negative supply voltage on the device, GND. - 2. Prepare the PCB with a top side etch pattern as illustrated in the thermal land pattern mechanical drawings at the end of this document. There should be etch for the leads as well as etch for the thermal pad. - 3. Place five holes in the area of the thermal pad. These holes should be 13 mils in diameter. Keep them small so that solder wicking through the holes is not a problem during reflow. - 4. Additional vias may be placed anywhere along the thermal plane outside of the thermal pad area. This helps dissipate the heat generated by the TLV411x IC. These additional vias may be larger than the 13-mil diameter vias directly under the thermal pad. They can be larger because they are not in the thermal pad area to be soldered so that wicking is not a problem. - 5. Connect all holes to the internal ground plane that is at the same voltage potential as the device GND pin. - 6. When connecting these holes to the ground plane, do not use the typical web or spoke via connection methodology. Web connections have a high thermal resistance connection that is useful for slowing the heat transfer during soldering operations. This makes the soldering of vias that have plane connections easier. In this application, however, low thermal resistance is desired for the most efficient heat transfer. Therefore, the holes under the TLV411x PowerPAD package should make their connection to the internal ground plane with a complete connection around the entire circumference of the plated-through hole. - 7. The top-side solder mask should leave the terminals of the package and the thermal pad area with its five holes exposed. The bottom-side solder mask should cover the five holes of the thermal pad area. This prevents solder from being pulled away from the thermal pad area during the reflow process. - 8. Apply solder paste to the exposed thermal pad area and all of the IC terminals. - 9. With these preparatory steps in place, the TLV411x IC is simply placed in position and run through the solder reflow operation as any standard surface-mount component. This results in a part that is properly installed. For a given $\theta_{JA}$ , the maximum power dissipation is shown in Figure 31 and is calculated by the following formula: $$P_{D} = \left(\frac{T_{MAX}^{-T}A}{\theta_{JA}}\right)$$ Where: $P_D$ = Maximum power dissipation of TLV411x IC (watts) $T_{MAX}$ = Absolute maximum junction temperature (150°C) $T_A$ = Free-ambient air temperature (°C) $\theta_{JA} = \theta_{JC} + \theta_{CA}$ $\theta_{JC}$ = Thermal coefficient from junction to case $\theta_{CA}$ = Thermal coefficient from case to ambient air (°C/W) #### **APPLICATION INFORMATION** #### general PowerPAD design considerations (continued) #### MAXIMUM POWER DISSIPATION vs FREE-AIR TEMPERATURE NOTE A: Results are with no air flow and using JEDEC Standard Low-K test PCB. Figure 31. Maximum Power Dissipation vs Free-Air Temperature The next consideration is the package constraints. The two sources of heat within an amplifier are quiescent power and output power. The designer should never forget about the quiescent heat generated within the device, especially multi-amplifier devices. Because these devices have linear output stages (Class A-B), most of the heat dissipation is at low output voltages with high output currents. The other key factor when dealing with power dissipation is how the devices are mounted on the PCB. The PowerPAD devices are extremely useful for heat dissipation. But, the device should always be soldered to a copper plane to fully use the heat dissipation properties of the PowerPAD. The SOIC package, on the other hand, is highly dependent on how it is mounted on the PCB. As more trace and copper area is placed around the device, $\theta_{JA}$ decreases and the heat dissipation capability increases. The currents and voltages shown in these graphs are for the total package. For the dual amplifier packages, the sum of the RMS output currents and voltages should be used to choose the proper package. #### **APPLICATION INFORMATION** #### macromodel information Macromodel information provided was derived using Microsim $Parts^{TM}$ , the model generation software used with Microsim $PSpice^{TM}$ . The Boyle macromodel (see Note 3) and subcircuit in Figure 33 are generated using the TLV411x typical electrical and operating characteristics at $T_A = 25^{\circ}C$ . Using this information, output simulations of the following key parameters can be generated to a tolerance of 20% (in most cases): - Maximum positive output voltage swing - Maximum negative output voltage swing - Slew rate - Quiescent power dissipation - Input bias current - Open-loop voltage amplification - Unity-gain frequency - Common-mode rejection ratio - Phase margin - DC output resistance - AC output resistance - Short-circuit output current limit NOTE 3: G. R. Boyle, B. M. Cohn, D. O. Pederson, and J. E. Solomon, "Macromodeling of Integrated Circuit Operational Amplifiers," *IEEE Journal of Solid-State Circuits*, SC-9, 353 (1974). Figure 32. Boyle Macromodel and Subcircuit PSpice and Parts are trademarks of MicroSim Corporation. 6-Feb-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish (6) | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|-------------------------|---------| | TLV4110ID | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 4110I | Sample | | TLV4110IDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 4110I | Samples | | TLV4110IDGNR | ACTIVE | HVSSOP | DGN | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | АНМ | Samples | | TLV4110IDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 4110I | Samples | | TLV4110IP | ACTIVE | PDIP | Р | 8 | 50 | Green (RoHS<br>& no Sb/Br) | NIPDAU | N / A for Pkg Type | -40 to 125 | TLV4110I | Samples | | TLV4111CD | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | 4111C | Samples | | TLV4111CDGN | ACTIVE | HVSSOP | DGN | 8 | 80 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | AHN | Samples | | TLV4111ID | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 41111 | Samples | | TLV4111IDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 41111 | Samples | | TLV4111IDGN | ACTIVE | HVSSOP | DGN | 8 | 80 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | АНО | Samples | | TLV4111IDGNR | ACTIVE | HVSSOP | DGN | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | АНО | Samples | | TLV4111IDGNRG4 | ACTIVE | HVSSOP | DGN | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | АНО | Samples | | TLV4111IDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 41111 | Samples | | TLV4112CD | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | 4112C | Samples | | TLV4112CDGN | ACTIVE | HVSSOP | DGN | 8 | 80 | Green (RoHS<br>& no Sb/Br) | NIPDAU NIPDAUAG | Level-1-260C-UNLIM | 0 to 70 | AHP | Samples | | TLV4112CP | ACTIVE | PDIP | Р | 8 | 50 | Green (RoHS<br>& no Sb/Br) | NIPDAU | N / A for Pkg Type | 0 to 70 | TLV4112C | Samples | | TLV4112ID | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 41121 | Samples | #### PACKAGE OPTION ADDENDUM 6-Feb-2020 | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish (6) | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|-------------------------|---------| | TLV4112IDGN | ACTIVE | HVSSOP | DGN | 8 | 80 | Green (RoHS<br>& no Sb/Br) | NIPDAU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | AHQ | Samples | | TLV4112IDGNR | ACTIVE | HVSSOP | DGN | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | AHQ | Samples | | TLV4112IDGNRG4 | ACTIVE | HVSSOP | DGN | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | AHQ | Samples | | TLV4112IDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 4112I | Samples | | TLV4112IP | ACTIVE | PDIP | Р | 8 | 50 | Green (RoHS<br>& no Sb/Br) | NIPDAU | N / A for Pkg Type | -40 to 125 | TLV4112I | Samples | | TLV4113ID | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 4113I | Samples | | TLV4113IDGQ | ACTIVE | HVSSOP | DGQ | 10 | 80 | Green (RoHS<br>& no Sb/Br) | Call TI NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AHS | Samples | | TLV4113IDGQR | ACTIVE | HVSSOP | DGQ | 10 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AHS | Samples | | TLV4113IN | ACTIVE | PDIP | N | 14 | 25 | Green (RoHS<br>& no Sb/Br) | NIPDAU | N / A for Pkg Type | -40 to 125 | TLV4113I | Samples | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. #### PACKAGE OPTION ADDENDUM 6-Feb-2020 (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TLV4113: Enhanced Product: TLV4113-EP NOTE: Qualified Version Definitions: • Enhanced Product - Supports Defense, Aerospace and Medical Applications #### PACKAGE MATERIALS INFORMATION www.ti.com 17-Apr-2020 #### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TLV4110IDGNR | HVSSOP | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | TLV4110IDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TLV4111IDGNR | HVSSOP | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | TLV4111IDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TLV4112IDGNR | HVSSOP | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | TLV4112IDGNR | HVSSOP | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | TLV4112IDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TLV4113IDGQR | HVSSOP | DGQ | 10 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | www.ti.com 17-Apr-2020 \*All dimensions are nominal | | | | | | | | 1 | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | TLV4110IDGNR | HVSSOP | DGN | 8 | 2500 | 358.0 | 335.0 | 35.0 | | TLV4110IDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | TLV4111IDGNR | HVSSOP | DGN | 8 | 2500 | 358.0 | 335.0 | 35.0 | | TLV4111IDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | TLV4112IDGNR | HVSSOP | DGN | 8 | 2500 | 358.0 | 335.0 | 35.0 | | TLV4112IDGNR | HVSSOP | DGN | 8 | 2500 | 364.0 | 364.0 | 27.0 | | TLV4112IDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | TLV4113IDGQR | HVSSOP | DGQ | 10 | 2500 | 358.0 | 335.0 | 35.0 | #### D (R-PDSO-G14) #### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. ### D (R-PDSO-G14) #### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. SMALL OUTLINE INTEGRATED CIRCUIT - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### P (R-PDIP-T8) #### PLASTIC DUAL-IN-LINE PACKAGE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 variation BA. #### N (R-PDIP-T\*\*) #### PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. DGQ (S-PDSO-G10) #### PowerPAD™ PLASTIC SMALL OUTLINE NOTES: - All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>>. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. F. Falls within JEDEC MO-187 variation BA-T. PowerPAD is a trademark of Texas Instruments. #### DGQ (S-PDSO-G10) #### PowerPAD™ PLASTIC SMALL OUTLINE #### THERMAL INFORMATION This PowerPAD package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Top View Exposed Thermal Pad Dimensions 4206324-2/H 12/14 NOTE: A. All linear dimensions are in millimeters PowerPAD is a trademark of Texas Instruments #### DGQ (S-PDSO-G10) #### PowerPAD™ PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. - F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PowerPAD is a trademark of Texas Instruments DGN (S-PDSO-G8) #### PowerPAD™ PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - F. Falls within JEDEC MO-187 variation AA-T #### PowerPAD is a trademark of Texas Instruments. ## $\textbf{PowerPAD}^{^{\text{\tiny{TM}}}}\,\textbf{VSSOP - 1.1 mm max height}$ SMALL OUTLINE PACKAGE PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187. SMALL OUTLINE PACKAGE #### NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. - 9. Size of metal pad may vary due to creepage requirement. SMALL OUTLINE PACKAGE NOTES: (continued) - 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 11. Board assembly site may have different recommendations for stencil design. ## $\textbf{PowerPAD}^{^{\text{\tiny{TM}}}}\,\textbf{VSSOP - 1.1 mm max height}$ SMALL OUTLINE PACKAGE PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187. SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. - 9. Size of metal pad may vary due to creepage requirement. SMALL OUTLINE PACKAGE NOTES: (continued) - 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 11. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated