

# **LMV1089 Dual Input, Far Field Noise Suppression Microphone Amplifier with Automatic Calibration Capability**

**Check for Samples: [LMV1089](http://www.ti.com/product/lmv1089#samples)**

- **<sup>2</sup>• Low Power Consumption**
- 
- 
- communication applications. **• Differential Inputs and Outputs**
- 
- 
- 
- 

- 
- 
- **Bluetooth and Other Powered Headsets** power.<br>**• Hand-Held Voice Microphones**
- 
- 

- 
- **Supply Voltage 2.7 to 5.5 V**
- **• Supply Current 1.1 mA (typ) • CONS control.**
- **•• Standby Current 0.7 µA (typ)** The dual microphone inputs and the processed signal
- **• Signal-to-Noise Ratio (A-weighted) 65 dB (typ)** output are differential to provide excellent noise
- immunity. The microphones are biased with an **• Total Harmonic Distortion <sup>+</sup> Noise 0.1 % (typ)** internal low-noise bias supply.
- **• PSRR (217Hz) 96 dB (typ)**

# **<sup>1</sup>FEATURES DESCRIPTION**

The LMV1089 is a fully analog dual differential input, differential output, microphone array amplifier **• Shutdown Function** designed to reduce background acoustic noise, while **•• No Added Processing Delay ••• The Contract of Contract and Added** Processing Delay

**• Automatic Calibration** The LMV1089 preserves near-field voice signals within 4cm of the microphones while rejecting far-field **• Adjustable 6 - 48dB Gain** acoustic noise greater than 50cm from the **Figure 1999 Excellent RF Immunity**<br> **•** microphones. Up to 20dB of far-field rejection is<br> **•** possible in a properly configured and calibrated **• Space-Saving 36–Bump DSBGA Package** possible in a properly configured and calibrated system.

**APPLICATIONS**<br>Part of the Powerwise™ family of energy efficient **•• Headset and Boom Microphones ••• Solutions**, the LMV1089 consumes only 1.1mA of supply current providing superior performance over **• Mobile Handsets and Two-Way Radios** DSP solutions consuming greater than ten times the

**Fand Fisic Coice interceptions**<br>**Equalized Stereo Microphone Preamplifier** A process of the product containing the LMV1089 process of the product containing the LMV1089 compensates the entire microphone system. This **KEY SPECIFICATIONS** calibration compensates for mismatch in microphone **Far Field Noise Suppression**<br> **• Flactively 6** *CLO CLO <i>ALLI***<sub>2</sub>** *CLO RICI CLO EXACTION CLO <i>CLO CLO <i>CLO CLO CLO <i>CLO CLO CLO <i>CCC CC* path variances. The LMV1089 stores the calibration **(Electrical), (f <sup>=</sup> 1kHz) <sup>37</sup> dB** coefficients in the on-chip EEPROM. The calibration is initiated by an  $I^2C$  command or by a logic pin

> Far-field noise, > 50 cm Up to 4 cm Near-Field Voic Near-Field Voice **LMV1089** Traffic Noise Pure analog solution provides superio performance over DSP .<br>colutions  $L$ oud  $M_U$ ৶ P Analog Near-Field Voice Crowd Noise Filter Þ **Announcements** Far field noise reduced by up to 20 dB in properly Machine Noise EEPROM configured and calibrated Low-cost system omnidirectional microphones

# **Figure 1.**

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Æ Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



# **Typical Application**



\* The value of the low-pass filter capacitor is application dependent, see the application section for additional information. \*\* The value the microphone resistors is a standard value often used for electret microphones.

### **Figure 2. Typical Dual Microphone Far Field noise Cancelling Application**



#### **Connection Diagram**

**[www.ti.com](http://www.ti.com)** SNAS441H –SEPTEMBER 2008–REVISED MAY 2010



**Figure 3. 36–Bump DSBGA package**







**Figure 5. 32 Lead LQFP package**



#### **Figure 6. LQFP Package View Bottom View**

#### **Pin Descriptions**



**RUMENTS** 

#### **[www.ti.com](http://www.ti.com)** SNAS441H –SEPTEMBER 2008–REVISED MAY 2010







These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **ABSOLUTE MAXIMUM RATINGS (1)(2)**



<span id="page-4-0"></span>(1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions. All voltages are measured with respect to the ground pin, unless otherwise specified.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

- (3) The maximum power dissipation must be de-rated at elevated temperatures and is dictated by  $T_{JMAX}$ ,  $\theta_{JC}$ , and the ambient temperature T<sub>A</sub>. The maximum allowable power dissipation is  $P_{DMAX} = (T_{JMAX} - T_A) / \theta_{JA}$  or the number given in the Absolute Maximum Ratings, whichever is lower. For the LMV1089,  $T_{JMAX} = 150^{\circ}C$  and the typical  $\theta$ JA for this DSBGA package is 70°C/W and for the LLP package θJA is 64°C/W Refer to the Thermal Considerations section for more information.
- Human body model, applicable std. JESD22-A114C.
- (5) Machine model, applicable std. JESD22-A115-A.

**RUMENTS** 

## **OPERATING RATINGS (1)**



(1) The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.

(2) The voltage at  $1^2$ CV<sub>DD</sub> must not exceed the voltage on V<sub>DD</sub>.

# **ELECTRICAL CHARACTERISTICS 3.3V (1)**

Unless otherwise specified, all limits specified for T<sub>J</sub> = 25°C, V<sub>DD</sub> = 3.3V, V<sub>IN</sub> = 18mV<sub>P-P</sub>, f = 1kHz, EN = V<sub>DD</sub>, pass through mode  $^{(2)}$ , Pre Amp gain = 20dB, Post Amp gain = 6dB, R<sub>L</sub> = 100kΩ, and C<sub>L</sub> = 4.7pF, C<sub>REF</sub> = 10nF



(1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions. All voltages are measured with respect to the ground pin, unless otherwise specified.

(2) The voltage at  $1^2$ CV<sub>DD</sub> must not exceed the voltage on V<sub>DD</sub>.

(3) Typical values represent most likely parametric norms at  $T_A = +25^\circ C$ , and at the Recommended Operation Conditions at the time of product characterization and are not specified.

(4) Datasheet min/max specification limits are ensured by test, or statistical analysis.



**[www.ti.com](http://www.ti.com)** SNAS441H –SEPTEMBER 2008–REVISED MAY 2010

# **ELECTRICAL CHARACTERISTICS 3.3V [\(1\)](#page-4-0) (continued)**

Unless otherwise specified, all limits specified for T<sub>J</sub> = 25°C, V<sub>DD</sub> = 3.3V, V<sub>IN</sub> = 18mV<sub>P-P</sub>, f = 1kHz, EN = V<sub>DD</sub>, pass through mode <sup>[\(2\)](#page-7-0)</sup>, Pre Amp gain = 20dB, Post Amp gain = 6dB, R<sub>L</sub> = 100kΩ, and C<sub>L</sub> = 4.7pF, C<sub>REF</sub> = 10nF



# **ELECTRICAL CHARACTERISTICS 5.0V(1)**

Unless otherwise specified, all limits specified for T<sub>J</sub> = 25°C, V<sub>DD</sub> = 5V, V<sub>IN</sub> = 18mV<sub>P-P</sub>, EN = V<sub>DD</sub>, pass through mode<sup>(2)</sup>, Pre Amp gain = 20dB, Post Amp gain = 6dB,  $R_L$  = 100kΩ, and  $C_L$  = 4.7pF.



(1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions. All voltages are measured with respect to the ground pin, unless otherwise specified.

(2) The voltage at  $1^2$ CV<sub>DD</sub> must not exceed the voltage on V<sub>DD</sub>.

(3) Typical values represent most likely parametric norms at  $T_A$  = +25°C, and at the Recommended Operation Conditions at the time of product characterization and are not specified.

(4) Datasheet min/max specification limits are ensured by test, or statistical analysis.



# **ELECTRICAL CHARACTERISTICS 5.0V[\(1\)](#page-4-0) (continued)**

Unless otherwise specified, all limits specified for T<sub>J</sub> = 25°C, V<sub>DD</sub> = 5V, V<sub>IN</sub> = 18mV<sub>P-P</sub>, EN = V<sub>DD</sub>, pass through mode<sup>[\(2\)](#page-7-0)</sup>, Pre Amp gain = 20dB, Post Amp gain = 6dB,  $R_L$  = 100kΩ, and  $C_L$  = 4.7pF.



# **DIGITAL INTERFACE CHARACTERISTICS (1)(2)**

Unless otherwise specified, all limits specified for  $T_J$  = 25°C, l<sup>2</sup>CV<sub>DD</sub> within the Operating Rating <sup>(2)</sup>



<span id="page-7-0"></span>(1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions. All voltages are measured with respect to the ground pin, unless otherwise specified.

(2) The voltage at  $1^2$ CV<sub>DD</sub> must not exceed the voltage on V<sub>DD</sub>.

(4) Datasheet min/max specification limits are ensured by test, or statistical analysis.

<sup>(3)</sup> Typical values represent most likely parametric norms at  $\overline{T}_A$  = +25°C, and at the Recommended Operation Conditions at the time of product characterization and are not specified.

**ISTRUMENTS** 

<span id="page-8-0"></span>**[www.ti.com](http://www.ti.com)** SNAS441H –SEPTEMBER 2008–REVISED MAY 2010

#### **TEST METHODS**



**Figure 7. FFNSE, NFSLE, SNRI<sup>E</sup> Test Circuit**

### <span id="page-8-1"></span>**FAR FIELD NOISE SUPPRESSION (FFNSE)**

For optimum noise suppression the far field noise should be in a broadside array configuration from the two microphones (see [Figure](#page-26-0) 34). Which means the far field sound source is equidistance from the two microphones. This configuration allows the amplitude of the far field signal to be equal at the two microphone inputs, however a slight phase difference may still exist. To simulate a real world application a slight phase delay was added to the  $FFNS<sub>E</sub>$  test. The block diagram from [Figure](#page-8-1) 7 is used with the following procedure to measure the  $FFNS<sub>E</sub>$ .

- 1. A sine wave with equal frequency and amplitude  $(25mV_{P-P})$  is applied to Mic1 and Mic2. Using a signal generator, the phase of Mic 2 is delayed by 1.1° when compared with Mic1.
- 2. Measure the output level in dBV (X)
- 3. Mute the signal from Mic2
- 4. Measure the output level in dBV (Y)
- 5. FFNS $E = Y X$  dB

### **NEAR FIELD SPEECH LOSS (NFSLE)**

For optimum near field speech preservation, the sound source should be in an endfire array configuration from the two microphones (see [Figure](#page-26-0) 34). In this configuration the speech signal at the microphone closest to the sound source will have greater amplitude than the microphone further away. Additionally the signal at microphone further away will experience a phase lag when compared with the closer microphone. To simulate this, phase delay as well as amplitude shift was added to the NFSL $<sub>E</sub>$  test. The schematic from [Figure](#page-8-1) 7 is used</sub> with the following procedure to measure the  $NFSL_F$ .

- 1. A 25mV<sub>P-P</sub> and 17.25mV<sub>P-P</sub> (0.69\*25mV<sub>P-P</sub>) sine wave is applied to Mic1 and Mic2 respectively. Once again, a signal generator is used to delay the phase of Mic2 by 15.9° when compared with Mic1.
- 2. Measure the output level in dBV (X)
- 3. Mute the signal from Mic2
- 4. Measure the output level in dBV (Y)
- 5. NFSL $_F$  = Y X dB

# **SINGLE TO NOISE RATIO IMPROVEMENT ELECTRICAL (SNRIE)**

The SNRI $<sub>E</sub>$  is the ratio of FFNS<sub>E</sub> to NFSL<sub>E</sub> and is defined as:</sub>

 $SNRI_E$  = FFNS<sub>E</sub> - NFSL<sub>E</sub>



# **TYPICAL PERFORMANCE CHARACTERISTICS**

Unless otherwise specified,  $T_J = 25^{\circ}$ C, V<sub>DD</sub> = 3.3V, Input Voltage = 18mV<sub>P-P</sub>, f =1 kHz, pass through mode (The voltage at I<sup>2</sup>CV<sub>DD</sub> must not exceed the voltage on V<sub>DD</sub>), Pre Amp gain = 20dB, Post Amp gain = 6dB, R<sub>L</sub> = 100kΩ, and C<sub>L</sub> = 4.7pF.







100 - I I I I  $10$ THD+N (%)  $\top \top \top \top$ ШI 1 ╥ 0.1  $0.01$ <br> $0.001$ 0.001 0.01 0.1 1 INPUT VOLTAGE (V<sub>P-P</sub>)



#### **[www.ti.com](http://www.ti.com)** SNAS441H –SEPTEMBER 2008–REVISED MAY 2010

### **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**

Unless otherwise specified,  $T_J = 25^{\circ}$ C, V<sub>DD</sub> = 3.3V, Input Voltage = 18mV<sub>P-P</sub>, f =1 kHz, pass through mode (The voltage at I<sup>2</sup>CV<sub>DD</sub> must not exceed the voltage on V<sub>DD</sub>), Pre Amp gain = 20dB, Post Amp gain = 6dB, R<sub>L</sub> = 100kΩ, and C<sub>L</sub> = 4.7pF.

















**PSRR PSRR**

**vs vs Frequency, Pre Amp Gain = 20dB, Post Amp Gain = 6dB Frequency, Pre Amp Gain = 20dB, Post Amp Gain = 6dB VRIPPLE = 100mVP-P, Mic1 = Mic2 = AC GND VRIPPLE = 100mVP-P, Mic1 = Mic2 = AC GND Mic1 Pass Through Mode Mic2 Pass Through Mode**





XAS **STRUMENTS** 

SNAS441H –SEPTEMBER 2008–REVISED MAY 2010 **[www.ti.com](http://www.ti.com)**

# **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**

Unless otherwise specified, T $_{\rm J}$  = 25°C, V $_{\rm DD}$  = 3.3V, Input Voltage = 18mV<sub>P-P</sub>, f =1 kHz, pass through mode (The voltage at I<sup>2</sup>CV<sub>DD</sub> must not exceed the voltage on V<sub>DD</sub>), Pre Amp gain = 20dB, Post Amp gain = 6dB, R<sub>L</sub> = 100kΩ, and C<sub>L</sub> = 4.7pF.





**[www.ti.com](http://www.ti.com)** SNAS441H –SEPTEMBER 2008–REVISED MAY 2010

# **APPLICATION DATA**

# **INTRODUCTION**

The LMV1089 is a fully analog single chip solution to reduce the far field noise picked up by microphones in a communication system. A simplified block diagram is provided in [Figure](#page-12-0) 21.



**Figure 21. Simplified Block Diagram of the LMV1089**

<span id="page-12-0"></span>The output signal of the microphones is first amplified by a pre-amplifier stage with an adjustable gain of 6dB to 36dB. The signal is then processed by the noise cancelling processor. The noise cancelling processor matches the gain and frequency responses of the microphones and the acoustic characteristics of the enclosure using coefficients derived during the auto-calibration step and the stored in EEPROM. The resulting noise-suppressed signal is then amplified by the 6dB to 18dB gain-adjustable post-amplifier. For optimum noise and EMI immunity, the microphones have a differential connection to the LMV1089 and the output of the LMV1089 is also differential. The adjustable gain functions can be controlled via I<sup>2</sup>C and four control pins. Both methods are described later in the application section.

### **Power Supply Circuits**

A low drop-out (LDO) voltage regulator in the LMV1089 allows the device to be independent of supply voltage variations.

The Power On Reset (POR) circuitry in the LMV1089 requires the supply voltage to rise from 0V to  $V_{DD}$  in less than 100ms.

The Mic Bias output is provided as a low noise supply source for the electret microphones. The noise voltage on the Mic Bias microphone supply output pin depends on the noise voltage on the internal the reference node. The de-coupling capacitor on the  $V_{REF}$  pin determines the noise voltage on this internal reference. This capacitor should be larger than 1nF; having a larger capacitor value will result in a lower noise voltage on the Mic Bias output.

Most of the logic levels for the digital control interface are relative to  $I^2CV_{DD}$  voltage. This eases interfacing to the micro controller of the application containing the LMV1089. The supply voltage on the I<sup>2</sup>CV<sub>DD</sub> pin must never exceed the voltage on the  $V_{DD}$  pin.

Only the four pins that determine the default power up gain (as described in SETTING [ADJUSTABLE](#page-13-0) GAIN) have logic levels relative to  $V_{DD}$ .

# **Shutdown Function**

As part of the Powerwise™ family, the LMV1089 consumes only 1.1mA of current. In many applications the part does not need to be continuously operational. To further reduce the power consumption in the inactive period, the LMV1089 provides two individual microphone power down functions. When either one of the shutdown functions is activated the part will go into shutdown mode consuming only a few μA of supply current.

### **SHUTDOWN VIA HARDWARE PIN**

The hardware shutdown function is operated via the EN pin. In normal operation the EN pin must be at a 'high' level  $(V_{DD})$ . Whenever a 'low' level (GND) is applied to the EN pin the part will go into shutdown mode disabling all internal circuits.



# **SHUTDOWN VIA I 2C**

The LMV1089 offers an additional shutdown function by reprogramming an I<sup>2</sup>C register (see [Table](#page-18-0) 5). The LMV1089 will only consume power in a mode where it can perform its normal functions. So at least one of the microphone amplifier circuits must be enabled ('1'). Writing '0' to the both bit 4 and bit 5 of the I<sup>2</sup>C 'A' register (address 0x01h) of the LMV1089 will force the part into shutdown mode, even if the EN pin is 'High', the only part that remains active in this state is the I<sup>2</sup>C, which consumes neglectible power when compared to the standby current.

## **Adjustable Gain**

The LMV1089 has two gain stages where the gain can be adjusted to meet the requirements for the application. There is a preamplifier and a post amplifier that can be varied independent of each other. In most applications the gain will be set via the I<sup>2</sup>C interface, see [Table](#page-18-0) 5.

#### <span id="page-13-0"></span>**SETTING ADJUSTABLE GAIN**

The LMV1089 provides four pins to set the default gain settings during power up of the device, which is convenient for applications without a micro controller . The default gain of the preamplifier is controlled by the GA0 and GA1 pins and can be set by wiring those pins to either  $V_{DD}$  or GND. In this way, one of the four possible values in the 12dB to 36dB range (see [Table](#page-13-1) 1) can be chosen. The default post amplifier gain is set in the same way by connecting the GB0 and GB1 pins to either  $V_{DD}$  or GND to select a gain between 6dB and 15dB (see [Table](#page-18-0) 2). Setting the gain of the preamplifier and post amplifier via the I<sup>2</sup>C interface (see Table 5) will override this default gain.

<span id="page-13-1"></span>The default gain is only set during power up of the device. Toggling the logic level of the enable pin (EN) will not change the current gain setting of the part. Any gain setting done via the I<sup>2</sup>C interface will remain valid during activation of the function.



#### **Table 1. Default preamplifier gain**

(1) Default value used for performance measurements



#### **Table 2. Default post amplifier gain**

(1) Default value used for performance measurements

# <span id="page-13-2"></span>**Gain Balance and Gain Budget**

In systems where input signals have a high dynamic range, critical noise levels or where the dynamic range of the output voltage is also limited, careful gain balancing is essential for the best performance. Too low of a gain setting in the preamplifier can result in higher noise levels while too high of a gain setting in the preamplifier will result in clipping and saturation in the noise cancelling processor and output stages.

The gain ranges and maximum signal levels for the different functional blocks are shown in [Figure](#page-14-0) 22. Two examples are given as a guideline on how to select proper gain settings.



**[www.ti.com](http://www.ti.com)** SNAS441H –SEPTEMBER 2008–REVISED MAY 2010



**Figure 22. Maximum Signal Levels**

### <span id="page-14-0"></span>**Example 1**

An application using microphones with  $50mV_{p,p}$  maximum output voltage, and a baseband chip after the LMV1089 with 1.5 $V_{\text{P-P}}$  maximum input voltage.

For optimum noise performance, the gain of the input stage should be set to the maximum.

- 1.  $50mV_{P-P} + 36 dB = 3.1V_{P-P}$ .
- 2.  $3.1V_{\rm P-P}$  is higher than the maximum 1.4V<sub>P-P</sub> allowed for the Noise Cancelling Processor (NCP). This means a gain lower than 28.9dB should be selected.
- 3. Select the nearest lower gain from the gain settings shown in [Table](#page-13-1) 1, 28dB is selected. This will prevent the NCP from being overloaded by the microphone. With this setting, the resulting output level of the Pre Amplifier will be  $1.26V_{\text{P-P}}$ .
- 4. The NCP can have a maximum processing gain of 9dB (depending on the calibration result) which will result in  $3.5V_{P-P}$  at the output of the LMV1089. This level is higher then maximum level that is allowed at the input of the post amp of the LMV1089. Therefore the preamp gain has to be reduced, to 1.4V<sub>P-P</sub> minus 9dB =  $0.5V_{\text{P-P}}$ . This limits the preamp gain to a maximum of 20dB.
- 5. The baseband chip limits the maximum output voltage to  $1.5V_{P-P}$  with the minimum of 6dB post amp gain, this results in requiring a lower level at the input of the post amp of  $0.75V_{P-P}$ . Now calculating this for a maximum NCP gain of 9dB the output of the preamp must be  $\langle 266 \text{mV}_{\text{P-P}}$ .
- 6. Calculating the new gain for the preamp will result in <1.4dB gain.
- 7. The nearest lower gain will be 14dB.

So using preamp gain = 14dB and postamp gain = 6dB is the optimum for this application.

### **Example 2**

An application using microphones with 10mV<sub>P-P</sub> maximum output voltage, and a baseband chip after the LMV1089 with  $3.3V_{P-P}$  maximum input voltage.

For optimum noise performance we would like to have the maximum gain at the input stage.

- 1.  $10 \text{mV}_{\text{P-P}} + 36 \text{dB} = 631 \text{mV}_{\text{P-P}}$ .
- 2. This is lower than the maximum  $1.4V_{P-P}$  so this is OK.
- 3. The NCP can have a maximum processing gain of 9dB (depending on the calibration result) which will result in  $3.5V_{P-P}$  at the output of the LMV1089. This level is higher then maximum level that is allowed at the input of the Post Amp of the LMV1089. Therefore the Pre Amp gain has to be reduced, to 1.4V<sub>P-P</sub> minus 9dB =  $0.5V_{\text{P-P}}$ . This limits the Pre Amp gain to a maximum of 34dB.
- 4. With a Post Amp gain setting of 6dB the output of the Post Amp will be  $2.8V_{P-P}$  which is OK for the baseband.
- 5. The nearest lower Post Amp gain will be 6dB.

So using preamp gain = 34dB and postamp gain = 6dB is optimum for this application.



### **Unprocessed Output Pins**

The LMV1089 provides two single ended output pins M1\_UNP and M2\_UNP. These pins provide the amplified output signal from the two differential microphone input amplifiers Mic1 and Mic2. When the application containing the LMV1089 is in a calibrated state the output level of the two microphone paths are matched. This makes these outputs suitable for stereo applications like video camera webcams and photo cameras. Low cost microphones with wider gain tolerance can be used because gain differences of the microphones will be compensated by the calibration system of the LMV1089. In this situation the default gain of the Pre Amplifiers is set by GA0 and GA1 as described in [Table](#page-13-1) 1. This gain can be changed via I<sup>2</sup>C by writing register A as described in the I2C [Compatible](#page-15-0) Interface section.

### <span id="page-15-0"></span>**I <sup>2</sup>C Compatible Interface**

### **I <sup>2</sup>C SIGNALS**

The LMV1089 pin Serial Clock (SCL) pin is used for the I<sup>2</sup>C clock and the Serial Data (SDA) pin is used for the <sup>2</sup>C data. Both these signals need a pull-up resistor according to I<sup>2</sup>C specification. The LMV1089 can be controlled through two slave addresses. The digital I<sup>2</sup>C address pin selects the I<sup>2</sup>C address for LMV1089 as shown in[Table](#page-15-1) 3

<span id="page-15-1"></span>

#### **Table 3. Chip Address**

# **I <sup>2</sup>C DATA VALIDITY**

The data on SDA line must be stable during the HIGH period of the clock signal (SCL). In other words, the state of the data line can only be changed when SCL is LOW.



**Figure 23. I <sup>2</sup>C Signals: Data Validity**

### **I <sup>2</sup>C START AND STOP CONDITIONS**

START and STOP bits classify the beginning and the end of the I<sup>2</sup>C data transmission session. START condition is defined as the SDA signal transitioning from HIGH to LOW while SCL line is HIGH. STOP condition is defined as the SDA transitioning from LOW to HIGH while SCL is HIGH. The I<sup>2</sup>C master always generates START and STOP bits. The I<sup>2</sup>C bus is considered to be busy after START condition and free after STOP condition. During data transmission, I<sup>2</sup>C master can generate repeated START conditions. First START and repeated START conditions are equivalent, function-wise.





The master should issue STOP after no acknowledgment.

**Figure 24. I <sup>2</sup>C Start Stop Conditions**

#### **TRANSFERRING DATA**

Every byte put on the SDA line must be eight bits long, with the most significant bit (MSB) being transferred first. Each byte of data has to be followed by an acknowledge bit. The acknowledge related clock pulse is generated by the master. The transmitter releases the SDA line (HIGH) during the acknowledge clock pulse. The receiver must pull down the SDA line during the 9<sup>th</sup> clock pulse, signifying an acknowledge (ACK). A receiver which has been addressed must generate an acknowledge after each byte has been received.

After the START condition, the I<sup>2</sup>C master sends a chip address. This address is seven bits long followed by an eighth bit which is a data direction bit (R/W). The LMV1089 address is **11001100<sup>2</sup>** or **11001110<sup>2</sup>** . For the eighth bit, a "0" indicates a WRITE and a "1" indicates a READ. The second byte selects the register to which the data will be written. The third byte contains data to write to the selected register.



**Figure 25. I <sup>2</sup>C Chip Address**

Register changes take effect at the SCL rising edge during the last ACK from slave.

In [Figure](#page-16-0) 26, a write example is shown, for a device with a randomly chosen address**'00110100<sup>2</sup> '**.



**Figure 26. Example I <sup>2</sup>C Write Cycle**

<span id="page-16-0"></span>When a READ function is to be accomplished, a WRITE function must precede the READ function, as shown in the Read Cycle waveform. [Figure](#page-17-0) 27 shows this read example for a randomly chosen address**'00110101<sup>2</sup>** .

Texas **NSTRUMENTS** 

#### SNAS441H –SEPTEMBER 2008–REVISED MAY 2010 **[www.ti.com](http://www.ti.com)**





<span id="page-17-0"></span>

**Figure 28. I <sup>2</sup>C Timing Diagram**



<span id="page-17-1"></span>

(1) Data specified by design





<span id="page-18-0"></span>





# **Table 5. I <sup>2</sup>C Register Description (continued)**





**[www.ti.com](http://www.ti.com)** SNAS441H –SEPTEMBER 2008–REVISED MAY 2010





# **Calibration**

Automatic calibration should only be required once, when the product containing the LMV1089 has completed manufacture, and prior to application packaging. The product containing the LMV1089 will be calibrated to the microphones, the microphone spacings, and the acoustical properties of the final design.

Copyright © 2008–2010, Texas Instruments Incorporated Companies Copyright Control of Cubmit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNAS441H&partnum=LMV1089) Feedback 21



The compensation or calibration technology is achieved via memory stored coefficients when the FFNS circuitry activates the calibration sequence. The purpose of the calibration sequence is to choose the optimized coefficients for the FFNS circuitry for the given microphones, spacing, and acoustical design of the product containing the LMV1089.

A basic calibration can be performed with a single 1kHz tone, however to take full advantage of this calibration feature a three tone calibration (See [PERFORMING](#page-23-0) A THREE TONE CALIBRATION) is preferred .

The automatic calibration process can be initiated from either a digital interface CALIBRATE pin (CAL) or via the <sup>2</sup>C interface.

The logic level at the PROGRAM ENABLE (PE) pin determines if the result of the calibration is volatile or permanent. To make the result of the calibration permanent (stored in the EEPROM) the PROGRAM ENABLE (PE) pin must be high during the automatic calibration process.

#### **AUTOMATIC CALIBRATION VIA CAL PIN**

To initiate the automatic calibration via the CAL pin, the following procedure is required. See timing diagram [Figure](#page-22-0) 30:

- From the initial condition where both PE and CAL are at 'low' level
- bring PE to a 'high' level (enable EEprom write)
- bring CAL to a 'high' level to start Calibration
- Apply Audio stimulus (single tone 1kHz or three tone sequence as described in [PERFORMING](#page-23-0) A THREE TONE [CALIBRATION](#page-23-0)) (see [Figure](#page-23-1) 31).
- Hold CAL 'high' for at least 790ms
- Remove Audio stimulus
- bring CAL to a 'low' level to stop Calibration
- bring PE to a 'low' level (disable EEprom write)

A tone may be applied prior to the rising of CAL and PE. Signals applied to the microphone inputs before rising of CAL and PE are ignored by the calibration system.



**Figure 29. Automatic Calibration via CAL pin**

#### **NOTE**

**When the I <sup>2</sup>C is operated, make sure that register 'R' (address 0x12) bit 0 is '0' before operating the CAL pin (default value for this bit). When this bit is set '1' the calibration engine of the LMV1089 is started and will remain active with a higher supply current than normal operation. The state of the calibration remains active until this bit is reset, '0". With the bit set the 'low' to' high' transfer of the CAL pin will be ignored.**

### **AUTOMATIC CALIBRATION VIA I <sup>2</sup>C COMMAND**

To initiate the automatic calibration via the  $I<sup>2</sup>C$  interface, the following procedure is required:

- From the initial condition where PE is 'low' level
- Bring PE to a 'high' level (enable EEprom write)
- Write '1' into I<sup>2</sup>C register 'R' (address 0x12) bit 0 to start calibration



- Apply Audio stimulus (single tone 1kHz or three tone sequence as described in [PERFORMING](#page-23-0) A THREE TONE [CALIBRATION](#page-23-0))
- Wait at least 790ms
- Remove Audio stimulus
- Write '0' into I<sup>2</sup>C to finish calibration
- Bring PE to a 'low' level (disable EEprom write)

A tone may be applied prior to the rising of PE or setting the  $I<sup>2</sup>C$  calibration bit. Signals applied to the microphone inputs before rising of PE or setting the I<sup>2</sup>C calibration bit are ignored by the calibration system.



#### **PERFORMING THE AUTOMATIC CALIBRATION**

Automatic calibration can be performed as 'one tone' or as 'three tone' calibration. Three tone calibration is preferred because the three tone calibration not only compensates for differences in the gain between the two microphones, but this function also corrects for differences in the frequency response between in the two microphones and compensates for the acoustical effects of the enclosure.

The one tone calibration only compensates for the gain difference between the two microphones at 1kHz and can lead to less far field noise reduction when compared to three tone calibration.

#### **PERFORMING A ONE TONE CALIBRATION**

The easiest way to perform an automatic calibration with the LMV1089 uses a 1kHz tone. This tone can be a steady state tone or a 1kHz tone that is switched on and off using the timing from [Figure](#page-22-0) 30.

To perform a one tone calibration, a 1kHz test tone is required right after the PE and CAL inputs are brought to a logic high level and that tone should be stable during the time as indicated in [Table](#page-23-2) 6. At the end of this sequence the calibration data is automatically stored in the internal EEPROM (see [Figure](#page-23-1) 31).

A tone may be applied prior to the rising of CAL start signal and PE. Signals applied to the microphone outside the limits shown in [Figure](#page-22-0) 30 and [Table](#page-23-2) 6 are ignored by the calibration system.



<span id="page-22-0"></span>



# <span id="page-23-0"></span>**PERFORMING A THREE TONE CALIBRATION**

In a system with two microphones in an enclosure there will always be a difference in the transfer function in both gain and frequency response between the two channels. The LMV1089 has the capability to perform an automatic calibration function to minimize these differences. To perform this calibration, a test sequence of three tones is required right after the PE and CAL inputs are brought to a logic high level. At the end of this sequence the calibration data is automatically stored in the internal EEPROM.

The three tones have to be applied as follows (see [Figure](#page-23-1) 31):

- A first tone with a frequency of 1kHz
- A second tone with a frequency of 300Hz
- A third tone with a frequency of 3kHz

A tone may be applied prior to the rising of CAL start signal and PE. Signals applied to the microphone outside the limits shown in [Figure](#page-23-1) 31 and [Table](#page-23-2) 6 are ignored by the calibration system.

Between each tone pair there is a small time, indicated by a cross, to change the frequency. During that time the input tone is ignored by the calibration system.

The total calibration sequence requires less than 790ms.





<span id="page-23-2"></span><span id="page-23-1"></span>

t<sub>CC</sub> Calibration Complete the Calibration Complete and Calibration Complete the Calibration Complete the Cali



(1) Data specified by design



**[LMV1089](http://www.ti.com/product/lmv1089?qgpn=lmv1089)**

**[www.ti.com](http://www.ti.com)** SNAS441H –SEPTEMBER 2008–REVISED MAY 2010

#### **AUTOMATIC CALIBRATION SETUP**

A calibration test setup consists of a test room (acoustical box) with a loudspeaker (acoustical source) driven with the test tone sequence from [Figure](#page-23-1) 31. The test setup is shown in [Figure](#page-24-0) 32. The distances between the source and microphone 1 and microphone 2 must be equal and the sound must travel without any obstacle from source to both microphones.

The sound will travel with the limited speed of 300m/s from the loudspeaker source to the microphones. When creating the calibration signals this time should not be ignored, 30cm distance will cause 1ms delay.

For an optimum automatic calibration the output level of the microphones and preamp gain must be set so that the resulting signal at the output of the preamplifier is 100m $V_{P-P}$   $\pm$  6dB



**Figure 32.**

#### <span id="page-24-0"></span>**MANUAL CALIBRATION**

You can manually program the gain compensation of the two mic inputs on the LMV1089 using the I<sup>2</sup>C interface. [Table](#page-17-1) 4 shows the control bits for I<sup>2</sup>C Register O and P with the corresponding gains. This can be easily done by doing the following:

- 1) READ contents of the  $1^2C$  register N immediately after powering up.
- 2) Set PE pin and T7 pin to Vdd.
- 3) WRITE to <sup>2</sup>C register O and P to choose the calibration settings.

Bits O<7:4> control the two mics at 300Hz and bits O<3:0> control the two mics at 3kHz.

Bits P<7:4> control the right channel gain and bits P<3:0> control the left channel gain

4) WRITE a '0' to I<sup>2</sup>C register Q<7> bit (storeBar) and the bits from I<sup>2</sup>C register N<6:0> to I<sup>2</sup>C register Q<6:0>

5) When I<sup>2</sup>C register N<7> (ready) goes high, then the EEPROM programming is complete. Now PE pin and T7 pin should be set to GND and  $1^2C$  register Q<7> (storeBar) should be returned to '1'.

Copyright © 2008–2010, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNAS441H&partnum=LMV1089) Feedback 25



# **SUPPLY CURRENT DURING CALIBRATION**

The calibration function performs two main tasks in a sequence. First the AC characteristics of the microphones are matched. Then in the second stage, if the PE pin is high, the on-chip EEPROM is programmed.

During the first stage of this sequence the supply current on the LMV1089 will increase to about 2.5mA. During the writing of the EEPROM the supply current will rise for about 215 ms to about 30mA. This increased current is used for the on chip charge pump which generates the high voltages that are required for programming the EEPROM.



### **Microphone Placement**

Because the LMV1089 is a microphone array Far Field Noise Reduction solution, proper microphone placement is critical for optimum performance. Two things need to be considered: The spacing between the two microphones and the position of the two microphones relative to near field source

If the spacing between the two microphones is too small, near field speech will be canceled along with the far field noise. Conversely, if the spacing between the two microphones is large, the far field noise reduction performance will be degraded. The optimum spacing between Mic 1 and Mic 2 is 1.5-2.5cm. This range provides a balance of minimal near field speech loss and maximum far field noise reduction.

<span id="page-25-0"></span>The microphones should be in line with the desired sound source 'near speech' and configured in an endfire array (see [Figure](#page-26-0) 34) orientation from the sound source. If the 'near speech' (desired sound source) is equidistant to the source like a broadside array (see [Figure](#page-25-0) 33) the result will be a great deal of near field speech loss.



**Figure 33. Broadside Array (WRONG)**





**Figure 34. Endfire Array (CORRECT)**

### <span id="page-26-0"></span>**Low-Pass Filter At The Output**

At the output of the LMV1089 there is a provision to create a 1<sup>st</sup> order low-pass filter (only enabled in 'Noise Cancelling' mode). This low-pass filter can be used to compensate for the change in frequency response that results from the noise cancellation process. The change in frequency response resembles a first-order high-pass filter, and for many of the applications it can be compensated by a first-order low-pass filter with cutoff frequency between 1.5kHz and 2.5kHz.

The transfer function of the low-pass filter is derived as:

$$
H(s) = \frac{\text{Post Amplifier gain}}{sRfCf+1}
$$

<span id="page-26-1"></span>This low-pass filter is created by connecting a capacitor between the LPF pin and the OUT pin of the LMV1089. The value of this capacitor also depends on the selected output gain. For different gains the feedback resistance in the low-pass filter network changes as shown in [Table](#page-26-1) 7.





This will result in the following values for a cutoff frequency of 2000 Hz:







#### **Measurement Setup**

Because of the nature of the calibration system it is not possible to predict the absolute gain in the two microphone channels of the Far Field Noise Cancelling System. This is because, after the calibration function has been operated, the noise cancelling circuit will compensate for the difference in gain between the microphones. In Noise Cancelling mode, this can result in a final gain offset of max 3dB between the gain set in the registers (A[3:0] and B[2:0]) and the actual measured gain between input and output of the LMV1089. After performing a calibration the frequency characteristic of the microphone channels will be matched for the two microphones. As a result of this matching there can be a slight slope in the frequency characteristic in one or both amplifiers.

#### **A-WEIGHTED FILTER**

The human ear is sensitive for acoustic signals within a frequency range from about 20Hz to 20kHz. Within this range the sensitivity of the human ear is not equal for each frequency. To approach the hearing response, weighting filters are introduced. One of those filters is the A-weighted filter.

The A-weighted filter is used in signal to noise measurements, where the wanted audio signal is compared to device noise and distortion.

The use of this filter improves the correlation of the measured values to the way these ratios are perceived by the human ear.



**Figure 35. A-Weighted Filter**

#### **MEASURING NOISE AND SNR**

The overall noise of the LMV1089 is measured within the frequency band from 10Hz to 22kHz using an Aweighted filter. The Mic+ and Mic- inputs of the LMV1089 are AC shorted between the input capacitors, see [Figure](#page-28-0) 36.





**Figure 36. Noise Measurement Setup**

<span id="page-28-0"></span>For the signal to noise ratio (SNR) the signal level at the output is measured with a 1kHz input signal of  $18mV_{P-P}$ using an A-weighted filter. This voltage represents the output voltage of a typical electret condenser microphone at a sound pressure level of 94dB SPL, which is the standard level for these measurements. The LMV1089 is programmed for 26dB of total gain (20dB preamplifier and 6dB postamplifier) with only Mic1 or Mic2 used. (See also  $\beta$ C Compatible Interface).

The input signal is applied differentially between the Mic+ and Mic-. Because the part is in Pass Through mode the low-pass filter at the output of the LMV1089 is disabled.

Texas<br>Instruments

# **REVISION HISTORY**





# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices mav have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

# **TAPE AND REEL INFORMATION**





# **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





TEXAS<br>INSTRUMENTS

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 29-Sep-2019



\*All dimensions are nominal









# **PACKAGE OUTLINE**

# **NEY0032A LQFP - 1.6 mm max height**

PLASTIC QUAD FLATPACK



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. Reference JEDEC registration MS-026.



# **EXAMPLE BOARD LAYOUT**

# **NEY0032A LQFP - 1.6 mm max height**

PLASTIC QUAD FLATPACK



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.

5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **NEY0032A LQFP - 1.6 mm max height**

PLASTIC QUAD FLATPACK



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

7. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale ([www.ti.com/legal/termsofsale.html\)](http://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](http://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated