

SNVS213A - MAY 2004 - REVISED MARCH 2013

# LP3983 Micropower, Low Quiescent Current, CMOS Voltage Regulator in DSBGA Package

Check for Samples: LP3983

## FEATURES

- Miniature 5 Pin Package
- Logic Controlled Enable
- No Noise Bypass Capacitor Required
- Stable with Low ESR Ceramic Capacitors
- Fast Turn ON
- Short Circuit Protection

## **APPLICATIONS**

- GSM Portable Phones
- CDMA Cellular Handsets
- Bluetooth Devices
- Portable Information Appliances

# **KEY SPECIFICATIONS**

- Input Voltage Range: 2.5V to 6.0V
- Output Voltages: 1.6V, 1.8V, and 2.5V
- Output Current: 5 mA
- Output Capacitors: 1µF Low ESR
- Virtually Zero I<sub>Q</sub> (Disabled): 1.0 μA
- Low I<sub>Q</sub> (Enabled): 14 μA
- PSRR: 10 dB
- Fast Start Up: 170 μs

# **Typical Application Circuit**

## DESCRIPTION

The LP3983 is a fixed voltage low current regulator.

The LP3983 is ideally suited to standby type applications in battery powered equipment, it allows the lifetime of the battery to be maximized. The device can be controlled via an Enable(disable) control and can thus be used by the system to further extend the battery lifetime by reducing the power consumption to virtually zero.

Performance is specified for a -40°C to 125°C temperature range.

For output voltages other than those stated and alternative package options, please contact your local NSC sales office.

### Package

• 5 Bump Thin DSBGA Package



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



### **Block Diagram**



Figure 1. LP3983

### **Connection Diagrams**



Figure 2. 5 Pin DSBGA Package Top View See Package Number YZR0005ADA



Figure 3. 5 Pin DSBGA Package Bottom View See Package Number YZR0005ADA

| Name             | Pin No. | Name and Function                                                                              |
|------------------|---------|------------------------------------------------------------------------------------------------|
| V <sub>EN</sub>  | A1      | Enable Input Logic,<br>Enables regulator when $\geq$ 1.2V. Disables regulator when $\leq$ 0.5V |
| GND              | B2      | Common Ground                                                                                  |
| V <sub>OUT</sub> | C1      | Voltage Output. Connect this Output to the Load Circuit.                                       |
| V <sub>IN</sub>  | C3      | Unregulated supply Input.                                                                      |
| N/C              | A3      | No Connection. There should be no electrical connection made to this pin.                      |

#### **PIN DESCRIPTIONS**

#### **ORDERING INFORMATION**<sup>(1)(2)</sup>

| OUTPUT<br>VOLTAGE (V) | GRADE | MINIMUM<br>QUANTITY | OUTPUT<br>MEDIA | ORDERABLE<br>NUMBER |  |  |  |  |  |  |
|-----------------------|-------|---------------------|-----------------|---------------------|--|--|--|--|--|--|
| 1.6                   |       | 250                 | Mini-Reel       | LP3983ITL-1.6       |  |  |  |  |  |  |
| 1.6                   |       | 3000                | Tape and Reel   | LP3983ITLX-1.6      |  |  |  |  |  |  |
| 1.8                   | STD   | 250                 | Mini-Reel       | LP3983ITL-1.8       |  |  |  |  |  |  |
|                       |       | 3000                | Tape and Reel   | LP3983ITLX-1.8      |  |  |  |  |  |  |
|                       |       | 250                 | Mini-Reel       | LP3983ITL-2.5       |  |  |  |  |  |  |
| 2.5                   |       | 3000                | Tape and Reel   | LP3983ITLX-2.5      |  |  |  |  |  |  |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



SNVS213A - MAY 2004 - REVISED MARCH 2013



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### Absolute Maximum Ratings<sup>(1)(2)(3)</sup>

| V <sub>IN</sub>                         | -0.3 to 6.5V                                  |
|-----------------------------------------|-----------------------------------------------|
| V <sub>EN</sub>                         | -0.3 to (V <sub>IN</sub> + 0.3V) to 6.5V(max) |
| V <sub>OUT</sub>                        | -0.3V to(V <sub>IN</sub> + 0.3V) to 6.5V(max) |
| Junction Temperature                    | 150°C                                         |
| Storage Temperature                     | -65°C to +150°C                               |
| Pad Temperature<br>(Soldering, 10 sec.) | 265°C                                         |
| ESD <sup>(4)</sup>                      |                                               |
| Human Body Model                        | 2KV                                           |
| Machine Model                           | 100V                                          |
|                                         |                                               |

(1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables.

All voltages are with respect to the potential at the GND pin.

If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications. (3)

(4)The human body model is 100pF discharged through a 1.5kΩ resistor into each pin. The machine model is a 200pF capacitor discharged directly into each pin.

## Operating Ratings<sup>(1)(2)</sup>

| V <sub>IN</sub> <sup>(3)</sup>     | V <sub>IN(MIN)</sub> to 6V |
|------------------------------------|----------------------------|
| V <sub>EN</sub> ,                  | 0 to 6.0V                  |
| Recommended Load Current           | 0 to 5mA                   |
| Junction Temperature               | -40°C to +125°C            |
| Ambient Temperature <sup>(4)</sup> | −40°C to +119°C            |

(1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables.

All voltages are with respect to the potential at the GND pin.

The minimum V<sub>IN</sub> is dependant on the device output option. For V<sub>OUT(NOM)</sub> ≤ 2.7V, V<sub>IN(MIN)</sub> will equal 2.5V. For V<sub>OUT(NOM)</sub> > 2.7V, V<sub>IN(MIN)</sub> (3)

will equal  $V_{OUT(NOM)}$  + 200mV. The maximum ambient temperature ( $T_{A(max)}$ ) is dependent on the maximum operating junction temperature ( $T_{J(max-op)}$  = 125°C), the (4) maximum power dissipation of the device in the application (P<sub>D(max)</sub>), and the junction to ambient thermal resistance of the part/package in the application ( $\theta_{JA}$ ), as given by the following equation:  $T_{A(max)} = T_{J(max-op)} - (\theta_{JA} \times P_{D(max)})$ .

## Thermal Properties<sup>(1)</sup>

| Junction to Ambient Thermal Resistance $(\theta_{JA})^{(2)}$ 255°C/W |  |
|----------------------------------------------------------------------|--|
|----------------------------------------------------------------------|--|

The maximum ambient temperature (T<sub>A(max)</sub>) is dependent on the maximum operating junction temperature (T<sub>J(max-op)</sub> = 125°C), the maximum power dissipation of the device in the application (P<sub>D(max)</sub>), and the junction to ambient thermal resistance of the part/package in the application (θ<sub>JA</sub>), as given by the following equation: T<sub>A(max)</sub> = T<sub>J(max-op)</sub> - (θ<sub>JA</sub> × P<sub>D(max)</sub>).
Junction to ambient thermal resistance is dependent on the application and board layout. In applications where high maximum power

dissipation is possible, special care must be paid to thermal dissipation issues in board design.

#### SNVS213A - MAY 2004 - REVISED MARCH 2013

#### **Electrical Characteristics**

Unless otherwise specified:  $V_{EN} = 1.8V$ ,  $V_{IN} = V_{OUT(nom)} + 1.0V$ ,  $C_{IN} = 1.0 \ \mu\text{F}$ ,  $I_{OUT} = 1.0 \ \mu\text{F}$ ,  $C_{OUT} = 1.0 \ \mu\text{F}$ . Typical values and limits appearing in standard typeface are for  $T_J = 25^{\circ}\text{C}$ . Limits appearing in **boldface type** apply over the entire junction temperature range for operation,  $-40^{\circ}$ C to  $+125^{\circ}$ C. <sup>(1)</sup> <sup>(2)</sup>

| <b>0</b>          | Demonster                                      |                                                                                    | <b>-</b>                                         | Li      |                                                                                                                                                   |                       |  |
|-------------------|------------------------------------------------|------------------------------------------------------------------------------------|--------------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--|
| Symbol            | Parameter                                      | Conditions                                                                         | Тур                                              | Min Max |                                                                                                                                                   | Units                 |  |
|                   | Output Voltage                                 | I <sub>OUT</sub> = 0mA to 5mA                                                      |                                                  | -55     | +55                                                                                                                                               | mV from               |  |
| ΔV <sub>OUT</sub> | Tolerance                                      |                                                                                    |                                                  | -96     | +96                                                                                                                                               | V <sub>OUT(nom)</sub> |  |
| <b>∆</b> ⊽001     |                                                |                                                                                    |                                                  | - 6     | Min     Max       -55     +55     mV f       -96     +96     Vout       -6     +6     % of Vout(n       21     0     0       35     m     5     m |                       |  |
| PSRR              | Power Supply Rejection Ratio                   | V <sub>IN</sub> = V <sub>OUT(nom)</sub> + 1V,<br>f ≤10 kHz, I <sub>OUT</sub> = 1mA | 10                                               |         |                                                                                                                                                   | dB                    |  |
| l <sub>Q</sub>    | Quiescent Current                              | $I_{OUT} = 50 \mu A, V_{IN} = 4.2 V$                                               | <sub>DUT</sub> = 50µA, V <sub>IN</sub> = 4.2V 14 |         | 21                                                                                                                                                |                       |  |
|                   |                                                | V <sub>EN</sub> = 0.4V, V <sub>IN</sub> = 4.2V                                     | 1                                                |         | 3                                                                                                                                                 | μΑ                    |  |
| I <sub>SC</sub>   | Short Circuit Current Limit (3)                | Output Grounded                                                                    | 28                                               |         | 35                                                                                                                                                | mA                    |  |
| I <sub>OUT</sub>  | Maximum Output Current                         | (4)                                                                                |                                                  | 5       |                                                                                                                                                   | mA                    |  |
| Logic Contro      | ol Characteristics                             |                                                                                    |                                                  |         |                                                                                                                                                   |                       |  |
| I <sub>EN</sub>   | Maximum Input Current at V <sub>EN</sub> input | $V_{EN} = 0.4$ and $V_{IN} = 6.0V$                                                 | 0.02                                             |         |                                                                                                                                                   | μA                    |  |
| V <sub>IL</sub>   | Logic Low Input Threshold                      | $V_{IN} = V_{IN(MIN)}$ to 6.0V                                                     |                                                  |         | 0.5                                                                                                                                               | V                     |  |
| V <sub>IH</sub>   | Logic High Input Threshold                     | $V_{IN} = V_{IN(MIN)}$ to 6.0V                                                     |                                                  | 1.2     |                                                                                                                                                   | V                     |  |
| Timing Char       | acteristics                                    | •                                                                                  |                                                  |         |                                                                                                                                                   |                       |  |
| T <sub>ON</sub>   | Turn on Time <sup>(3)</sup>                    | (5)                                                                                | 170                                              |         | 250                                                                                                                                               | μs                    |  |

(1) All limits are guaranteed. All electrical characteristics having room-temperature limits are tested during production with  $T_J = 25^{\circ}$ C or correlated using Statistical Quality Control methods. Operation over the temperature specification is guaranteed by correlating the electrical characteristics to process and temperature variations and applying statistical process control.

The target output voltage which is labelled  $V_{\text{OUT(NOM)}}$  is the desired voltage option. This electrical specification is guaranteed by design.

(3)

(4)The device maintains the regulated output voltage without load.

(5) Time from  $V_{EN} = 1.2V$  to  $V_{OUT} = 95\%$  of  $V_{OUT(NOM)}$ 

#### **Electrical Characteristics Output Capacitor, Recommended Specifications**

| Symphol | Deremeter        | Conditions                 | Value | Lir  | Units |       |
|---------|------------------|----------------------------|-------|------|-------|-------|
| Symbol  | Parameter        | Conditions                 | value | Min  | Max   | Units |
| Co      | Output Capacitor | Capacitance <sup>(1)</sup> | 1.0   | 0.75 |       | μF    |
|         |                  | ESR                        |       | 5    | 500   | mΩ    |

(1) The capacitor tolerance should be ±25% or better over the temperature range. Capacitor types recommended are X7R, Y5V, and Z5U.



#### **Typical Performance Characteristics**

Unless otherwise specified,  $C_{IN} = C_{OUT} = 1 \ \mu F$  Ceramic,  $V_{IN} = V_{OUT(nom)} + 1.0V$ ,  $T_A = 25^{\circ}C$ , Enable pin is tied to  $V_{IN}$ .







#### Figure 7.





SNVS213A - MAY 2004 - REVISED MARCH 2013

# **Typical Performance Characteristics (continued)**

Unless otherwise specified,  $C_{IN} = C_{OUT} = 1 \ \mu F$  Ceramic,  $V_{IN} = V_{OUT(nom)} + 1.0V$ ,  $T_A = 25^{\circ}C$ , Enable pin is tied to  $V_{IN}$ . Line Transient Response





### **APPLICATION HINTS**

#### POWER DISSIPATION AND DEVICE OPERATION

The permissible power dissipation for any package is a measure of the capability of the device to pass heat from the power source, the junctions of the IC, to the ultimate heat sink, the ambient environment. Thus the power dissipation is dependent on the ambient temperature and the thermal resistance across the various interfaces between the die and ambient air.

As stated in the Electrical Characteristics section, the allowable power dissipation for the device in a given package can be calculated using the equation:

$$P_{\rm D} = (T_{\rm J} - T_{\rm A})/\theta_{\rm JA} \tag{1}$$

With a  $\theta_{JA} = 255^{\circ}$ C/W, the device in the DSBGA package returns a value of 392mW with a maximum junction temperature of 125°C and an ambient temperature of 25°C. The actual power dissipation across the device can be represented by the following equation:

$$P_D = (V_{IN} - V_{OUT}) * I_{OUT}$$

(2)

This establishes the relationship between the power dissipation allowed due to thermal considerations, the voltage drop across the device, and the continuous current capability of the device. These two equations should be used to determine the optimum operating conditions for the device in the application.

#### **EXTERNAL CAPACITORS**

In common with most low-dropout regulators, the LP3983 requires external capacitors to ensure stable operation. The LP3983 is specifically designed for portable applications requiring minimum board space and smallest components. These capacitors must be correctly selected for good performance.

### INPUT CAPACITOR

An input capacitor is required for stability. It is recommended that a 1.0uF capacitor be connected between the LP3983 input pin and ground (this capacitance value may be increased without limit).

This capacitor must be located a distance of not more than 1cm from the input pin and returned to a clean analog ground. Any good quality ceramic, tantalum, or film capacitor may be used at the input.

**Important:** Tantalum capacitors can suffer catastrophic failures due to surge current when connected to a lowimpedance source of power (like a battery or a very large capacitor). If a tantalum capacitor is used at the input, it must be guaranteed by the manufacturer to have a surge current rating sufficient for the application.

There are no requirements for the **ESR** (Equivalent Series Resistance) on the input capacitor, but tolerance and temperature coefficient must be considered when selecting the capacitor to ensure the capacitance will be  $\approx 1\mu$ F over the entire operating temperature range.

## OUTPUT CAPACITOR

The LP3983 is designed specifically to work with very small ceramic output capacitors. A ceramic capacitor (dielectric types Z5U, Y5V or X7R), recommended value  $2.2\mu$ F and with ESR between  $5m\Omega$  to  $500m\Omega$ , is suitable in the LP3983 application circuit.

For this device the output capacitor should be connected between the VOUT pin and ground.

It may also be possible to use tantalum or film capacitors at the output, but these are not as attractive for reasons of size and cost (see the section CAPACITOR CHARACTERISTICS).

#### **NO-LOAD STABILITY**

The LP3983 will remain stable and in regulation with no external load. This is specially important in CMOS RAM keep-alive applications.

#### SNVS213A - MAY 2004 - REVISED MARCH 2013



www.ti.com

## **CAPACITOR CHARACTERISTICS**

The LP3983 is designed to work with ceramic capacitors on the output to take advantage of the benefits they offer. For capacitance values in the range of  $1\mu$ F to  $4.7\mu$ F range, ceramic capacitors are the smallest, least expensive and have the lowest ESR values (which makes them best for eliminating high frequency noise). The ESR of a typical  $1\mu$ F ceramic capacitor is in the range of 20 m $\Omega$  to 40 m $\Omega$ , which easily meets the ESR requirement for stability by the LP3983.

The temperature performance of ceramic capacitors varies by type. Larger value ceramic capacitors may be manufactured with Z5U or Y5V temperature characteristics, which results in the capacitance dropping by more than 50% as the temperature goes from 25°C to 85°C.

A better choice for temperature coefficient in a ceramic capacitor is X7R, which holds the capacitance within  $\pm 15\%$  over the temperature range. Tantalum capacitors are less desirable than ceramic for use as output capacitors because they are more expensive when comparing equivalent capacitance and voltage ratings in the 1µF to 4.7µF range.

Another important consideration is that tantalum capacitors have higher ESR values than equivalent size ceramics. This means that while it may be possible to find a tantalum capacitor with an ESR value within the stable range, it would have to be larger in capacitance (which means bigger and more costly) than a ceramic capacitor with the same ESR value. It should also be noted that the ESR of a typical tantalum will increase about 2:1 as the temperature goes from  $25^{\circ}$ C down to  $-40^{\circ}$ C, so some guard band must be allowed.

### ENABLE OPERATION

The LP3983 may be switched ON or OFF by a logic input at the ENABLE pin,  $V_{EN}$ . A high voltage at this pin will turn the device on. When the enable pin is low, the regulator output is off and the device typically consumes < 1µA. If the application does not require the shutdown feature, the  $V_{EN}$  pin should be tied to  $V_{IN}$  to keep the regulator output permanently on. To ensure proper operation, the signal source used to drive the  $V_{EN}$  input must be able to swing above and below the specified turn-on/off voltage thresholds listed in the Electrical Characteristics section under  $V_{IL}$  and  $V_{IH}$ .

#### DSBGA MOUNTING

The DSBGA package requires specific mounting techniques which are detailed in Application Note AN-1112, (SNVA009).

Referring to the section *PCB Layout*, it should be noted that the pad style which must be used with the 5 pin package is NSMD (non-solder mask defined) type.

For best results during assembly, alignment ordinals on the PC board may be used to facilitate placement of the DSBGA device.

#### DSBGA LIGHT SENSITIVITY

Exposing the DSBGA device to direct sunlight may cause mis-operation of the device. Light sources such as Halogen lamps can effect electrical performance if brought near to the device.

Light with wavelengths in the red and infra-red part of the spectrum have the most detrimental effect thus the fluorescent lighting used inside most buildings has very little effect on the output voltage of the device. Tests carried out on a DSBGA test board showed a negligible effect on the regulated output voltage when brought within 1cm of a fluorescent lamp. A deviation of less than 0.1% from nominal output voltage was observed.

Page



www.ti.com

SNVS213A - MAY 2004 - REVISED MARCH 2013

| Changed layout of National Data Sheet to TI format |  |
|----------------------------------------------------|--|
|----------------------------------------------------|--|



8-Oct-2015

# PACKAGING INFORMATION

| Orderable Device   | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|--------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                    | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LP3983ITL-2.5/NOPB | ACTIVE | DSBGA        | YZR     | 5    | 250     | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 125   | 3              | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

8-Oct-2015

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |     |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LP3983ITL-2.5/NOPB          | DSBGA           | YZR                | 5 | 250 | 178.0                    | 8.4                      | 1.09       | 1.55       | 0.76       | 4.0        | 8.0       | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

2-Sep-2015



\*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| LP3983ITL-2.5/NOPB | DSBGA        | YZR             | 5    | 250 | 210.0       | 185.0      | 35.0        |

# YZR0005



B. This drawing is subject to change without notice.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated