

### Quintuple, ultralow voltage supervisor with push-button reset

#### Datasheet - production data



#### **Features**

- · Quintuple voltage monitoring
- Accurate ±1.8 % across temperature voltage threshold (±1 % at 25 °C)
- Primary supply (V<sub>CC</sub>) monitor. Fixed (factory programmed) reset thresholds: 3.078 V to 2.866 V
- Second fixed (V2IN) monitor. Fixed (factoryprogrammed) reset thresholds: 2.333 V to 1.050 V
- Three additional adjustable supply monitor inputs (externally adjustable)

- 600 mV internal reference
- RST output (open drain)
- Output guaranteed for V<sub>CC</sub> ≥ 0.8 V
- Reset delay time (T<sub>REC</sub>) on power-up: 210 ms (typ)
- Manual reset input (MR)
- Low supply current of 12 μA (typ)
- Power supply voltage 0.8 V to 5.5 V
- RoHS compliant (green package)
- 8-pin MSOP/TSSOP
- Operating temperature: –40 °C to 85 °C (industrial grade)

#### **Applications**

- Set-top boxes
- Multi-voltage systems
- Cable/satellite applications
- · Computer systems
- · Data storage equipment

Table 1. Device summary<sup>(1)</sup>

| Order code     | V <sub>RST1</sub> (V) | V <sub>RST2</sub> (V) | t <sub>REC</sub> (ms) | Package        |  |  |
|----------------|-----------------------|-----------------------|-----------------------|----------------|--|--|
| STM6905TZEDS6F |                       | 2.333                 |                       |                |  |  |
| STM6905TWEDS6F | 3.078                 | 1.683                 | 210                   | Meodo (Teeodo) |  |  |
| STM6905TGEDS6F |                       | 1.110                 |                       |                |  |  |
| STM6905SYEDS6F | 2.955                 | 2.188                 | 210                   | MSOP8 (TSSOP8) |  |  |
| STM6905SFEDS6F | 2.955                 | 1.050                 |                       |                |  |  |
| STM6905PWEDS6F | 2.866                 | 1.683                 |                       |                |  |  |

<sup>1.</sup> Other reset threshold voltages and t<sub>REC</sub> time-out periods are offered. Contact local ST sales office for availability.

Contents STM6905

### **Contents**

| 1  | cription | . 5                                                                   |     |  |  |  |
|----|----------|-----------------------------------------------------------------------|-----|--|--|--|
| 2  | Pin (    | descriptions                                                          | . 7 |  |  |  |
|    | 2.1      | Push-button reset input (MR)                                          | . 7 |  |  |  |
|    | 2.2      | V <sub>CC</sub> primary supply voltage monitoring input               |     |  |  |  |
|    | 2.3      | V2IN second fixed voltage monitoring input                            | . 7 |  |  |  |
|    | 2.4      | V <sub>SS</sub>                                                       | 7   |  |  |  |
|    | 2.5      | V3IN, V4IN, and V5IN                                                  |     |  |  |  |
|    | 2.6      | RST active-low, open drain reset output                               | . 7 |  |  |  |
| 3  | Ope      | ration                                                                | . 9 |  |  |  |
|    | 3.1      | Setting the adjustable voltage levels for V3IN, V4IN, and V5IN inputs |     |  |  |  |
|    | 3.2      | Power on reset (t <sub>REC</sub> )                                    | . 9 |  |  |  |
| 4  | Volta    | age monitoring                                                        | 10  |  |  |  |
| 5  | Max      | imum rating                                                           | 11  |  |  |  |
| 6  | DC a     | and AC parameters                                                     | 12  |  |  |  |
| 7  | Pack     | kage information                                                      | 14  |  |  |  |
| 8  | Part     | Part numbering                                                        |     |  |  |  |
| 9  | Pack     | Package marking information                                           |     |  |  |  |
| 10 | Povi     | sion history                                                          | 1 2 |  |  |  |



STM6905 List of tables

### List of tables

| Table 1. | Device summary                              | . 1 |
|----------|---------------------------------------------|-----|
| Table 2. | Signal names and functions                  | . 6 |
| Table 3. | Absolute maximum ratings                    |     |
| Table 4. | DC and AC characteristics                   | 12  |
| Table 5. | TSSOP8 3 mm x 3 mm, package mechanical data | 15  |
| Table 6. | Ordering information scheme                 | 16  |
| Table 7. | Marking description                         | 17  |
| Table 8. | Document revision history                   | 18  |



List of figures STM6905

# **List of figures**

| Figure 1. | Logic diagram                                  | Ę |
|-----------|------------------------------------------------|---|
| Figure 2. | MSOP/TSSOP-8 connections                       | Ę |
| Figure 3. | Functional block diagram                       | 8 |
|           | Typical hardware hookup application diagram    |   |
| Figure 5. | MR timing waveforms                            | ( |
| Figure 6. | Voltage monitoring diagram                     | ( |
| Figure 7. | TSSOP8 3 mm x 3 mm, package mechanical outline | Ę |



STM6905 Description

#### 1 Description

The STM6905 supervisor is a low voltage/low supply current processor supervisor, designed to monitor up to five system power supply voltages. This device is targeted at applications such as set-top boxes (STBs), portable, battery-powered systems, networking and communication systems.

The device supports a push-button type manual reset input  $(\overline{MR})$ . Two of the five supply monitors (V<sub>CC</sub> and V2IN) have fixed (customer-selectable, factory-trimmed) thresholds (V<sub>RST1</sub> and V<sub>RST2</sub>). The other three voltage monitor inputs (V3IN, V4IN and V5IN) are monitored using externally adjustable threshold (600 mV internal reference) to meet specific level requirements.

If any of the five monitored voltages drops below its factory-trimmed or adjustable thresholds, or if the  $\overline{\text{MR}}$  is asserted to logic low, the reset output  $\overline{\text{RST}}$  is asserted (driven low). Once asserted,  $\overline{\text{RST}}$  is maintained low for a minimum delay period ( $t_{\text{REC}}$ ) after ALL monitored supplies rise above their respective thresholds and  $\overline{\text{MR}}$  returns to high. The reset output logic state is valid for  $V_{\text{CC}}$  greater than 0.8 V.

The STM6905 is available in a standard 8-lead MSOP (TSSOP) package.



Figure 1. Logic diagram





Description STM6905

Table 2. Signal names and functions

| Pin | Name            | Туре   | Function                                                                         |
|-----|-----------------|--------|----------------------------------------------------------------------------------|
| 1   | MR              | Input  | Active-low manual reset input with internal pull-up resistor                     |
| 2   | V <sub>CC</sub> | Supply | Primary supply voltage input and integrated fixed threshold undervoltage monitor |
| 3   | V2IN            | Input  | Second fixed threshold input monitor                                             |
| 4   | $V_{SS}$        | Supply | Ground                                                                           |
| 5   | V3IN            |        | Adjustable third reset comparator input                                          |
| 6   | V4IN            | Input  | Adjustable fourth reset comparator input                                         |
| 7   | V5IN            |        | Adjustable fifth reset comparator input                                          |
| 8   | RST             | Output | Active-low open-drain reset output (10 kΩ internal pull-up)                      |

STM6905 Pin descriptions

#### 2 Pin descriptions

### 2.1 Push-button reset input $(\overline{MR})$

When  $\overline{\text{MR}}$  goes low the  $\overline{\text{RST}}$  output is driven low.  $\overline{\text{RST}}$  remains low as long as  $\overline{\text{MR}}$  is low and for the  $t_{\text{REC}}$  after  $\overline{\text{MR}}$  returns to high. The active-low input has an internal 10 k $\Omega$  pull-up resistor to  $V_{CC}$ . It can be driven from a TTL or CMOS logic line, or with open drain/collector outputs, or connected to  $V_{SS}$  through a switch. If unused, leave this pin open or connect it to  $V_{CC}$ .

Connect a normal<u>ly open momentary</u> switch from MR to  $V_{SS}$ . An external debounce circuitry is not required (if MR is driven from long cables or <u>if the</u> device is used in noisy environments, connecting a 0.1  $\mu$ F capacitor from MR to  $V_{SS}$  provides additional noise immunity).

### 2.2 V<sub>CC</sub> primary supply voltage monitoring input

The  $V_{CC}$  pin is also the input for the primary reset threshold monitor. Fixed (customer-selectable, factory programmed) reset thresholds include 3.078 V to 2.866 V.

#### 2.3 V2IN second fixed voltage monitoring input

The V2IN input is the second fixed-voltage input for reset threshold monitoring. Available fixed (customer-selectable, factory programmed) reset thresholds include 2.333 V to 1.050 V.

### 2.4 V<sub>SS</sub>

This pin is the ground pin for the power supply.

### 2.5 V3IN, V4IN, and V5IN

The V3IN, V4IN and V5IN are high impedance inputs.  $\overline{RST}$  is driven low when the voltage (VTRIP) at the pin falls below 600 mV (internal reference voltage at their respective comparators). The monitored voltage reset threshold is set with an external resistor-divider network.

#### 2.6 RST active-low, open drain reset output

The reset output  $(\overline{RST})$  pin is driven low and stays low whenever  $V_{CC}$  or V2IN, or V3IN, or V4IN, or V5IN falls below its factory-trimmed or adjustable reset threshold or when MR goes to logic low. It remains low for  $t_{REC}$  after all supply voltages being monitored rise above their reset thresholds and MR goes from low to high. Connect an external pull-up resistor to  $V_{CC}$ . A 10 k $\Omega$  pull-up resistor should be sufficient for most applications.

Pin descriptions STM6905

VCCCOMPARE V<sub>RST1</sub> V2IN COMPARE  $V_{\text{RST2}}$ V3IN t<sub>rec</sub> Generator → RST  $V_{REF} = 0.6V$ COMPARE V4IN  $V_{REF} = 0.6V$ COMPARE V5IN COMPARE  $V_{REF} = 0.6V$ MR ai13970

Figure 3. Functional block diagram

1. Internal pull-up on  $\overline{MR}$  input of 10 k $\Omega$  (typ).

Figure 4. Typical hardware hookup application diagram From DC/DC Converter V<sub>CC2</sub> V<sub>CC1</sub>  $(\frac{R1 + R2}{52})$  $V_{TRIP} = (600mV)$ V<sub>CC</sub>  $V_{TRIP} = (600 \text{mV}) \left( \frac{R3 + R4}{R4} \right)$ 0.1μF STM6905  $V_{TRIP} = (600mV) \quad \left(\frac{R5 + R6}{R6}\right)$ VIN2 V<sub>CC3</sub> RST ► RST (To Processor Reset) VIN3 R2 < R3  $\overline{\mathsf{MR}}$ VIN4 Push-button  $v_{\rm CC5}$ Switch R5 VIN5 R6 ai13973

STM6905 Operation

#### 3 Operation

The STM6905 can monitor critical voltages such as power-supply and battery voltage levels, while interfacing easily with the system controllers/microprocessors.

*Figure 4* shows the typical hardware hookup for monitoring five voltages: two fixed thresholds (customer-selectable, factory-programmed) and three adjustable monitor inputs. The  $\overline{\text{RST}}$  output is open drain and requires a 10 kΩ pull-up resistor tied to  $V_{CC}$ .

# 3.1 Setting the adjustable voltage levels for V3IN, V4IN, and V5IN inputs

The user can customize the minimum voltage levels for the three adjustable voltage inputs by connecting an external resistor divider network to the V3IN, V4IN and V5IN pins in order to set the trip point at some voltage above the 600 mv ( $V_{REF}$ ) according to the following formula.

$$VTRIP = 0.6 V \times \frac{R1 + R2}{R2}$$

During normal operation, the STM6905 monitors the voltage levels at all five pins (Vcc, V2IN, V3IN, V4IN, and V5IN).

#### 3.2 Power on reset $(t_{REC})$

On power up, the STM6905 activates a power-on reset circuit which asserts the reset pin (i.e.  $\overline{RST}$  goes low). The  $\overline{RST}$  signal remains active until  $V_{CC}$  (and V2IN, V3IN, V4IN, V5IN, and  $\overline{MR}$ ) rises above the minimum voltage level for the time period  $t_{REC}$  thereby ensuring that the supply voltage has stabilized to sufficient operating levels.

Voltage monitoring STM6905

### 4 Voltage monitoring

Figure 5. MR timing waveforms



Figure 6. Voltage monitoring diagram



10/19 DocID14290 Rev 4

STM6905 Maximum rating

### 5 Maximum rating

Stressing the device above the ratings listed in the "Absolute maximum ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE program and other relevant quality documents.

Table 3. Absolute maximum ratings

| Symbol                          | Parameter                                 | Value                        | Unit |  |
|---------------------------------|-------------------------------------------|------------------------------|------|--|
| T <sub>STG</sub>                | Storage temperature (V <sub>CC</sub> off) | -55 to +150                  | °C   |  |
| T <sub>SLD</sub> <sup>(1)</sup> | Lead solder temperature for 10 seconds    | 260                          |      |  |
| V <sub>IO</sub>                 | Input or output voltage                   | -0.3 to V <sub>CC</sub> +0.3 | V    |  |
| V <sub>CC</sub>                 | Supply voltage                            | -0.3 to 7.0                  | V    |  |
| Io                              | Output current                            | 20                           | mA   |  |
| $\theta_{JA}$                   | Thermal resistance (junction to ambient)  | 146                          | °C/W |  |

Reflow at peak temperature of 255 °C to 260 °C for < 30 seconds (total thermal budget not to exceed 180 °C for between 90 to 150 seconds).</li>

### 6 DC and AC parameters

This section summarizes the operating measurement conditions and the DC and AC characteristics of the device. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters.

Table 4. DC and AC characteristics

| Symbol                             | Alter-<br>native | Description                               | Test condition <sup>(1)</sup>                         |                                                       | Min   | Тур   | Max   | Unit                            |
|------------------------------------|------------------|-------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|-------|-------|-------|---------------------------------|
| V <sub>CC</sub>                    |                  | Operating voltage                         |                                                       |                                                       |       |       | 5.5   | V                               |
| 1                                  |                  | V <sub>CC</sub> supply current            | V <sub>CC</sub>                                       | ; < 5.5 V                                             |       | 12    | 16    |                                 |
| I <sub>CC</sub>                    |                  | V <sub>CC</sub> supply current            | V <sub>CC</sub>                                       | ; = 3.3 V                                             |       | 11    | 15    |                                 |
| I2IN                               |                  | V2IN supply current                       | V2IN                                                  | 1 = 3.3 V                                             |       | 3     | 5     | ] [                             |
| I <sub>LI</sub>                    |                  | Input leakage current (MR) <sup>(2)</sup> | V <sub>IN</sub> = V                                   | V <sub>CC</sub> or V <sub>SS</sub>                    | -0.5  |       | +0.5  | μA                              |
| I <sub>LO</sub> <sup>(3)</sup>     |                  | Open drain RST output leakage current     |                                                       | > VRST,<br>ot asserted                                | -0.5  |       | +0.5  |                                 |
|                                    |                  |                                           | V <sub>CC</sub> ≥ 0.8                                 | V, I <sub>SINK</sub> = 1 μA                           |       |       | 0.3   |                                 |
|                                    |                  |                                           | V <sub>CC</sub> ≥ 1.0 \                               | /, I <sub>SINK</sub> = 50 μA                          |       |       | 0.3   | 1                               |
| $V_{OL}$                           |                  | Output low voltage (RST, open drain)      | V <sub>CC</sub> ≥ 1.2 V                               | ', I <sub>SINK</sub> = 100 μA                         |       |       | 0.3   | 1                               |
|                                    |                  | ()                                        | $V_{CC} \ge 2.7 \text{ V}, I_{SINK} = 1.2 \text{ mA}$ |                                                       |       |       | 0.3   | 1                               |
|                                    |                  |                                           | V <sub>CC</sub> ≥ 4.5 V                               | $V_{CC} \ge 4.5 \text{ V}, I_{SINK} = 3.2 \text{ mA}$ |       |       | 0.4   | 1                               |
|                                    |                  | TH1 V <sub>CC</sub> reset threshold       | T (falling)                                           | 25°C                                                  | 3.047 | 3.078 | 3.109 | -<br>-<br>-<br>-<br>-<br>-<br>V |
|                                    |                  |                                           |                                                       | -40 °C to 85 °C                                       | 3.023 |       | 3.133 |                                 |
| V <sub>RST1</sub> <sup>(4)</sup>   | V                |                                           | S (falling)                                           | 25 °C                                                 | 2.925 | 2.955 | 2.985 |                                 |
| VRST1`                             | VTH1             |                                           |                                                       | -40 °C to 85 °C                                       | 2.902 |       | 3.008 |                                 |
|                                    |                  |                                           | P (falling)                                           | 25 °C                                                 | 2.837 | 2.866 | 2.895 |                                 |
|                                    |                  |                                           |                                                       | -40 °C to 85 °C                                       | 2.814 |       | 2.918 |                                 |
|                                    |                  |                                           | Z (falling)                                           | 25 °C                                                 | 2.310 | 2.333 | 2.356 |                                 |
|                                    |                  |                                           | Z (lalling)                                           | -40 °C to 85 °C                                       | 2.291 |       | 2.375 |                                 |
|                                    |                  |                                           | Y (falling)                                           | 25 °C                                                 | 2.166 | 2.188 | 2.210 | -                               |
|                                    |                  |                                           | i (iaiiiig)                                           | -40 °C to 85 °C                                       | 2.149 |       | 2.227 |                                 |
| V <sub>RST2</sub> <sup>(4)</sup> V | V <sub>TH2</sub> | V2IN reset threshold                      | W (falling)                                           | 25 °C                                                 | 1.666 | 1.683 | 1.700 |                                 |
|                                    | VTH2             | V2IN reset threshold                      | vv (lalling)                                          | -40 °C to 85 °C                                       | 1.653 |       | 1.713 |                                 |
|                                    |                  |                                           | G (falling)                                           | 25 °C                                                 | 1.099 | 1.110 | 1.121 |                                 |
|                                    |                  |                                           |                                                       | -40 °C to 85 °C                                       | 1.090 |       | 1.130 |                                 |
|                                    |                  |                                           | F (falling)                                           | 25 °C                                                 | 1.040 | 1.050 | 1.061 |                                 |
|                                    |                  |                                           | i (iaiiiig)                                           | -40 °C to 85 °C                                       | 1.031 |       | 1.069 |                                 |



Table 4. DC and AC characteristics (continued)

| Symbol              | Alter-<br>native | Description Test condition <sup>(1)</sup> |                                                                                    | Min                   | Тур | Max                   | Unit |
|---------------------|------------------|-------------------------------------------|------------------------------------------------------------------------------------|-----------------------|-----|-----------------------|------|
| V <sub>HYST</sub>   |                  | Reset threshold hysteresis                | Referenced to V <sub>RST1</sub> /V <sub>RST2</sub><br>typical                      |                       | 0.5 |                       | %    |
| t                   |                  | V <sub>CC</sub> to RST delay              | $V_{CC} = (V_{RST1} + 100 \text{ mV}) \text{ to}$<br>$(V_{RST1} - 100 \text{ mV})$ |                       | 20  |                       | μs   |
| t <sub>RD</sub>     |                  | V <sub>CC</sub> to NOT delay              | $V2IN = (V_{RST2} + 75 \text{ mV}) \text{ to}$<br>$(V_{RST2} - 75 \text{ mV})$     |                       | 20  |                       |      |
|                     |                  |                                           | Option B <sup>(5)</sup>                                                            | 20                    | 30  | 40                    |      |
| t                   | t                | RST time-out period                       | Option C <sup>(5)</sup>                                                            | 80                    | 120 | 180                   | ms   |
| t <sub>REC</sub>    | t <sub>RP</sub>  | No i time-out period                      | Option E                                                                           | 140                   | 210 | 280                   | 1113 |
|                     |                  |                                           | Option F <sup>(5)</sup>                                                            | 280                   | 420 | 560                   |      |
| Adjustab            | le reset         | comparator input (V3IN, \                 | /4IN, V5IN)                                                                        |                       |     |                       |      |
| V <sub>RSTIN</sub>  |                  | V3IN, V4IN, V5IN input threshold          |                                                                                    | 589                   | 600 | 611                   | mV   |
| I <sub>RSTIN</sub>  |                  | V3IN, V4IN, V5IN input current            | V3IN, V4IN, V5IN > 0.8 V                                                           | -25                   |     | +25                   | nA   |
|                     |                  | V3IN, V4IN, V5IN<br>hysteresis            |                                                                                    |                       | 3   |                       | mV   |
| t <sub>RSTIND</sub> |                  | V3IN, V4IN, V5IN to RST output delay      | VRSTIN to (VRSTIN – 30 mV)                                                         |                       | 22  |                       | μs   |
| Manual (            | push-bu          | tton) reset input                         |                                                                                    |                       |     |                       |      |
| V <sub>IL</sub>     |                  | MR input voltage                          |                                                                                    |                       |     | 0.3 x V <sub>CC</sub> | V    |
| V <sub>IH</sub>     |                  | wik input voltage                         |                                                                                    | 0.7 x V <sub>CC</sub> |     |                       | V    |
| t <sub>MLMH</sub>   | t <sub>MR</sub>  | MR minimum pulse width                    |                                                                                    | 1                     |     |                       | μs   |
| t <sub>MLRL</sub>   | t <sub>MRD</sub> | MR to RST output delay                    |                                                                                    |                       | 200 |                       | ne   |
|                     |                  | MR glitch immunity                        |                                                                                    |                       | 100 |                       | ns   |
|                     |                  | MR pull-up resistance                     |                                                                                    |                       | 10  |                       | kΩ   |

- 1. Valid for ambient operating temperature:  $T_A = -40$  °C to +85 °C;  $V_{CC} = 0.8$  V to 5.5 V (except where noted).
- 2.  $10 \text{ k}\Omega$  (typ) internal pull-up resistor.
- 3. The leakage current measured on the  $\overline{\text{RST}}$  pin is tested with the reset de-asserted (output high impedance).
- 4. Other reset threshold voltages are offered. Minimum order quantities may apply. Contact local sales office for availability.
- $5. \quad \text{Other $t_{\text{REC}}$ time-out periods are offered. Minimum order quantities may apply. Contact local sales office for availability.}$

Package information STM6905

### 7 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.



Figure 7. TSSOP8 3 mm x 3 mm, package mechanical outline

Table 5. TSSOP8 3 mm x 3 mm, package mechanical data

| Cumbal | mm   |      |       | inches |       |       |
|--------|------|------|-------|--------|-------|-------|
| Symbol | Min  | Тур  | Max   | Min    | Тур   | Max   |
| Α      |      |      | 1.100 |        |       | 0.043 |
| A1     | 0.00 |      | 0.15  | 0.000  |       | 0.006 |
| A2     | 0.75 | 0.85 | 0.95  | 0.030  | 0.034 | 0.037 |
| b      | 0.22 |      | 0.40  | 0.009  |       | 0.016 |
| С      | 0.08 |      | 0.23  | 0.003  |       | 0.009 |
| ccc    |      |      | 0.10  |        |       | 0.004 |
| D      | 2.80 | 3.00 | 3.20  | 0.110  | 0.118 | 0.126 |
| е      |      | 0.65 |       |        | 0.026 |       |
| E      | 4.65 | 4.90 | 5.15  | 0.183  | 0.193 | 0.203 |
| E1     | 2.80 | 3.00 | 3.10  | 0.110  | 0.118 | 0.122 |
| L      | 0.40 | 0.60 | 0.80  | 0.016  | 0.024 | 0.032 |
| L1     |      | 0.95 |       |        | 0.037 |       |
| L2     |      | 0.25 |       |        | 0.010 |       |
| k      | 0°   | 4    | 6°    | 0°     | 4     | 6°    |
| N      | 8    |      |       |        | 8     |       |

Part numbering STM6905

### 8 Part numbering



0. 10 0 10 00 0

### Shipping method

E = ECOPACK® package, tubes

F = ECOPACK® package, tape and reel

16/19 DocID14290 Rev 4

Other reset threshold voltages and t<sub>REC</sub> time-out periods are offered. Minimum order quantities may apply. Contact local sales office for availability.

# 9 Package marking information

Table 7. Marking description

| Part marking   | V <sub>RST1</sub> (V) | V <sub>RST2</sub> (V) | Package       | Topside marking |
|----------------|-----------------------|-----------------------|---------------|-----------------|
| STM6905TZEDS6F |                       | 2.333                 |               | STZE            |
| STM6905TWEDS6F | 3.078                 | 1.683                 | MSOP (TSSOP8) | STWE            |
| STM6905TGEDS6F |                       | 1.110                 |               | STGE            |
| STM6905SYEDS6F | 2.955                 | 2.188                 |               | SSYE            |
| STM6905SFEDS6F | 2.955                 | 1.050                 |               | SSFE            |
| STM6905PWEDS6F | 2.866                 | 1.683                 |               | SPWE            |



Revision history STM6905

# 10 Revision history

**Table 8. Document revision history** 

| Date                                          | Revision | Changes                                     |  |
|-----------------------------------------------|----------|---------------------------------------------|--|
| 19-Dec-2007                                   | 1        | Initial release.                            |  |
| 23-Jan-2008                                   | 2        | Document status upgraded to full datasheet. |  |
| 28-Jan-2008                                   | 3        | Updated cover page, Figure 6, and Table 4.  |  |
| Small text changes to English  20-Oct-2014  4 |          |                                             |  |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2014 STMicroelectronics - All rights reserved

