

# PIC32MZ Graphics (DAK/DAL/DAR/DAS) Family

# PIC32MZ Graphics DAK/DAL/DAR/DAS Family Silicon Errata and Data Sheet Clarifications

# PIC32MZ Graphics DAK/DAL/DAR/DAS Family

The PIC32MZ Graphics DAK/DAL/DAR/DAS family of devices that you have received conform functionally to the current Device Data Sheet (DS60001565**A**), except for the anomalies described in this document.

The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1.

The errata described in this document will be addressed in future revisions of the PIC32MZ Graphics DAK/DAL/DAR/DAS family silicon.

**Note:** This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current.

Data Sheet clarifications and corrections (if applicable) can be located in Data Sheet Clarifications section, that is, following the discussion of silicon issues.

#### Table 1. SILICON DEVREV VALUES

|                   |                                        | Revision ID for Silicon Revision (DEVID[31:28]) <sup>(1)</sup> |
|-------------------|----------------------------------------|----------------------------------------------------------------|
| Part Number       | Device ID (DEVID[27:0]) <sup>(1)</sup> | B1                                                             |
| PIC32MZ1025DAK169 | 0x8A0C053                              |                                                                |
| PIC32MZ1025DAL169 | 0x8A0D053                              |                                                                |
| PIC32MZ1064DAK169 | 0x8A0F053                              |                                                                |
| PIC32MZ1064DAL169 | 0x8A10053                              |                                                                |
| PIC32MZ2025DAK169 | 0x8A15053                              |                                                                |
| PIC32MZ2025DAL169 | 0x8A16053                              |                                                                |
| PIC32MZ2064DAK169 | 0x8A18053                              |                                                                |
| PIC32MZ2064DAL169 | 0x8A19053                              | 0x3                                                            |
| PIC32MZ1025DAR169 | 0x8A42053                              | 0x3                                                            |
| PIC32MZ1025DAS169 | 0x8A43053                              |                                                                |
| PIC32MZ1064DAR169 | 0x8A45053                              |                                                                |
| PIC32MZ1064DAS169 | 0x8A46053                              |                                                                |
| PIC32MZ2025DAR169 | 0x8A4B053                              |                                                                |
| PIC32MZ2025DAS169 | 0x8A4C053                              |                                                                |
| PIC32MZ2064DAR169 | 0x8A4E053                              |                                                                |
| PIC32MZ2064DAS169 | 0x8A4F053                              |                                                                |
| PIC32MZ1025DAK176 | 0x8A78053                              |                                                                |
| PIC32MZ1025DAL176 | 0x8A79053                              |                                                                |
| PIC32MZ1064DAK176 | 0x8A7B053                              |                                                                |
| PIC32MZ1064DAL176 | 0x8A7C053                              |                                                                |
| PIC32MZ2025DAK176 | 0x8A81053                              |                                                                |
| PIC32MZ2025DAL176 | 0x8A82053                              |                                                                |
| PIC32MZ2064DAK176 | 0x8A84053                              |                                                                |
| PIC32MZ2064DAL176 | 0x8A85053                              | 0.0                                                            |
| PIC32MZ1025DAR176 | 0x8AAE053                              | 0x3                                                            |
| PIC32MZ1025DAS176 | 0x8AAF053                              |                                                                |
| PIC32MZ1064DAR176 | 0x8AB1053                              |                                                                |
| PIC32MZ1064DAS176 | 0x8AB2053                              |                                                                |
| PIC32MZ2025DAR176 | 0x8AB7053                              |                                                                |
| PIC32MZ2025DAS176 | 0x8AB8053                              |                                                                |
| PIC32MZ2064DAR176 | 0x8ABA053                              |                                                                |
| PIC32MZ2064DAS176 | 0x8ABB053                              |                                                                |

#### Note:

1. Refer to the "Memory Organization" and "Special Features" chapters in the current device Data Sheet (DS60001565**A**) for detailed information on Device and Revision IDs for your specific device.

# **Table of Contents**

| PIC | C32M2   | Z Graphics DAK/DAL/DAR/DAS Family   | 1 |
|-----|---------|-------------------------------------|---|
| 1.  | Silico  | on Issue Summary                    | 4 |
| 2.  | Silico  | on Errata Issues                    | 6 |
|     | 2.1.    | ADC                                 | 6 |
|     | 2.2.    | Crypto                              | 6 |
|     | 2.3.    | CTMU                                | 7 |
|     | 2.4.    | Deep Sleep                          | 7 |
|     | 2.5.    | DMA                                 | 8 |
|     | 2.6.    | EBI                                 | 8 |
|     | 2.7.    | Input Capture                       | 9 |
|     | 2.8.    | I <sup>2</sup> C                    | 9 |
|     | 2.9.    | PMP1                                | 0 |
|     | 2.10.   | SDHC1                               | 0 |
|     | 2.11.   | Sleep1                              | 2 |
|     | 2.12.   | SOSC                                | 3 |
|     | 2.13.   | SPI1                                | 3 |
|     | 2.14.   | SQI                                 | 3 |
|     | 2.15.   | Temperature Sensor1                 | 4 |
|     | 2.16.   | Timer11                             | 4 |
|     | 2.17.   | Timer2-9                            | 6 |
|     | 2.18.   | UART1                               | 7 |
|     | 2.19.   | USB1                                | 7 |
|     | 2.20.   | V <sub>BAT</sub> 1                  | 9 |
| 3.  | Data    | Sheet Clarifications2               | 0 |
| 4.  | Revis   | sion History2                       | 1 |
| The | e Micr  | ochip Web Site2                     | 2 |
| Cu  | stome   | er Change Notification Service2     | 2 |
| Cu  | stome   | er Support2                         | 2 |
| Mic | rochi   | p Devices Code Protection Feature2  | 2 |
| Leç | gal No  | otice2                              | 3 |
| Tra | dema    | ırks2                               | 3 |
| Qu  | ality N | /anagement System Certified by DNV2 | 4 |
| Wo  | rldwid  | de Sales and Service2               | 5 |

# 1. Silicon Issue Summary

## Table 1-1. Silicon Issue Summary

| Module             | Feature                        | ltem   | Issue Summary                                                                                                                                                                             | Affected<br>Revisions <sup>(1)</sup> |
|--------------------|--------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
|                    |                                |        |                                                                                                                                                                                           | B1                                   |
| ADC                | DNL                            | 2.1.1  | DNL Specification is not met and upto 10 missing codes are possible.                                                                                                                      | X                                    |
| ADC                | Turbo Mode                     | 2.1.2  | Turbo Mode is Not Functional.                                                                                                                                                             | Х                                    |
| Crypto             | Partial Packet                 | 2.2.1  | The Crypto Engine does not support partial packet processing.                                                                                                                             | Х                                    |
| Crypto             | Zero-length Packet             | 2.2.2  | The Crypto Engine does not support a Hash operation on an empty string.                                                                                                                   | Х                                    |
| СТМИ               | Triggers                       | 2.3.1  | Edge Sequencing mode (EDGSEQEN bit (CTMUCON<10>)) and Edge modes are not functional.                                                                                                      | x                                    |
| CTMU               | TGEN                           | 2.3.2  | When the TGEN bit is set, manual current sourcing from CTMU is not possible.                                                                                                              | Х                                    |
| Deep Sleep         | Power Down                     | 2.4.1  | Deep Sleep mode is not functional.                                                                                                                                                        | х                                    |
| DMA                | PMD Bits                       | 2.5.1  | Setting the PMD bit for DMA (PMD7<4>) does not disable clocks to the DMA peripheral.                                                                                                      | Х                                    |
| EBI                | Chip Select                    | 2.6.1  | For Asynchronous NOR Flash, EBI internal clock specification, T <sub>EBICLK</sub> (EB10), is not met.                                                                                     | х                                    |
| EBI                | VDDIO Range                    | 2.6.2  | EBI is not functional when VDDIO < 2.5V.                                                                                                                                                  | х                                    |
| EBI                | EBIRDYx pin as GPIO            | 2.6.3  | EBIRDYEN1 bit (CFGEBIC<25>), EBIRDYEN2 bit (CFGEBIC<26>), EBIRDYEN3 bit (CFGEBIC<27>) are not functional and always set to '1'.                                                           | x                                    |
| Input Capture      | Debug                          | 2.7.1  | Debug breakpoints are not supported when using Input Capture with DMA.                                                                                                                    | Х                                    |
| l <sup>2</sup> C   | Speed                          | 2.8.1  | I <sup>2</sup> C module does not meet low period of the SCL clock (t <sub>LOW</sub> ) parameter from I <sup>2</sup> C specification for clock frequency >= 400 KHz.                       | х                                    |
| I <sup>2</sup> C   | Start/Restart                  | 2.8.2  | When the I <sup>2</sup> C module is in Slave mode, Start and Restart interrupts are not functional.                                                                                       | х                                    |
| I <sup>2</sup> C   | I <sup>2</sup> C Slave         | 2.8.3  | The 7-bit address that matches the 10-bit upper address value (111_10xx) is not accepted regardless of the STRICT bit setting.                                                            | х                                    |
| PMP                | Status Flags                   | 2.9.1  | The PMP input buffer full flag, IB0F, and the output buffer underflow, OBUF, are getting set as soon as the PMP module is enabled in Slave mode (PMPTTL bit (PMCON<10>) is equal to '1'). | X                                    |
| SDHC               | MMC                            | 2.10.1 | Data from the MMC card can not be read correctly when the block size is set smaller than 512 bytes.                                                                                       | х                                    |
| SDHC               | Card Detect                    | 2.10.2 | The SDHC module may not function if the SDCD pin is not used.                                                                                                                             | Х                                    |
| SDHC               | Card Detect Status             | 2.10.3 | Card detect status indication through the CDSLVL bit (SDHCSTAT1<18>) is inverted.                                                                                                         | Х                                    |
| SDHC               | Write Protect Status           | 2.10.4 | Write protect status indication through the WPSLVL bit (SDHCSTAT1<19>) is inverted.                                                                                                       | Х                                    |
| SDHC               | Stop at Block Gap              | 2.10.5 | The Stop at Block Gap feature of the SDHC module is not functional.                                                                                                                       | х                                    |
| Sleep              | IPD                            | 2.11.1 | 3 mA increase in sleep current when PB5DIV is disabled.                                                                                                                                   | Х                                    |
| Sleep              | Wake-up                        | 2.11.2 | Multiple sleep attempts which occur before the CPU has fully awakened, may stall the CPU until the next reset event.                                                                      | х                                    |
| SOSC               | Ready Status                   | 2.12.1 | The validity of the SOSCRDY bit (CLKSTAT<4>) is not guaranteed.                                                                                                                           | Х                                    |
| SPI                | Block Transmission             | 2.13.1 | At the end of a transmission, the SRMT bit can indicate the completion of the transmission for one PBCLK even though the transmission has one block remaining.                            | x                                    |
| SQI                | Operational Frequency          | 2.14.1 | SQI does not meet the maximum Serial Clock Frequency (F <sub>CLK</sub> ) specification from the Data Sheet when VDDIO < 2.5V.                                                             | x                                    |
| SQI                | Special Functions<br>Registers | 2.14.2 | The CPU stalls if the SQI Special Function Registers are read before the REFCLKO2 clock is enabled after a Reset.                                                                         | х                                    |
| Temperature Sensor | IVTEMP Temperature<br>Sensor   | 2.15.1 | The temperature sensor IVTEMP (ADC channel 43) does not function.                                                                                                                         | Х                                    |

Silicon Issue Summary

| continued |                              |        |                                                                                                                                                            |                                      |
|-----------|------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
| Module    | Feature                      | ltem   | Issue Summary                                                                                                                                              | Affected<br>Revisions <sup>(1)</sup> |
|           |                              |        |                                                                                                                                                            | B1                                   |
| Timer1    | Asynchronous Counter         | 2.16.1 | Timer1 in Asynchronous External Counter mode does not reflect the first count from an external T1CK input.                                                 | х                                    |
| Timer1    | TMR1 Register                | 2.16.2 | TMR1 register of Timer1 in Asynchronous mode remains at initial set value for five<br>external clock pulses after wake-up from Sleep mode.                 | х                                    |
| Timer1    | Asynchronous Mode            | 2.16.3 | Timer1 counts beyond the period value in Asynchronous mode when the period is 0x01.                                                                        | х                                    |
| Timer1    | Gated Mode                   | 2.16.4 | Timer1 does not work properly in Gated mode with prescaler enabled.                                                                                        | х                                    |
| Timer1    | TMR1 Register Writes         | 2.16.5 | Back-to-back writes to the TMR1 register are not allowed for four PBCLK cycles.                                                                            | х                                    |
| Timer1    | Asynchronous Timer1          | 2.16.6 | The Asynchronous Timer Write Disable bit, TWDIS<br>(TxCON<12>), and the Asynchronous Timer Write in Progress bit, TWIP (TxCON<11>),<br>are non-functional. | Х                                    |
| Timer2-9  | Match                        | 2.17.1 | If timer match coincides with entry into sleep mode, timer event triggers and interrupt may not occur.                                                     | х                                    |
| Timer2-9  | Debug                        | 2.17.2 | On a debug breakpoint, TMRx register, x=2-9, may not be representative of the correct value.                                                               | х                                    |
| Timer2-9  | Match                        | 2.17.3 | If timer match coincides with entry into Idle mode, timer event triggers and interrupt may not occur.                                                      | х                                    |
| UART      | High-Speed Mode              | 2.18.1 | The UART Stop bit duration is shorter than expected in High-Speed mode (UxMODE.BRGH = 1) for baud rates less than 7.5 Mbps.                                | х                                    |
| UART      | OERR bit                     | 2.18.2 | Clearing the receive buffer overrun error through the OERR bit (UxSTA<1>) clears the receive buffer.                                                       | х                                    |
| USB       | Host Resume                  | 2.19.1 | USB Host module does not send correct resume signal on the USB bus on subsequent suspend/resume sequences.                                                 | Х                                    |
| USB       | Remote Resume                | 2.19.2 | USB Host module unexpectedly wakes up the CPU from sleep when remote resume is enabled                                                                     | х                                    |
| USB       | Resume                       | 2.19.3 | USBRF bit (USBCRCON<25>) is not functional.                                                                                                                | х                                    |
| USB       | LPM                          | 2.19.4 | Link Power Management (LPM) Feature is not functional.                                                                                                     | Х                                    |
| USB       | Host Disconnect<br>Detection | 2.19.5 | USB Host module does not wakeup CPU from sleep when a USB device is disconnected.                                                                          | x                                    |
| VBAT      | VBAT                         | 2.20.1 | VBAT is not functional.                                                                                                                                    | х                                    |

#### Note:

1. Only those issues indicated in the last column apply to the current silicon revision.

## 2. Silicon Errata Issues

This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated by the shaded column in the following tables apply to the current silicon revision (**B1**).

## 2.1 ADC

## 2.1.1 DNL

DNL Specification is not met and upto 10 missing codes are possible.

#### Workaround

None.

#### **Affected Silicon Revisions**



#### 2.1.2 Turbo Mode

Turbo mode (TRBEN bit (ADCCON1<31>) = 1) is not functional when two channels are linked for the purpose of increasing throughput.

#### Workaround

Users can still increase the effective throughput rate by interleaving ADC cores and trigger sources by connecting multiple dedicated high-speed ADCs to the same analog input, and staggering the respective ADCx core triggers appropriately.

### Affected Silicon Revisions

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

## 2.2 Crypto

#### 2.2.1 Partial Packet

The output digest of a partial message cannot be used as the initial vector for continuing the cryptographic operation on the remainder of the message. The full message must be processed in one operation.

#### Workaround

## Silicon Errata Issues

#### Affected Silicon Revisions

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 2.2.2 Zero-length Packet

The Crypto Engine does not support a hash operation on an empty string (i.e., string with zero length). The Crypto Engine times out and does not return a valid hash.

#### Workaround

Use the fixed known hash of the empty string.

#### **Affected Silicon Revisions**

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

## 2.3 CTMU

### 2.3.1 Triggers

Edge Sequencing mode (EDGSEQEN bit (CTMUCON<10>)) and Edge mode are not functional.

#### Workaround

Use level modes.

#### **Affected Silicon Revisions**

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 2.3.2 TGEN

When the TGEN bit is set, manual current sourcing (i.e., setting the EDG1STAT bit (CTMUCON<24>)) from CTMU is not possible.

#### Workaround

None.

#### **Affected Silicon Revisions**

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

## 2.4 Deep Sleep

#### 2.4.1 Power Down

Deep Sleep mode is not functional.

#### Workaround

None.

#### **Affected Silicon Revisions**



## 2.5 DMA

#### 2.5.1 PMD Bits

Setting the PMD bit for DMA (PMD7<4>) does not disable clocks to the DMA peripheral.

#### Workaround

Use the ON bit (DMACON<15>) to enable or disable DMA globally, or use the CHEN bit (DCHxCON<7>) to enable or disable individual channels.

#### **Affected Silicon Revisions**

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

## 2.6 EBI

#### 2.6.1 Chip Select

For Asynchronous NOR Flash, EBI internal clock specification, T<sub>EBICLK</sub> (EB10) is not met.

#### Workaround

When asynchronous NOR is attached to EBI, the system frequency must be reduced to 180 MHz for it to function properly.

#### **Affected Silicon Revisions**

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

## 2.6.2 VDDIO Range

EBI is not functional when VDDIO < 2.5V.

#### Workaround

## Silicon Errata Issues

#### Affected Silicon Revisions

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 2.6.3 EBIRDYx pin as GPIO

EBIRDYEN1 bit (CFGEBIC<25>), EBIRDYEN2 bit (CFGEBIC<26>), and EBIRDYEN3 bit (CFGEBIC<27>) are not functional and always set to '1'.

#### Workaround

None.

#### **Affected Silicon Revisions**

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

## 2.7 Input Capture

## 2.7.1 Debug

Debug breakpoints are not supported when using Input Capture with DMA.

#### Workaround

None.

#### **Affected Silicon Revisions**

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

## 2.8 I<sup>2</sup>C

#### 2.8.1 Speed

I<sup>2</sup>C master module does not meet low period of the SCL clock ( $t_{LOW}$ ) parameter from I<sup>2</sup>C specification for clock frequency >= 400 kHz.

#### Workaround

None.

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

## Silicon Errata Issues

#### 2.8.2 Start/Restart

When the I<sup>2</sup>C module is in Slave mode, Start and Restart Interrupts are not occurring or properly reflected in the IFSx flag bits.

#### Workaround

Use software polling to test the I<sup>2</sup>C Start or Restart Status bit, S (I2CxSTAT<3).

#### **Affected Silicon Revisions**

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 2.8.3 I<sup>2</sup>C Slave

The 7-bit address that matches the 10-bit upper address value (111\_10xx) is not accepted regardless of the STRICT bit setting.

#### Workaround

None.

#### **Affected Silicon Revisions**

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 2.9 PMP

#### 2.9.1 Status Flags

The PMP Input Buffer Status Full bit (IB0F (PMSTAT<8>) and the Output Buffer Underflow Status bit (OBUF (PMSTAT<6>) are set as soon as the PMP module is enabled in Slave mode (i.e., the PMPTTL bit (PMCON<10>) is equal to '1').

#### Workaround

After PMP Slave mode initialization and before enabling PMP interrupts, clear the Input Buffer Full Flag (IB0F bit (PMSTAT<8>)), the Output Buffer Underflow Flag (OBUF bit (PMSTAT<6>)), and the corresponding PMP IFSx interrupt flags.

#### **Affected Silicon Revisions**

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

## 2.10 SDHC

## 2.10.1 MMC

Data from the MMC card can not be read correctly when the block size is set smaller than 512 bytes (i.e., the BSIZE<9:0> bits (SDHCBLKCON<9:0>) are smaller than 0x200).

#### Workaround

None.

#### **Affected Silicon Revisions**

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 2.10.2 Card Detect

The SDHC module may not function if the SDCD pin is not used.

#### Workaround 1:

Ensure that the SDCD pin is used and driven to a low state externally.

#### Workaround 2:

Set CDSSEL (SDHCCON1<7>) to '1' and CDTLVL (SDHCCON1<6>) to '0'.

#### **Affected Silicon Revisions**

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 2.10.3 Card Detect Status

Card-detect status indication through the CDSLVL bit (SDHCSTAT1<18>) is inverted.

#### Workaround 1:

Use ACMD42 to detect the card's presence.

#### Workaround 2:

If SDCD is used for card detect, add a software work around to invert the CDSLVL (SDHCSTAT1<18>) state.

#### Affected Silicon Revisions

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 2.10.4 Write Protect Status

Write-protect status indication through the WPSLVL bit (SDHCSTAT1<19>) is inverted.

#### Workaround 1:

If SDWP is used for Write-protect, use the SDWPPOL bit (CFGCON2<28>) to invert the WPSLVL bit (SDHCSTAT1<19>) state.

#### Workaround 2:

If SDWP is used for Write-protect, add a software work around to invert the WPSLVL bit (SDHCSTAT1<19>) state.

## Silicon Errata Issues

#### Affected Silicon Revisions

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 2.10.5 Stop at Block Gap

The Stop at Block Gap feature of the SDHC module is not functional.

#### Workaround

None.

#### **Affected Silicon Revisions**

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

## 2.11 Sleep

#### 2.11.1 IPD

When PBCLK5 is disabled (i.e., the ON bit (PB5DIV<15>) = 0), there is a 3 mA increase in sleep IPD current.

#### Workaround

Do not disable PBCLK5 before entering Sleep mode.

#### **Affected Silicon Revisions**

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 2.11.2 Wake-up

Multiple sleep attempts (i.e., WAIT instruction with the SLPEN bit (OSCCON<4>) =1) which occur within 20  $\mu$ s of awake event, before the CPU has fully awakened, can cause the CPU to stall until a Power-on Reset (POR) event.

#### Workaround

Be sure that at least 20 µs elapse before attempting to put the CPU to sleep (WAIT instruction with SLPEN bit (OSCCON<4>) =1) after it awakens from a previous sleep.

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

## 2.12 SOSC

#### 2.12.1 Ready Status

The validity of the SOSCRDY bit (CLKSTAT<4>) is not guaranteed.

#### Workaround

None.

## **Affected Silicon Revisions**

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

## 2.13 SPI

#### 2.13.1 Block Transmission

Just before the last block of a transmission is shifted out to the SPI pins, the SRMT bit may incorrectly indicate that the transmission is done. However, this does not affect the Transmit Buffer Empty Interrupt (STXISEL<1:0> bits (SPIxCON<3:2>) = 0).

#### Workaround

Use the interrupt notification rather than polling the SRMT bit to determine when a transmission has completed.

#### **Affected Silicon Revisions**

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

## 2.14 SQI

#### 2.14.1 Operational Frequency

SQI peripheral does not meet maximum Serial Clock Frequency ( $F_{CLK}$ ) specification from the data sheet when VDDIO < 2.5V.

#### Workaround

None.

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 2.14.2 Special Functions Register

After a Reset, the first access to the SQI SFRs must be a write. A read access can stall the CPU, requiring a Reset to clear. The typical initialization code may include a write to the SQIEN bit. The SQI1CFGbits.SQIEN=0 instruction is a read, modify, and write sequence. After a Reset, this sequence will stall the CPU. Similarly, only reading the SQI SFRs will also stall the CPU if that read is the first access after a Reset.

#### Workaround

Users must enable REFCLKO2 before reading the registers from the SQI peripheral. Do not use the "SQI1CFGbits.SQIEN=0" instruction to enable the SQI, instead use the "SQI1CFGCLR="\_SQICFG\_SQIEN\_MASK" instruction.

#### Affected Silicon Revisions

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

## 2.15 Temperature Sensor

#### 2.15.1 IVTEMP Temperature Sensor

The temperature sensor, IVTEMP (ADC channel 43), is not functional.

#### Workaround

Consider using CTMUT temperature sensor ADC channel (AN40).

#### Affected Silicon Revisions

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

## 2.16 Timer1

#### 2.16.1 Asynchronous Counter

In Asynchronous external counter mode, (i.e., TCS bit (T1CON<1> = 1), TSYNC bit (T1CON<2> = 0), and TECS<1:0> (T1CON<9:8> = '0b01)), Timer1 does not reflect the first count from an external T1CLK input.

#### Workaround

None.

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 2.16.2 TMR Register

The Timer1 register (TMR1) in Asynchronous external counter mode, (i.e., TCS bit (T1CON<1> = 1), TSYNC bit (T1CON<2> = 0), and TECS<1:0> (T1CON<9:8> = '0b01)), remains at the initial set value for five external clock pulses after wake-up from Sleep mode.

#### Workaround

None.

#### **Affected Silicon Revisions**

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 2.16.3 Asynchronous Mode

Timer1 counts beyond the period value in Asynchronous mode when the period is 0x01.

#### Workaround

Set the Timer1 period, PR1, to a value greater than 1.

#### Affected Silicon Revisions

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 2.16.4 Gated Mode

Timer1 does not work properly in Gated mode (i.e., TGATE bit (T1CON<7> = 1), TCS bit (T1CON<1> = 0) with the prescaler enabled (TCKPS<1:0> bits (T1CON<5:4>) = '0b00)).

#### Workaround

None.

#### **Affected Silicon Revisions**

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 2.16.5 TMR1 Register Writes

Back-to-back CPU writes to the TMR1 register are not allowed for at least four PBCLK cycles.

#### Workaround

None.

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

## Silicon Errata Issues

#### 2.16.6 Asynchronous Timer1

The Asynchronous Timer Write Disable bits (TWDIS (TxCON<12>)) and the Asynchronous Timer Write In Progress bits (TWIP (TxCON<11>)) are not functional.

#### Workaround

None.

#### **Affected Silicon Revisions**

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

## 2.17 Timer2-9

#### 2.17.1 Match

If timer match coincides with entry into Sleep mode, timer event triggers and interrupt may not occur.

#### Workaround

None.

#### **Affected Silicon Revisions**

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 2.17.2 Debug

On a debug breakpoint, TMRx register, x=2-9, may not be representative of the correct count value.

#### Workaround

None.

#### **Affected Silicon Revisions**

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 2.17.3 Match

When timer operation is discontinued in IDLE mode (i.e., the SIDL bit (TxCON <13>) is set), and timer match coincides with entry into Idle mode, timer event triggers and interrupt may not occur.

#### Workaround

## Silicon Errata Issues

| Affected Sili | con Revisio | าร |  |  |  |
|---------------|-------------|----|--|--|--|
| B1            |             |    |  |  |  |
| Х             |             |    |  |  |  |

## 2.18 UART

#### 2.18.1 High-Speed Mode

The UART TX Stop bit duration is shorter than the expected in High-Speed mode (i.e., the BRGH bit (UxMODE<3>) = 1) for baud rates less than 7.5 Mbps.

#### Workaround

For baud rates less than 7.5 Mbps, operate the UART in standard Speed mode, that is, the BRGH bit (UxMODE<3> = 0) and calculate UxBRG register value. For baud rates greater than 7.5 Mbps, operate the UART in High-Speed mode (i.e., BRGH bit (UxMODE<3>) = 1) and re-calculate the UxBRG register value.

#### **Affected Silicon Revisions**

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 2.18.2 OERR Bit

Clearing the receive buffer overrun error through the OERR bit (UxSTA<1>) clears the receive buffer. This condition occurs when the RUNOVF bit (UxMODE<16>) is set, and an overflow condition occurs.

#### Workaround

When a receive buffer overrun error occurs, read the entire receive FIFO through the UxRXREG register before clearing the OERR bit (UxSTA<1>).

#### **Affected Silicon Revisions**



## 2.19 USB

### 2.19.1 Host Resume

USB Host module does not send the correct resume signal on the USB bus on subsequent suspend or resume sequences.

#### Workaround

## Silicon Errata Issues

#### Affected Silicon Revisions

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 2.19.2 Remote Resume

USB Host module unexpectedly wakes up the CPU from sleep when remote resume is enabled. (i.e., when the USBWKUPEN bit (USBCRCON<0>) is equal to '1').

#### Workaround

None.

#### **Affected Silicon Revisions**

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 2.19.3 Resume

The USBRF bit (USBCRCON<25>) is not functional.

#### Workaround

Do not poll the USBRF bit (USBCRCON.<25>), instead use Suspend or Resume interrupt.

#### Affected Silicon Revisions

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 2.19.4 LPM

USB Link Power Management (LPM) Feature is not functional.

#### Workaround

None.

#### **Affected Silicon Revisions**



## 2.19.5 Host Disconnect Detection

USB Host module does not wakeup CPU from sleep when a USB device is disconnected.

#### Workaround

## Silicon Errata Issues

| Affected Sili | icon Revisio | าร |  |  |  |
|---------------|--------------|----|--|--|--|
| B1            |              |    |  |  |  |
| Х             |              |    |  |  |  |

## 2.20 V<sub>BAT</sub>

## 2.20.1 V<sub>BAT</sub>

The  $V_{BAT}$  pin is not functional. Connect the  $V_{BAT}$  pin to VDDIO.

#### Workaround

None.

| B1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

## 3. Data Sheet Clarifications

The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS60001565**A**):

**Note:** Corrections are shown in **bold**. Where possible, the original bold text formatting has been removed for clarity.

There are no Data Sheet Clarifications to report.

# 4. Revision History

### **Revision B Document - 04/2019**

Changed data sheet reference number from DS60001561A to DS60001565A.

## Revision A Document - 03/2019

This is the initial released version of this document.

## The Microchip Web Site

Microchip provides online support via our web site at http://www.microchip.com/. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- **Product Support** Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

# **Customer Change Notification Service**

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at <a href="http://www.microchip.com/">http://www.microchip.com/</a>. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

# **Customer Support**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- · Local Sales Office
- Field Application Engineer (FAE)
- Technical Support

Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://www.microchip.com/support

# **Microchip Devices Code Protection Feature**

Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.

• Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

# Legal Notice

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

# Trademarks

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2019, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-5224-4371-1

## Quality Management System Certified by DNV

#### ISO/TS 16949

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC<sup>®</sup> MCUs and dsPIC<sup>®</sup> DSCs, KEELOQ<sup>®</sup> code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



# **Worldwide Sales and Service**

| AMERICAS                  | ASIA/PACIFIC          | ASIA/PACIFIC            | EUROPE                |
|---------------------------|-----------------------|-------------------------|-----------------------|
| Corporate Office          | Australia - Sydney    | India - Bangalore       | Austria - Wels        |
| 2355 West Chandler Blvd.  | Tel: 61-2-9868-6733   | Tel: 91-80-3090-4444    | Tel: 43-7242-2244-39  |
| Chandler, AZ 85224-6199   | China - Beijing       | India - New Delhi       | Fax: 43-7242-2244-393 |
| Tel: 480-792-7200         | Tel: 86-10-8569-7000  | Tel: 91-11-4160-8631    | Denmark - Copenhagen  |
| Fax: 480-792-7277         | China - Chengdu       | India - Pune            | Tel: 45-4450-2828     |
| Fechnical Support:        | Tel: 86-28-8665-5511  | Tel: 91-20-4121-0141    | Fax: 45-4485-2829     |
| http://www.microchip.com/ | China - Chongqing     | Japan - Osaka           | Finland - Espoo       |
| support                   | Tel: 86-23-8980-9588  | Tel: 81-6-6152-7160     | Tel: 358-9-4520-820   |
| Neb Address:              | China - Dongguan      | Japan - Tokyo           | France - Paris        |
| www.microchip.com         | Tel: 86-769-8702-9880 | Tel: 81-3-6880- 3770    | Tel: 33-1-69-53-63-20 |
| Atlanta                   | China - Guangzhou     | Korea - Daegu           | Fax: 33-1-69-30-90-79 |
| Duluth, GA                | Tel: 86-20-8755-8029  | Tel: 82-53-744-4301     | Germany - Garching    |
| Tel: 678-957-9614         | China - Hangzhou      | Korea - Seoul           | Tel: 49-8931-9700     |
| ax: 678-957-1455          | Tel: 86-571-8792-8115 | Tel: 82-2-554-7200      | Germany - Haan        |
| Austin, TX                | China - Hong Kong SAR | Malaysia - Kuala Lumpur | Tel: 49-2129-3766400  |
| Tel: 512-257-3370         | Tel: 852-2943-5100    | Tel: 60-3-7651-7906     | Germany - Heilbronn   |
| Boston                    | China - Nanjing       | Malaysia - Penang       | Tel: 49-7131-67-3636  |
| Westborough, MA           | Tel: 86-25-8473-2460  | Tel: 60-4-227-8870      | Germany - Karlsruhe   |
| Tel: 774-760-0087         | China - Qingdao       | Philippines - Manila    | Tel: 49-721-625370    |
| Fax: 774-760-0088         | Tel: 86-532-8502-7355 | Tel: 63-2-634-9065      | Germany - Munich      |
| Chicago                   | China - Shanghai      | Singapore               | Tel: 49-89-627-144-0  |
| tasca, IL                 | Tel: 86-21-3326-8000  | Tel: 65-6334-8870       | Fax: 49-89-627-144-44 |
| Tel: 630-285-0071         | China - Shenyang      | Taiwan - Hsin Chu       | Germany - Rosenheim   |
| Fax: 630-285-0075         | Tel: 86-24-2334-2829  | Tel: 886-3-577-8366     | Tel: 49-8031-354-560  |
| Dallas                    | China - Shenzhen      | Taiwan - Kaohsiung      | Israel - Ra'anana     |
| Addison, TX               | Tel: 86-755-8864-2200 | Tel: 886-7-213-7830     | Tel: 972-9-744-7705   |
| Tel: 972-818-7423         | China - Suzhou        | Taiwan - Taipei         | Italy - Milan         |
| Fax: 972-818-2924         | Tel: 86-186-6233-1526 | Tel: 886-2-2508-8600    | Tel: 39-0331-742611   |
| Detroit                   | China - Wuhan         | Thailand - Bangkok      | Fax: 39-0331-466781   |
| Novi, MI                  | Tel: 86-27-5980-5300  | Tel: 66-2-694-1351      |                       |
| ,                         | China - Xian          | Vietnam - Ho Chi Minh   | Italy - Padova        |
| Fel: 248-848-4000         | Tel: 86-29-8833-7252  |                         | Tel: 39-049-7625286   |
| Houston, TX               |                       | Tel: 84-28-5448-2100    | Netherlands - Drunen  |
| Tel: 281-894-5983         | China - Xiamen        |                         | Tel: 31-416-690399    |
| ndianapolis               | Tel: 86-592-2388138   |                         | Fax: 31-416-690340    |
| Noblesville, IN           | China - Zhuhai        |                         | Norway - Trondheim    |
| Tel: 317-773-8323         | Tel: 86-756-3210040   |                         | Tel: 47-72884388      |
| Fax: 317-773-5453         |                       |                         | Poland - Warsaw       |
| Tel: 317-536-2380         |                       |                         | Tel: 48-22-3325737    |
| _os Angeles               |                       |                         | Romania - Bucharest   |
| Mission Viejo, CA         |                       |                         | Tel: 40-21-407-87-50  |
| Tel: 949-462-9523         |                       |                         | Spain - Madrid        |
| Fax: 949-462-9608         |                       |                         | Tel: 34-91-708-08-90  |
| Fel: 951-273-7800         |                       |                         | Fax: 34-91-708-08-91  |
| Raleigh, NC               |                       |                         | Sweden - Gothenberg   |
| Fel: 919-844-7510         |                       |                         | Tel: 46-31-704-60-40  |
| New York, NY              |                       |                         | Sweden - Stockholm    |
| Tel: 631-435-6000         |                       |                         | Tel: 46-8-5090-4654   |
| San Jose, CA              |                       |                         | UK - Wokingham        |
| Tel: 408-735-9110         |                       |                         | Tel: 44-118-921-5800  |
| Tel: 408-436-4270         |                       |                         | Fax: 44-118-921-5820  |
| Canada - Toronto          |                       |                         |                       |
| Tel: 905-695-1980         |                       |                         |                       |
|                           |                       |                         |                       |

Fax: 905-695-2078