**TPS652353** SLUSDQ8A - DECEMBER 2019 - REVISED DECEMBER 2019 # TPS652353 LNB Voltage Regulator With I<sup>2</sup>C Interface #### **Features** - Complete integrate solution for LNB and I<sup>2</sup>C interface - DiSEqC 2.x, and DiSEqC 1.x compatible - Supports 5-V, 12-V, and 15-V power rail - Up to 1000-mA accurate output current limit adjustable by external resistor - Boost switch peak current limit proportional to LDO current limit - Boost converter with 140-m $\Omega$ low R<sub>ds(on)</sub> internal power switch - Boost switching frequency 1-MHz or 500-kHz selectable - Audible noise avoided at Forced PWM mode - Dedicated enable pin for non-I<sup>2</sup>C application - Low-dropout (LDO) regulator with push-pull output stage for VLNB output - Built-in accurate 22-kHz tone generator and external tone input support - Supports both external 44-kHz and 22-kHz tone input - Adjustable soft-start and 13-V to 18-V voltage transition time - 650-mV to 750-mV 22-kHz tone amplitude selection - Selectable over current time 29 ms / 58 ms - I<sup>2</sup>C registers accessible with EN low - Short circuit dynamic protection - Diagnostics for output voltage level, DiSEqC tone input and output, current level, and cable connection - Thermal protection available - 20-Pin WQFN 3 mm x 3 mm (RUK) package #### Applications - Set top box satellite receiver - TV satellite receiver - PC card satellite receiver - Satellite TV #### 3 Description Designed for analog and digital satellite receivers, the TPS652353 is a monolithic voltage regulator with I<sup>2</sup>C interface; specifically to provide the 13-V to 18-V power supply and the 22-kHz tone signal to the LNB down converter in the antenna dish or to the multiswitch box. The device offers a complete solution minimum component count, low power dissipation together with simple design and I<sup>2</sup>C standard interface. The TPS652353 features high power efficiency. The boost converter integrates a 140-mΩ power MOSFET running at 1 MHz or 500 kHz selectable switching frequency. Drop out voltage at the linear regulator is 0.8 V to minimize power loss. The TPS652353 provides multiple ways to generate the 22 kHz signal. Integrated linear regulator with push-pull output stage generates 22-kHz tone signal superimposed at the output even at zero loading. Current limit of linear regulator can be programmed by external resistor with ±10% accuracy. Full range of diagnostic read by I<sup>2</sup>C is available for system monitoring. The TPS652353 has a special design at Forced PWM mode to avoid the audible noise especially when VIN is higher or closer to the VLNB output. The TPS652353 supports advanced DiSEqC 2.x standard with 22-kHz tone detection circuit and output interface. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|---------|-------------------| | TPS652353 | WQFN | 3.00 mm × 3.00 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. #### Simplified Schematic ## **Table of Contents** | 1 | Features 1 | | 7.6 Register Maps | . 21 | |---|--------------------------------------|----|------------------------------------------------------|------| | 2 | Applications 1 | 8 | Application and Implementation | 24 | | 3 | Description 1 | | 8.1 Application Information | . 24 | | 4 | Revision History2 | | 8.2 Typical Application | . 24 | | 5 | Pin Configuration and Functions3 | 9 | Power Supply Recommendations | . 30 | | 6 | Specifications4 | 10 | Layout | 31 | | • | 6.1 Absolute Maximum Ratings 4 | | 10.1 Layout Guidelines | . 31 | | | 6.2 ESD Ratings | | 10.2 Layout Example | . 32 | | | 6.3 Recommended Operating Conditions | 11 | Device and Documentation Support | 33 | | | 6.4 Thermal Information | | 11.1 Device Support | | | | 6.5 Electrical Characteristics | | 11.2 Documentation Support | . 33 | | | 6.6 Timing Requirements 7 | | 11.3 Receiving Notification of Documentation Updates | s 33 | | | 6.7 Typical Characteristics | | 11.4 Community Resources | . 33 | | 7 | Detailed Description 9 | | 11.5 Trademarks | . 33 | | - | 7.1 Overview | | 11.6 Electrostatic Discharge Caution | . 33 | | | 7.2 Functional Block Diagram9 | | 11.7 Glossary | . 33 | | | 7.3 Feature Description | 12 | Mechanical, Packaging, and Orderable | | | | 7.4 Device Functional Modes | | Information | 33 | | | 7.5 Programming | | 12.1 Package Option Addendum | . 34 | | | | | | | ## 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Changes from Original (December 2019) to Revision A | | | | |-----------------------------------------------------|-----------------------------------------------------------------------|---|--| | • | Changed marketing status from Advance Information to production data. | 1 | | Product Folder Links: TPS652353 Submit Documentation Feedback ## 5 Pin Configuration and Functions #### **Pin Functions** | | PIN TYPE <sup>(1)</sup> | | DECORIDATION | | |-----|-------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NO. | NAME | TTPE | DESCRIPTION | | | 1 | LX | I | Switching node of the boost converter | | | 2 | VIN | S | Input of internal linear regulator | | | 3 | VCC | 0 | Internal 6.3-V power supply. Connect a 1- $\mu$ F ceramic capacitor from this pin to ground. When V <sub>IN</sub> is 5 V, connect the VCC pin to the VIN pin. | | | 4 | AGND | S | Analog ground. Connect all ground pins and power pad together. | | | 5 | TCAP | 0 | Connect a capacitor to this pin to set the rise time of the LNB output. | | | 6 | ISET | 0 | Connect a resistor to this pin to set the LNB output current limit. | | | 7 | EN | 1 | Enable this pin to enable the VLNB output. pull this pin to ground to disable the output. The output is t pulled to ground, and, when the EN pin is low, the I <sup>2</sup> C interface can be accessed. | | | 8 | FAULT | 0 | Open drain output pin, it goes low if any fault flag is set. | | | 9 | ADDR | I | Connect a different resistor to this pin to set different I <sup>2</sup> C addresses (see the Table 4 table). | | | 10 | VCTRL | I | Voltage level at this pin to set the output voltage (see the Table 3). | | | 11 | SDA | I/O | I <sup>2</sup> C compatible bidirectional data | | | 12 | SCL | I | I <sup>2</sup> C compatible clock input | | | 13 | EXTM | ı | External modulation logic input pin that activates the 22-kHz tone output. The feeding signal can be 22-kHz tone or logic high or low. | | | 14 | DOUT | 0 | Tone detection output | | | 15 | DIN | I | Tone detection input | | | 16 | VLNB | 0 | Output of the power supply connected to satellite receiver or switch | | | 17 | VCP | 0 | Gate drive supply voltage and output of charge pump. Connect a capacitor between this pin and the VLNB pin. | | | 18 | BOOST | 0 | Output of the boost regulator and Input voltage of the internal linear regulator | | | 19 | GDR | 0 | Control the gate of the external MOSFET for DiSEqc 2.x support | | | 20 | PGND | S | Power ground for the boost converter | | | _ | Thermal Pad | _ | The thermal pad must be soldered to the printed circuit board (PCB) for optimal thermal performance. Use thermal vias on the PCB to enhance power dissipation. | | (1) I = input, O = output, I/O = input and output, S = power supply Submit Documentation Feedback #### 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |------------------------------------------------|--------------------------------------------------------------|------|-----|------| | | VIN, LX, BOOST, VLNB | -1 | 30 | | | Voltage | VCP, GDR (referenced to VLNB pin) | -0.3 | 7 | | | | VCC, EN, ADDR, FAULT, SCL, SDA, VCTRL, EXTM, DOUT, DIN, TCAP | -0.3 | 7 | V | | | ISET | -0.3 | 3.6 | | | | PGND | -0.3 | 0.3 | | | Operating junction temperature, T <sub>J</sub> | | -40 | 150 | °C | | Storage temperatu | Storage temperature, T <sub>stg</sub> | | 150 | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | VALUE | UNIT | |------------------------------|---------------------------------------------------------------------|-------|------| | , Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±4000 | V | | V <sub>(ESD)</sub> discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |----------|--------------------------------|-----|---------|------| | $V_{IN}$ | Input operating voltage | 4.5 | 20 | V | | $T_A$ | Operating junction temperature | -40 | 125 | °C | #### 6.4 Thermal Information | | | TPS652353 | | |------------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | RUK (WQFN) | UNIT | | | | 20 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 44.8 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 47.3 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 16.5 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.5 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 16.4 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 3.6 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.5 Electrical Characteristics -40°C $\leq$ T<sub>J</sub> $\leq$ 125°C, V<sub>IN</sub> = 12 V, f<sub>SW</sub> = 1 MHz (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------|-------|------|-------|------| | INPUT SUP | PLY | | | | | | | V <sub>IN</sub> | Input voltage range | | 4.5 | 12 | 20 | V | | I <sub>DD(SDN)</sub> | Shutdown supply current | EN = 0b | 90 | 120 | 150 | μΑ | | I <sub>LDO(Q)</sub> | LDO quiescent current | EN = 1b, I <sub>O</sub> = 0 A, V <sub>VLNB</sub> = 18.2 V | 1.5 | 5 | 8.5 | mA | | LDO(Q) | • | V <sub>IN</sub> rising | 4.15 | 4.3 | 4.45 | V | | UVLO | V <sub>IN</sub> undervoltage lockout | Hysteresis | 280 | 480 | 550 | mV | | OUTPUT VO | OLTAGE | , | | | | | | | | V <sub>(ctrl)</sub> = 1, I <sub>O</sub> = 500 mA | 18 | 18.2 | 18.4 | V | | | | V <sub>(ctrl)</sub> = 0, I <sub>O</sub> = 500 mA | 13.25 | 13.4 | 13.55 | V | | V <sub>OUT</sub> | Regulated output voltage | SCL = 1b, $V_{(ctrl)} = 1$ , $I_0 = 500$ mA (Non $I^2C$ ) | 19.18 | 19.4 | 19.62 | V | | | | SCL = 1b, $V_{(ctrl)} = 0$ , $I_O = 500$ mA (Non $I^2C$ ) | 14.44 | 14.6 | 14.76 | V | | | | $R_{(SET)} = 200 \text{ k}\Omega$ , Full temperature | 580 | 650 | 720 | mA | | $I_{(OCP)}$ | Output short circuit current limit | T <sub>J</sub> = 25°C | 629 | 650 | 688 | mA | | f <sub>SW</sub> | Boost switching frequency | f = 1 MHz | 977 | 1060 | 1134 | kHz | | I <sub>(limitsw)</sub> (1) | Switching current limit | $V_{IN} = 12 \text{ V}, V_{OUT} = 18.2 \text{ V}, R_{(SET)} = 200 \text{ k}\Omega$ | | 3 | | A | | R <sub>ds(on)_LS</sub> | On resistance of low side FET | V <sub>IN</sub> = 12 V | 90 | 140 | 210 | mΩ | | us(un)_L3 | | I <sub>O</sub> = 500 mA, TONEAMP = 0b | 0.49 | 0.8 | 1.1 | V | | $V_{(drop)}$ | Linear regulator voltage dropout | I <sub>O</sub> = 500 mA, TONEAMP = 1b | 0.65 | 0.9 | 1.2 | V | | I <sub>(cable)</sub> | Cable good detection current threshold | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 13.4 V or 18.2 V | 0.9 | 5 | 8.8 | mA | | I <sub>(rev)</sub> | Reverse bias current | EN = 1b, V <sub>VLNB</sub> = 21 V | 49 | 58 | 65 | mA | | I <sub>(rev_dis)</sub> | Disabled reverse bias current | $EN = 0b, V_{VLNB} = 21 \text{ V}$ | 3.72 | 4.6 | 5.63 | mA | | LOGIC SIGI | | 7 7240 | | | | | | | Enable threshold (V <sub>(EN)</sub> ), high | | 1.6 | | | V | | | Enable threshold (V <sub>(EN)</sub> ), low | | | | 0.8 | V | | | (-(EN)) | V <sub>(EN)</sub> = 1.5 V | 5 | 6 | 7 | μA | | $I_{(EN)}$ | Enable internal pullup current | V <sub>(EN)</sub> = 1 V | 2 | 3 | 4 | μA | | V <sub>(VCTRL_H)</sub> | VCTRL logic threshold level for high-level input voltage | (LIV) | 2 | | | V | | V <sub>(VCTRL_L)</sub> | VCTRL logic threshold level for low-level input voltage | | | | 0.8 | ٧ | | V <sub>(EXTM_H)</sub> | EXTM logic threshold level for high-level input voltage | | 2 | | | V | | V <sub>(EXTM_L)</sub> | EXTM logic threshold level for low-level input voltage | | | | 0.8 | ٧ | | V <sub>OL(FAULT)</sub> | FAULT output low voltage | FAULT open drain, I <sub>OL</sub> = 1 mA | | | 0.4 | V | | TONE | · | . 3. | | | | | | f <sub>(tone)</sub> | Tone frequency | 22-kHz tone output | 20 | 22 | 24 | kHz | | | | 0 mA $\leq$ I <sub>O</sub> $\leq$ 500 mA, C <sub>O</sub> = 100 nF,<br>TONEAMP = 0b | 617 | 650 | 696 | mV | | A <sub>(tone)</sub> | Tone amplitude | $0 \text{ mA} \le I_{O} \le 500 \text{ mA}, C_{O} = 100 \text{ nF},$<br>TONEAMP = 1b | 703 | 750 | 803 | mV | | D <sub>(tone)</sub> | Tone duty cycle | | 45% | 50% | 55% | | | / | | 22-kHz tone output | 17.6 | 22 | 26.4 | kHz | | $f_{(EXTM)}$ | External tone input frequency range | 44-kHz tone output | 35.2 | 44 | 52.8 | kHz | <sup>(1)</sup> Specified by design ## **Electrical Characteristics (continued)** -40°C $\leq$ T<sub>J</sub> $\leq$ 125°C, V<sub>IN</sub> = 12 V, f<sub>SW</sub> = 1 MHz (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|---------------------------------------|----------------------------------------------|-------|--------|-------|------| | TONE DET | ECTION | | | | | | | f <sub>(DIN)</sub> | Tone detector frequency capture range | 0.4-V <sub>PP</sub> sine wave | 17.6 | 22 | 26.4 | kHz | | V <sub>(DIN)</sub> | Tone detector input amplitude | Sine wave, 22 kHz | 0.3 | | 1.5 | V | | V <sub>(DOUT)</sub> | DOUT output voltage | Tone present, I <sub>load</sub> = 2 mA | | | 0.4 | V | | GDR | Dimaga FFT gate valtage LND | TONE_TRANS = 1b, V <sub>(LNB)</sub> = 18.2 V | 23.11 | 23.5 | 24.33 | V | | | Bypass FET gate voltage, LNB | TONE_TRANS = 0b, V <sub>(LNB)</sub> = 18.2 V | 18.17 | 18.2 | 18.23 | V | | THERMAL | SHUT-DOWN (JUNCTION TEMPERATURE | ) | | | • | | | T <sub>(TRIP)</sub> | Thermal protection trip point | Temperature rising | | 160 | | °C | | T <sub>(HYST)</sub> | Thermal protection hysteresis | | | 20 | | °C | | I <sup>2</sup> C READ I | BACK FAULT STATUS | | | | | | | | PGOOD trip levels | Feedback voltage UVP low | 94% | 96% | 97.1% | | | ., | | Feedback voltage UVP high | 93% | 94.5% | 95.5% | | | $V_{(PGOOD)}$ | | Feedback voltage OVP high | 104% | 106.6% | 108% | | | | | Feedback voltage OVP low | 102% | 104.6% | 106% | | | T <sub>(warn)</sub> | Temperature warning threshold | | | 125 | | °C | | I <sup>2</sup> C INTERF | FACE | | | | | | | V <sub>IH</sub> | SDA,SCL input high voltage | | 2 | | | V | | V <sub>IL</sub> | SDA,SCL input low voltage | | | | 0.8 | V | | I <sub>I</sub> | Input current | SDA, SCL, 0.4 V ≤ V <sub>I</sub> ≤ 4.5 V | -10 | | 10 | μΑ | | V <sub>OL</sub> | SDA output low voltage | SDA open drain, I <sub>OL</sub> = 2 mA | | | 0.4 | V | | f <sub>(SCL)</sub> | Maximum SCL clock frequency | | 400 | | | kHz | Product Folder Links: TPS652353 Submit Documentation Feedback ## 6.6 Timing Requirements | | | | MIN | NOM | MAX | UNIT | |---------------------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-------------------------|------|-----|------| | OUTPUT \ | <b>VOLTAGE</b> | | | | | | | t <sub>r</sub> , t <sub>f</sub> | 13-V to 18-V transition rising falling time | C <sub>(TCAP)</sub> = 22 nF | | 2 | | ms | | t <sub>ON(min)</sub> | Minimum on time for the Low side FET | | 75 | 102 | 130 | ns | | TONE | | | | | | | | | | $0 \text{ mA} \le I_O \le 500 \text{ mA}, C_O = 100 \text{ nF},$<br>Control Reg1[0] = 0b | | 11 | | μs | | t <sub>r(tone)</sub> | Tone rise time | 0 mA $\leq$ I <sub>O</sub> $\leq$ 500 mA, C <sub>O</sub> = 100 nF,<br>Control Reg1[0] = 1b, and EXTM has<br>44-kHz input | | 5.5 | | μs | | | | $0 \text{ mA} \le I_O \le 500 \text{ mA}, C_O = 100 \text{ nF},$<br>Control Reg1[0] = 0b | | 10.8 | | μs | | t <sub>f(tone)</sub> | Tone fall time | 0 mA $\leq$ I <sub>O</sub> $\leq$ 500 mA, C <sub>O</sub> = 100 nF,<br>Control Reg1[0] = 1b, and EXTM has<br>44 kHz input | | 5.4 | | μs | | OVERCUR | RRENT PROTECTION | | | | | | | ton | Overcurrent protection ON time | TIMER = 0b | 25 | 29 | 33 | ms | | toff | Overcurrent protection OFF time | TIMER = 0b | 208 | 233 | 260 | ms | | I <sup>2</sup> C INTER | FACE | | | | | | | t <sub>BUF</sub> | Bus free time between a STOP and START condition | | 1.3 | | | μs | | t <sub>HD_STA</sub> | Hold time (repeated) START condition | | 0.6 | | | μs | | t <sub>su_sto</sub> | Setup time for STOP condition | | 0.6 | | | μs | | Low | LOW period of the SCL clock | | 1 | | | μs | | HIGH | HIGH period of the SCL clock | | 0.6 | | | μs | | SU_STA | Setup time for a repeated START condition | | 0.6 | | | μs | | SU_DAT | Data setup time | | 0.1 | | | μs | | t <sub>HD_DAT</sub> | Data hold time | | 0 | | 0.9 | μs | | t <sub>RCL</sub> | Rise time of SCL signal | Capacitance of one bus line (pF) | 20 + 0.1 C <sub>B</sub> | | 300 | ns | | t <sub>RCL1</sub> | Rise time of SCL Signal after a Repeated START condition and after an acknowledge BIT | Capacitance of one bus line (pF) | 20 + 0.1 C <sub>B</sub> | | 300 | ns | | FCL | Fall time of SCL signal | Capacitance of one bus line (pF) | 20 + 0.1 C <sub>B</sub> | | 300 | ns | | RDA | Rise time of SDA signal | Capacitance of one bus line (pF) | 20 + 0.1 C <sub>B</sub> | | 300 | ns | | t <sub>FDA</sub> | Fall time of SDA signal | Capacitance of one bus line (pF) | 20 + 0.1 C <sub>B</sub> | | 300 | ns | | Св | Capacitance of one bus line(SCL and SDA) | | | - | 400 | pF | ## 6.7 Typical Characteristics $T_J$ = 25°C, $V_{IN}$ = 12 V, $f_{SW}$ = 1 MHz, $C_{Boost}$ = (2 x 22 $\mu F$ / 35 V) (unless otherwise noted) Submit Documentation Feedback Copyright © 2019, Texas Instruments Incorporated #### 7 Detailed Description #### 7.1 Overview The TPS652353 device is the power management IC (PMIC) that integrates a boost converter, an LDO regulator, and a 22-kHz tone generator to serve as a LNB power supply. This solution compiles the DiSEqC 2.x standard with or without $I^2C$ interface. An external resistor allows for precise programming of the output current limit. The 22-kHz tone signal can be generated in one of two ways, either with or without $I^2C$ . The integrated boost features low $R_{ds(on)}$ MOSFET and internal compensation. A selectable switching frequency of 1 MHz or 500 kHz is designed to reduce the size of passive components and be flexible for design. The TPS652353 device can support the 44-kHz tone output. When the EXTM pin has a 44-kHz tone input, and the EXTM TONE bit in the *Control Register 1* is set to 1b, the LNB tone output is 44 kHz. By default, the TPS652353 device has a typical 22-kHz tone output. #### 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 Boost Converter The TPS652353 device has an internal compensated boost converter and low-dropout (LDO) linear regulator. The boost converter tracks the LNB output voltage within 800 mV even at loading 1000 mA, which minimizes power loss. The boost converter operates at 1 MHz by default. The TPS652353 device has internal cycle-by-cycle peak current limit in the boost converter and DC current limit in the LNB output to help protect the device from short circuits and over loading. When the LNB output is shorted to ground, the LNB output current is clamped at the LDO current limit. The LDO current limit is set by the external resistor at the ISET pin. The current limit of the boost switch is proportional to the LDO current limit. If an overcurrent condition occurs for more than 29 ms, the boost converter enters hiccup mode and retries startup in 233 ms. This hiccup mode ON time and OFF time are selectable through the I<sup>2</sup>C control register (address 0x01) to be either 29 ms and 233 ms or 58 ms and 466 ms, respectively. At extremely light loads, the boost converter automatically operates in a pulse-skipping mode. The boost converter is stable with either ceramic capacitor or electrolytic capacitor. If two or more set-top box LNB outputs are connected together, one output voltage can be set higher than others. The output with the lower set voltage is then effectively turned off. When the voltage drops to the set level, the LNB output with the lower set output voltage returns to normal conditions. #### 7.3.2 Linear Regulator and Current Limit The linear regulator is used to generate the 22-kHz tone signal by changing the LDO reference voltage. The linear regulator features low-dropout voltage to minimize power loss while maintaining enough head room for the 22-kHz tone with 650-mV amplitude. The linear regulator also implements a tight current limit for overcurrent protection. The current limit is set by an external resistor connected to ISET pin. Figure 7 shows the relationship between the current limit threshold and the resistor value. Figure 7. Linear Regulator Current Limit Vs Resistor $$R_{SET}(k\Omega) = 117.08 \times I_{SET}^{-1.267}(A)$$ (1) A 200-k $\Omega$ resistor sets the current to 0.65 A, and 110-k $\Omega$ resistor sets the current to approximately 1 A. Submit Documentation Feedback Copyright © 2019, Texas Instruments Incorporated #### 7.3.3 Boost Converter Current Limit The boost converter has the cycle-by-cycle peak current limit on the internal Power MOSFET switch to serve as the secondary protection when LNB output is hard short. With ISW bit default setting 0b on $I^2C$ control register 0x01, the switch current limit $I_{SW}$ is proportional as LDO current limit $I_{(OCP)}$ set by ISET pin resistor, and the relationship can be expressed as: $$I_{SW} = 3 \times I_{(OCP)} + 0.8A$$ (2) For the 5 V $V_{IN}$ , if LNB current load is up to 1 A, the ISW bit should be written as 1b, the switch current limit $I_{SW}$ for the internal Power MOSFET is: $$I_{SW} = 5 \times I_{(OCP)} + 0.8A$$ (3) While due to the high power loss at 5 V, $V_{IN}$ , it has a chance to trigger the thermal shutdown before the loading is up to 1 A, especially the VLNB output is high. #### 7.3.4 Charge Pump The charge pump circuitry generates a voltage to drive the NMOS of the linear regulator. The voltage across the charge pump capacitor between VLNB and VCP is about 5.4 V, so the absolute value of the VCP voltage will be VLNB + 5.4 V. #### 7.3.5 Slew Rate Control When LNB output voltage transits from 13.4 V to 18.2 V or 18.2 V to 13.4 V, the cap at pin TCAP controls the transition time. This transition time makes sure the boost converter output to follow LNB output change. Usually boost converter has low bandwidth and can't response fast. The voltage at TCAP acts as the reference voltage of the linear regulator. The boost converter's reference is also based on TCAP with additional fixed voltage to generate a 0.8 V above the LNB output. The charging and discharging current is 10 µA, thus the transition time can be estimated as: $$t_{TCAP}(ms) = 0.8 \times \frac{C_{SS}(nF)}{I_{SS}(\mu A)}$$ (4) A 22-nF capacitor generates about 2 ms transition time. In light load conditions, when LNB output voltage is set from 18.2 V to 13.4 V, the voltage drops very slow, which causes wrong VOUT\_GOOD (Bit 0 at status register 0x02) logic for LNB output voltage detection. TPS652353 has integrated a pull down circuit to pull down the output during the transition. This ensures the voltage change can follow the voltage at TCAP. When the 22-kHz tone signal is superimposing on the LNB output voltage, the pull down current can also provide square wave instead of a distorted waveforms. #### 7.3.6 Short Circuit Protection, Hiccup and Overtemperature Protection The LNB output current limit can be set by an external resistor. When short circuit conditions occur or current limit is triggered, the output current is clamped at the current limit for 29 ms or 58 ms with LDO on. If the condition retains, the converter will shut down for 233 ms or 466 ms and then restart. This hiccup behavior prevents IC from being overheat. The hiccup ON/OFF time can be set by I<sup>2</sup>C register. Refer to *Control Register 1* for detail. The low side MOSFET of the boost converter has a peak current limit threshold which serves as the secondary protection. If boost converter's peak current limit is triggered, the peak current will be clamped as high as 3.8 A when setting I<sub>SW</sub> default and LNB current limit up to 1 A. If loading current continues to increase, output voltage starts to drop and output power drops. Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the junction temperature exceeds 160°C, the output shuts down. When the die temperature drops below its lower threshold typically 140°C, the output is enabled. When the chip is in overcurrent protection or thermal shutdown, the I<sup>2</sup>C interface and logic are still active. The FAULT pin is pulled down to signal the processor. The FAULT pin signal remains low unless the following action is taken: - 1. If I<sup>2</sup>C interface is not used to control, EN pin must be recycled to pull the FAULT pin back to high. - 2. If I<sup>2</sup>C interface is used, the I<sup>2</sup>C master need to read the status *Control Register 2*, then the FAULT pin will be back to high. #### 7.3.7 Tone Generation A 22-kHz tone signal is implemented at the LNB output voltage as a carrier for DiSEqC command. This tone signal can be generated by feeding an external 22-kHz clock at the EXTM pin, and it can also be generated with its internal tone generator controlled by EXTM pin. If EXTM pin is toggled to high, the internal tone signal will be superimposed at the LNB output, if EXTM pin is low, there will be no tone superimposed at the output stage of the regulator facilitates a push-pull circuit, so even at zero loading; the 22-kHz tone at the output is still clean without distortion. There are two ways to generate the 22-kHz tone signal at the output. For option1, if the EXTM has 44-kHz tone input, and the bit EXTM TONE of the *Control Register 1* is set to 1b, the LNB tone output is 44 kHz. Option 1. Use external tone, gated by EXTM logic pulse Option 2. Use internal tone, gated by EXTM logic envelop Figure 8. Two Ways to Generate 22-kHz tone #### 7.3.8 Tone Detection A 22-kHz tone detector is implemented in the TPS652353 solution. The detector extracts the AC-coupled tone signal from the DIN input and provides it as an open-drain signal on the DOUT pin. When the DOUTMODE bit in the *Control Register 2* is set to the default setting, if a tone is present, the DOUT output is logic low. If a tone is not present, the internal output FET is off. If a pullup resistor is connected to the DOUT pin, the output is logic high. The maximum tone out delay with respect to the input is one and a half of the tone cycle. The DOUTMODE bit in the Control Register 2 is reserved and should not be used. #### 7.3.9 Audio Noise Rejection When the TPS652353 operates in PSM mode, locating the switching frequency at the range of audio frequency is possible. Which causes audible noise, especially when the VLNB voltage is lower or closer to the VIN voltage, and the current load is light. When audible noise occurs, setting the TPS652353 device to operate in Forced PWM mode is recommended. In Forced PWM mode, a special design is implemented to avoid the audible noise. #### 7.3.10 Disable and Enable The TPS652353 device has a dedicated EN pin to disable and enable the LNB output. In a non-I<sup>2</sup>C application, when the EN pin is pulled high, the LNB output is enabled. When the EN pin is pulled low, the LNB output is disabled. In an I<sup>2</sup>C application, when the EN pin is either low or high, the I<sup>2</sup>C registers can be accessed, which allows users to change the default LNB output at system power-up. When the I2C\_CON bit in the *Control Register 1* is set to 1b, the LNB output enable or disable is controlled by the EN bit in the *Control Register 2*. By default, the I2C\_CON bit of the control register is set to 0b, which makes the LNB output is controlled by the EN pin. Figure 9 and Figure 10 shows the detailed control behavior. #### 7.3.11 Component Selection #### 7.3.11.1 Boost Inductor The TPS652353 device is recommended to operate with a boost inductor value of 4.7 µH or 10 µH. The boost inductor must be able to support the peak current requirement to maintain the maximum LNB output current without saturation. Use Equation 5 to estimate the peak current of the boost inductor (I<sub>peak</sub>). $$I_{peak} = \frac{I_{OUT}}{1 - D} + \frac{1}{2} \times \frac{V_{IN} \times D}{L \times f_{S}}$$ (5) where $$D = 1 - \frac{V_{IN}}{VLNB + 0.8} \tag{6}$$ With a different inductance, the system has different gain and phase margins. Figure 11 shows a Bode plot of boost loop with 2 $\times$ 10 $\mu$ F / 35 V of boost capacitor and 4.7 $\mu$ H, 5.6 $\mu$ H, 6.8 $\mu$ H, 8.2 $\mu$ H, and 10 $\mu$ H of boost inductance. As the boost inductance increases, the 0-dB crossover frequency keeps relatively constant while reducing the phase and gain margins. With a 4.7- $\mu$ H boost inductance, the phase margin is 66.96° and with a 10- $\mu$ H inductance, the phase margin is 39.63°. # TEXAS INSTRUMENTS #### **Feature Description (continued)** Figure 11. Gain and Phase Margin of the Boost Loop with Different Inductance ( $V_{IN} = 12 \text{ V}$ , $V_{OUT} = 18.2 \text{ V}$ , $I_{LOAD} = 1 \text{ A}$ , $f_{SW} = 1 \text{ MHz}$ , 5 $\mu$ F, Typical Bode Plot) #### 7.3.11.2 Capacitor Selection The TPS652353 device has a 1-MHz nonsynchronous boost converter integrated and the boost converter features the internal compensation network. The TPS652353 device works well with both ceramic capacitor and electrolytic capacitor. The recommended ceramic capacitors for the TPS652353 application are, at the minimum, rated as X7R/X5R, with a 35-V rating, and a 1206 size for the achieving lower LNB output ripple. Table 1 lists the recommended ceramic capacitors list for both 4.7-µH and 10-µH boost inductors. If more cost-effictive design is needed, use a $100-\mu F$ electrolytic (low ESR) and a $10-\mu F$ or 35-V ceramic capacitor. **Table 1. Boost Inductor and Capacitor Selections** | BOOST INDUCTOR | CAPACITORS | TOLERANCE (%) | RATING (V) | SIZE | |----------------|------------|---------------|------------|------| | 10 µH | 2 × 22 μF | ±10 | 35 | 1206 | | | 2 × 10 μF | ±10 | 35 | 1206 | | | 2 × 22 μF | ±10 | 35 | 1206 | | 4.7 μΗ | 2 × 10 μF | ±10 | 35 | 1206 | | | 22 µF | ±10 | 35 | 1206 | Figure 12 and Figure 13 show a bode plot of boost loop with 4.7- $\mu$ H and 10- $\mu$ H inductance and 4 $\mu$ F, 5 $\mu$ F, 7.5 $\mu$ F, 10 $\mu$ F, 15 $\mu$ F, and 20 $\mu$ F of boost capacitance after degrading. As the boost capacitance increases, the phase margin increases. Figure 12. Gain and Phase Margin of the Boost Loop With Different Boost Capacitance ( $V_{IN}$ = 12 V, $V_{OUT}$ = 18.2 V, $I_{LOAD}$ = 1 A, $f_{SW}$ = 1 MHz, 4.7 $\mu$ H, Typical Bode Plot) Figure 13. Gain and Phase Margin of the Boost Loop With Different Boost Capacitance ( $V_{IN}$ = 12 V, $V_{OUT}$ =18.2 V, $I_{LOAD}$ = 1 A, $f_{SW}$ = 1 MHz, 10 $\mu$ H, Typical Bode Plot) #### 7.3.11.3 Surge Components If a surge test is required for the application, the D0 and D2 diodes should be added as the external protection components. If no surge test is required, remove the D0 and D2 diodes. Table 2 lists the recommended surge components. **Table 2. Surge Components** | DESIGNATOR | DESCRIPTION | PART NUMBER | MANUFACTURER (1) | |------------|------------------------------------|-------------|-------------------------| | D0 | Diode, TVS, Uni, 28 V, 1500 W, SMC | SMCJ28A | Fairchild Semiconductor | | D2 | Diode, Schottky, 40 V, 2 A, SMA | B240A-13-F | Diodes Inc. | #### (1) See Third-party Products Disclaimer Figure 14. Surge Components Selection #### 7.3.11.4 Consideration for Boost Filtering and LNB Noise Smaller capacitance on the BOOST pin reduces the cost of the system. However, when the inductor in system is the same, the smaller capacitance on the boost and the larger ripple on the LNB output. #### 7.4 Device Functional Modes Table 3 is the logic table for the device. #### Table 3. Logic table | | | _ | | | |----|------------------------------|-----|-------|-----------------------------------------------------------------| | EN | I2C_CON <sup>(1)(2)(3)</sup> | SCL | VCTRL | VLNB <sup>(4)</sup> | | Н | 0 | Н | Н | 19.4 V | | Н | 0 | Н | L | 14.6 V | | Н | 0 | L | Н | 18.2 V | | Н | 0 | L | L | 13.4 V | | Х | 1 | Х | X | Controlled by VSET[3:0]<br>bits at 0x01 register <sup>(5)</sup> | | L | 0 | X | X | 0 V | - I2C\_CON is the bit7 of the I<sup>2</sup>C control register 0x01, which is used to set the VLNB output controlled by the I<sup>2</sup>C register or not. When I<sup>2</sup>C interface is used in design, all the I<sup>2</sup>C registers are accessible even if the I2C\_CON bit is 0b. When I2C\_CON is 1b, the VLNB output is controlled by the I<sup>2</sup>C control register even if the EN pin is low. - When I<sup>2</sup>C interface is used in design, it is recommended to set the I2C\_CON with 1b, if not, the LNB output will be variable because the SCL is toggled by the I<sup>2</sup>C register access as the clock signal. - Bit EN of the control register2 is used to disable or enable the LNB output, by default , the bit EN is 1b which enable the LNB output. #### 7.5 Programming #### 7.5.1 Serial Interface Description I<sup>2</sup>C is a 2-wire serial interface developed by Philips Semiconductor (see I<sup>2</sup>C-Bus Specification, Version 2.1, January 2000). The bus consists of a data line (SDA) and a clock line (SCL) with pullup structures. When the bus is idle, both SDA and SCL lines are pulled high external. All the I<sup>2</sup>C compatible devices connect to the I<sup>2</sup>C bus through open drain I/O pins, SDA and SCL. A master device, usually a microcontroller (MCU) or a digital signal processor (DSP), controls the bus. The master device is responsible for generating the SCL signal and device addresses. The master device also generates specific conditions that indicate the START and STOP of data transfer. A slave device receives, transmits data, or both on the bus under control of the master device. The TPS652353 device works as a slave and supports the following data transfer modes, as defined in the I<sup>2</sup>CBus Specification: standard mode (100 kbps), and fast mode (400 kbps). The interface adds flexibility to the power supply solution, enabling most functions to be programmed to new values depending on the instantaneous application requirements. Register contents remain intact as long as supply voltage remains above 4.5 V (typical). The data transfer protocol for standard and fast modes is exactly the same; therefore, they are referred to as F/S-mode in this document. The TPS652353 device supports 7-bit addressing; 10-bit addressing and general call address are not supported. The TPS652353 device has a 7-bit address set by ADDR pin. Table 4 shows how to set the I<sup>2</sup>C address. | ADDR PIN | I <sup>2</sup> C ADDRESS | ADDRESS FORMAT (A6 ≥ A0) | |----------------------------------------------------------------------------|--------------------------|--------------------------| | Connect to VCC | 0x08 | 000 1000b | | Floating | 0x09 | 000 1001b | | Connected to GND | 0x10 | 001 0000b | | Resistor divider to make ADDR pin voltage in 3 V ~ V <sub>CC</sub> - 0.8 V | 0x11 | 001 0001b | Table 4. I<sup>2</sup>C Address Selection Figure 15. I<sup>2</sup>C Interface Timing Diagram ## 7.5.2 TPS652353 I<sup>2</sup>C Update Sequence The TPS652353 requires a start condition, a valid $I^2C$ address, a register address byte, and a data byte for a single update. After the receipt of each byte, TPS652353device acknowledges by pulling the SDA line low during the high period of a single clock pulse. TPS652353 performs an update on the falling edge of the LSB byte. When the TPS652353 is disabled (EN pin tied to ground) the device cannot be updated via the I<sup>2</sup>C interface. Figure 17. I<sup>2</sup>C Read Data Format ## 7.6 Register Maps ## 7.6.1 Control Register 1 (address = 0x00) [reset = 0x08] ## Figure 18. Control Register 1 ## Table 5. Control Register 1 | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | I2C_CON | R/W | 0b | $0b = I^2C$ control disabled<br>$1b = I^2C$ control enabled | | 6 | PWM/PSM | R/W | 0b | 0b = PSM at light load<br>1b = Forced PWM | | 5 | RESERVED | R/W | 0b | Reserved | | 4-1 | VSET[3:0] | R/W | 0100b | LNB output voltage selection 0000b = 11 V 0001b = 11.6 V 0010b = 12.2 V 0011b = 12.8 V 0100b = 13.4 V 0101b = 14 V 0110b = 14.6 V 0111b = 15.2 V 1000b = 15.8 V 1001b = 16.4 V 1010b = 17 V 1011b = 17.6 V 1100b = 18.2 V 1101b = 18.8 V 1111b = 19.4 V 1111b = 21 V | | 0 | EXTM TONE | R/W | 0b | 0b = EXTM 44-kHz tone input not support, with only 22-kHz tone output at VLNB 1b = EXTM 44-kHz tone input support, with 44-kHz tone output at VLNB | #### 7.6.2 Control Register 2 (address = 0x01) [reset = 0x09] #### Figure 19. Control Register 2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|-----------------|--------|--------|----------|-----------|------------| | TONEAMP | TIMER | I <sub>SW</sub> | FSET | EN | DOUTMODE | TONE_AUTO | TONE_TRANS | | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-1b | R/W-0b | R/W-0b | R/W-1b | #### Table 6. Control Register 2 | | Table 6. Control Register 2 | | | | | | | | | | |-----|-----------------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | | | 7 | TONEAMP | R/W | 0b | 0b = 22-kHz tone amplitude is 650 mV (typ)<br>1b = 22-kHz tone amplitude is 750 mV (typ) | | | | | | | | 6 | TIMER | R/W | 0b | 0b = Hiccup ON time set to 29 ms and OFF time set to 233 ms<br>1b = Hiccup ON time set to 58 ms and OFF time set to 466 ms | | | | | | | | 5 | I <sub>SW</sub> | R/W | 0b | 0b = Boost switch peak current limit set to $3 \times I_{OCP} + 0.8 \text{ A}$<br>1b = Boost switch peak current limit set to $5 \times I_{OCP} + 0.8 \text{ A}$ | | | | | | | | 4 | FSET | R/W | 0b | 0b = 1-MHz switching frequency<br>1b = 500-kHz switching frequency | | | | | | | | 3 | EN | R/W | 1b | 0b = LNB output disabled 1b = LNB output voltage Enabled | | | | | | | | 2 | DOUTMODE | R/W | 0b | 0b = DOUT is kept to low when DIN has the tone input<br>1b = Reserved, cannot set to 1b | | | | | | | | 1 | TONE_AUTO | R/W | 0b | 0b = GDR (External bypass FET control) is controlled by TONE_TRANS 1b = GDR (External bypass FET control) is automatically controlled by 22-kHz tones transmit | | | | | | | | 0 | TONE_TRANS | R/W | 1b | 0b = GDR output with VLNB voltage for tone receive. Bypass FET is OFF for tone receiving from satellite 1b = GDR output with VCP voltage. Bypass FET is ON for tone transmit from TPS652353 | | | | | | | #### Table 7. 22-kHz Tone Receive Mode Selection | TONE_AUTO | TONE_TRANS | BYPASS FET | |-----------|------------|-------------| | 0b | 0b | OFF | | 0b | 1b | ON | | 1b | х | Auto Detect | The TPS652353 has full range of diagnostic flags for operation and debug. Processor can read the status register to check the error conditions. Once the error happens, the flags are changed, once the errors are gone, the flags are set back without I<sup>2</sup>C access. If the TSD and OCP flags are triggered, FAULT pin will be pulled low, so FAULT pin can be the interrupt signal to processor. Once TSD and OCP are set to 1b, the FAULT pin logic is latched to low, processor need to read this status register to release the fault conditions. ## 7.6.3 Status Register (address = 0x02) [reset = 0x29] ## Figure 20. Status Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|------|--------|------|------|------|------------|-----------| | Reserved | 0 | LDO_ON | T125 | TSD | OCP | CABLE_GOOD | VOUT_GOOD | | R-0b | R-0b | R-0b | R-0b | R-1b | R-0b | R-0b | R-1b | #### **Table 8. Status Register** | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Reserved | R | 0b | Reserved | | 6 | TDETGOOD | R | 0b | 0b = 22-kHz tone detected on DIN pin is out of range<br>1b = 22-kHz tone detected on DIN pin is in range | | 5 | LDO_ON | R | 1b | 0b = Internal LDO is turned off but boost converter is on 1b = Internal LDO is turned on and boost converter is on | | 4 | T125 | R | 0b | 0b = Die temperature < 125°C<br>1b = Die temperature > 125°C | | 3 | TSD | R | 1b | 0b = No thermal shutdown triggered 1b = Thermal shutdown triggered. The FAULT pin logic is latched to low, processor need to read this register to release the fault conditions | | 2 | OCP | R | 0b | 0b = Overcurrent protection conditions released 1b = Overcurrent protection triggered. The FAULT pin logic is latched to low, processor need to read this register to release the fault conditions | | 1 | CABLE_GOOD | R | Ob | 0b = Cable not connected 1b = Cable connection good | | 0 | VOUT_GOOD | R | 1b | 0b = LNB output voltage out of range<br>1b = LNB output voltage in range | ## 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information The TPS652353 supports both DisEqc1.x and DisEqc2.x application. When the input voltage VIN is greater than the expected output voltage VLNB, the linear regulator drops the voltage difference between VIN and VLNB, which causes the lower efficiency and the higher power loss on the internal linear regulator if the current loading is high. For care must be taken to ensure that the safe operating temperature range of the TPS652353 is not exceeded. TI recommends operating the device in Forced PWM mode when $V_{IN} > V_{OUT}$ to reduce output ripple. #### 8.2 Typical Application #### 8.2.1 DiSEqc1.x Support TPS652353 can operate in $I^2C$ and non- $I^2C$ interface mode. Figure 21 shows the application with the device in $I^2C$ interface mode to support DiSEqC 1.x application. In non- $I^2C$ mode, the SCL, SDA, and ADDR pins can be floating. Figure 21. Application for DiSEqc1.x Support #### **Typical Application (continued)** #### 8.2.1.1 Design Requirements For this design example, use the parameters in Table 9. **Table 9. Design Parameters** | PARAMETER | VALUE | |---------------------------------------|---------------| | Input voltage range, V <sub>IN</sub> | 4.5 V to 20 V | | Output voltage range V <sub>LNB</sub> | 11 V to 21 V | | Output current range | 0 A to 1 A | #### 8.2.1.2 Detailed Design Procedure To begin the design process, the following component values must be selected: - Inductor - Choose the appropriate value of the inductor based on application cost requirements, ripple requirements, and Component Selection. - BOOST capacitor - Choose the appropriate BOOST capacitor value based on application cost requirements, ripple requirements, and Component Selection. - Diodes - The D0 and D2 diodes are used to help meet the surge-protection requirement of the application. If the application does not require surge protection, remove these diodes. For diode component selection, refer to Surge Components. - The D1 diode is used for the boost loop. A Schottky diode is recommended for D1. The application requirements, which include input power range, output power range, and the current requirement, determine the current and voltage capability of the D1 diode. - The D3 diode is to help with the output protection for the VLNB voltage. A Schottky diode is recommended for D3. The application requirements determine the current and voltage capability of the D3 diode. # TEXAS INSTRUMENTS #### 8.2.1.3 Application Curves $T_J = 25$ °C, $V_{IN} = 12$ V, $f_{SW} = 1$ MHz, $C_{Boost} = (2 \times 22 \mu F / 35 V)$ (unless otherwise noted) Submit Documentation Feedback Copyright © 2019, Texas Instruments Incorporated Product Folder Links: TPS652353 Submit Documentation Feedback #### 8.2.2 DiSEqc2.x Support The TPS652353 can support both DiSEqC 1.x application and DiSEqC 2.x application. Figure 40 shows the application for supporting DiSEqC 2.x application. Figure 40. Application Schematic for DiSEqc2.x Support #### 8.2.2.1 Design Requirements Refer to the *DiSEqc1.x Support* section for design requirements. #### 8.2.2.2 Detailed Design Procedure Refer to the *DiSEqc1.x Support* section for detailed design procedures. #### 8.2.2.3 Application Curve Refer to the *DiSEqc1.x Support* section for typical application curves. Figure 41 is the unique tone-detection curve for the DiSEqC 2.x application. Figure 41. DOUT Tone Detection Output ## 9 Power Supply Recommendations The device is designed to operate from an input supply ranging from 4.5 V to 20 V. The input supply should be well regulated. If the input supply is located more than a few inches from the converter, an additional bulk capacitance, typically with a value $100 \, \mu F$ , may be required in addition to the ceramic bypass capacitors. Submit Documentation Feedback ## 10 Layout #### 10.1 Layout Guidelines The TPS652353 is designed to layout in 2-layer PCB. To ensure reliability of the device, following common printed-circuit board layout guidelines is recommended. - It is critical to make sure the ground of input capacitor, output capacitor, and the boost converter are connected at one point at same layer. - The PGND and AGND pins are located in different regions. Connect these grounds to the thermal pad. Other components are connected the AGND pin. - Put the BOOST capacitors as close as possible. - The loop from the VIN inductor to the LX pin should be as short as possible. - The loop from the VIN inductor to D1 Schottky diode to the BOOST should be as short as possible. - The loop for boost capacitors to the PGND pin should be within the loop from the LX pin to D1 Schottky diode to the BOOST pin. #### 10.2 Layout Example Figure 42. Layout Submit Documentation Feedback #### 11 Device and Documentation Support #### 11.1 Device Support #### 11.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. #### 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation see the following: - Texas Instruments, Evaluation Module for the TPS652353 LNB Voltage Regulator With I<sup>2</sup>C Interface for DiSEqC2.x Application user's guide - Texas Instruments, Evaluation Module for the TPS652353 LNB Voltage Regulator With I<sup>2</sup>C Interface for DiSEqC1.x Application user's guide #### 11.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 11.4 Community Resources TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 11.5 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 11.7 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. #### 12.1 Package Option Addendum #### 12.1.1 Packaging Information | Orderable Device | Status (1) | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan (2) | Lead/Ball<br>Finish <sup>(3)</sup> | MSL Peak Temp (4) | Op Temp (°C) | Device Marking <sup>(5)(6)</sup> | |------------------|------------|-----------------|--------------------|------|----------------|----------------------------|------------------------------------|------------------------|--------------|----------------------------------| | TPS652353RUKR | ACTIVE | WQFN | RUK | 20 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1<br>YEAR | -40 to 85 | 652353 | | TPS652353RUKT | ACTIVE | WQFN | RUK | 20 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1<br>YEAR | -40 to 85 | 652353 | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PRE\_PROD Unannounced device, not in production, not available for mass market, nor on the web, samples not available. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. - (4) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (5) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device - (6) Multiple Device markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Copyright © 2019, Texas Instruments Incorporated Product Folder Links: TPS652353 ## PACKAGE OPTION ADDENDUM 6-Feb-2020 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------|---------| | TPS65235-3RUKR | ACTIVE | WQFN | RUK | 20 | · · · | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 652353 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## RUK (S-PWQFN-N20) ## PLASTIC QUAD FLATPACK NO-LEAD NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Quad Flatpack, No-leads (QFN) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - F. Falls within JEDEC MO-220. # RUK (S-PWQFN-N20) PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4209762/1 05/15 NOTE: All linear dimensions are in millimeters ## RUK (S-PWQFN-N20) ## PLASTIC QUAD FLATPACK NO-LEAD NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated