











PCA9306-Q1

SCPS178B - JULY 2007 - REVISED APRIL 2016

# PCA9306-Q1 Dual Bidirectional I<sup>2</sup>C Bus and SMBus **Voltage-Level Translator**

#### **Features**

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 2: –40°C to 105°C
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C4B
- 2-Bit Bidirectional Translator for SDA and SCL Lines in Mixed-Mode I<sup>2</sup>C Applications
- Compatible With I<sup>2</sup>C and SMBus
- Less Than 1.5-ns Maximum Propagation Delay to Accommodate Standard-Mode and Fast-Mode I<sup>2</sup>C **Devices and Multiple Masters**
- Allows Voltage-Level Translation Between
  - 1.2-V V<sub>RFF1</sub> and 1.8-V, 2.5-V, 3.3-V, or 5-V  $V_{REF2}$
  - 1.8-V V<sub>REF1</sub> and 2.5-V, 3.3-V, or 5-V V<sub>REF2</sub>
  - 2.5-V  $V_{REF1}$  and 3.3-V, or 5-V  $V_{REF2}$
  - 3.3-V  $V_{RFF1}$  and 5-V  $V_{RFF2}$
- Provides Bidirectional Voltage Translation With No Direction Pin
- Low 3.5-Ω ON-State Connection Between Input and Output Ports Provides Less Signal Distortion
- Open-Drain I<sup>2</sup>C I/O Ports (SCL1, SDA1, SCL2, and SDA2)
- 5-V Tolerant I<sup>2</sup>C I/O Ports to Support Mixed-Mode Signal Operation
- High-Impedance SCL1, SDA1, SCL2, and SDA2 Pins for EN = Low
- Lock-Up-Free Operation for Isolation When EN = Low
- Flow-Through Pinout for Ease of Printed-Circuit **Board Trace Routing**

- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

# 2 Applications

- I<sup>2</sup>C, SMBus, PMBus, MDIO, UART, Low-Speed SDIO, GPIO, and Other Two-Signal Interfaces
- **Automotive Head Units**
- **Automotive Instrument Clusters**
- Automotive Driver Assistance Cameras

## 3 Description

This dual bidirectional I<sup>2</sup>C and SMBus voltage-level translator, with an enable (EN) input, is operational from 1.2-V to 3.3-V  $V_{RFF1}$  and 1.8-V to 5.5-V  $V_{RFF2}$ .

PCA9306-Q1 allows bidirectional translations between 1.2 V and 5 V, without the use of a direction pin. The low ON-state resistance (ron) of the switch allows connections to be made with minimal propagation delay. When EN is high, the translator switch is ON, and the SCL1 and SDA1 I/O are connected to the SCL2 and SDA2 I/O, respectively, allowing bidirectional data flow between ports. When EN is low, the translator switch is off, and a high-impedance state exists between ports.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| PCA9306-Q1  | VSSOP (8) | 2.30 mm × 2.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Application Diagram







#### **Table of Contents**

| 1 | Features 1                                                             | 8  | Parameter Measurement Information                | 8  |
|---|------------------------------------------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                                                         | 9  | Detailed Description                             | 9  |
| 3 | Description 1                                                          |    | 9.1 Overview                                     | 9  |
| 4 | Revision History2                                                      |    | 9.2 Functional Block Diagram                     | 9  |
| 5 | Description (continued)3                                               |    | 9.3 Feature Description                          | 10 |
| 6 | Pin Configuration and Functions4                                       |    | 9.4 Device Functional Modes                      | 10 |
| 7 | Specifications5                                                        | 10 | Application and Implementation                   | 11 |
| • | 7.1 Absolute Maximum Ratings                                           |    | 10.1 Application Information                     |    |
|   | 7.2 ESD Ratings                                                        |    | 10.2 Typical Application                         | 11 |
|   | 7.3 Recommended Operating Conditions                                   | 11 | Power Supply Recommendations                     | 15 |
|   | 7.4 Thermal Information                                                | 12 | Layout                                           | 15 |
|   | 7.5 Electrical Characteristics                                         |    | 12.1 Layout Guidelines                           |    |
|   | 7.6 Switching Characteristics: Translating Down, V <sub>IH</sub> =     |    | 12.2 Layout Example                              | 15 |
|   | 3.3 V                                                                  | 13 | Device and Documentation Support                 |    |
|   | 7.7 Switching Characteristics: Translating Down, V <sub>IH</sub> =     |    | 13.1 Documentation Support                       |    |
|   | 2.5 V6                                                                 |    | 13.2 Community Resource                          |    |
|   | 7.8 Switching Characteristics: Translating Up, V <sub>IH</sub> = 2.3   |    | 13.3 Trademarks                                  |    |
|   | V                                                                      |    | 13.4 Electrostatic Discharge Caution             | 16 |
|   | 7.9 Switching Characteristics: Translating Up, V <sub>IH</sub> = 1.5 V |    | 13.5 Glossary                                    |    |
|   | 7.10 Typical Characteristics                                           | 14 | Mechanical, Packaging, and Orderable Information |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Revision A (March 2013) to Revision B

Page

Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and 



## 5 Description (continued)

In I<sup>2</sup>C applications, the bus capacitance limit of 400 pF restricts the number of devices and bus length. Using the PCA9306-Q1 enables the system designer to isolate two halves of a bus; thus, more I<sup>2</sup>C devices or longer trace length can be accommodated.

The PCA9306-Q1 also can be used to run two buses, one at 400-kHz operating frequency and the other at 100-kHz operating frequency. If the two buses are operating at different frequencies, the 100-kHz bus must be isolated when the 400-kHz operation of the other bus is required. If the master is running at 400 kHz, the maximum system operating frequency may be less than 400 kHz because of the delays added by the repeater.

All channels have the same electrical characteristics, and there is minimal deviation from one output to another in voltage or propagation delay. This is a benefit over discrete transistor voltage translation solutions, because the fabrication of the switch is symmetrical. The translator provides excellent ESD protection to lower-voltage devices and at the same time protects less ESD-resistant devices.

Copyright © 2007–2016, Texas Instruments Incorporated



# 6 Pin Configuration and Functions



**Pin Functions** 

| PIN |                   | DESCRIPTION                                                                                |
|-----|-------------------|--------------------------------------------------------------------------------------------|
| NO. | NAME              | DESCRIPTION                                                                                |
| 1   | GND               | Ground, 0 V                                                                                |
| 2   | V <sub>REF1</sub> | Low-voltage-side reference supply voltage for SCL1 and SDA1                                |
| 3   | SCL1              | Serial clock, low-voltage side. Connect to V <sub>REF1</sub> through a pullup resistor.    |
| 4   | SDA1              | Serial data, low-voltage side. Connect to V <sub>REF1</sub> through a pullup resistor.     |
| 5   | SDA2              | Serial data, high-voltage side. Connect to V <sub>REF2</sub> through a pullup resistor.    |
| 6   | SCL2              | Serial clock, high-voltage side. Connect to V <sub>REF2</sub> through a pullup resistor.   |
| 7   | $V_{REF2}$        | High-voltage-side reference supply voltage for SCL2 and SDA2                               |
| 8   | EN                | Switch enable input. Connected to V <sub>REF2</sub> and pulled up through a high resistor. |

Submit Documentation Feedback

Copyright © 2007–2016, Texas Instruments Incorporated



# 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                    |       | MIN  | MAX | UNIT |
|------------------|------------------------------------|-------|------|-----|------|
| $V_{REF1}$       |                                    |       | -0.5 | 7   | V    |
| $V_{REF2}$       |                                    |       | -0.5 | 7   | V    |
| $V_{I}$          | Input voltage (2)                  |       | -0.5 | 7   | V    |
| V <sub>I/O</sub> | Input/output voltage (2)           |       | -0.5 | 7   | V    |
|                  | Continuous channel current         |       |      | 128 | mA   |
| I <sub>IK</sub>  | Input clamp current V <sub>I</sub> | 1 < 0 |      | -50 | mA   |
| $\theta_{JA}$    | Package thermal impedance          |       |      | 227 | °C/W |
| T <sub>stg</sub> | Storage temperature                |       | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | .,   |
| V <sub>(ESD)</sub> |                         | Charged-device model (CDM), per AEC Q100-011            | ±750  | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 7.3 Recommended Operating Conditions

|                   |                                |                        | MIN | MAX | UNIT |
|-------------------|--------------------------------|------------------------|-----|-----|------|
| V <sub>I/O</sub>  | Input/output voltage           | SCL1, SDA1, SCL2, SDA2 | 0   | 5   | V    |
| V <sub>REF1</sub> | Reference voltage              |                        | 0   | 5   | V    |
| $V_{REF2}$        | Reference voltage              |                        | 0   | 5   | V    |
| EN                | Enable input voltage           |                        | 0   | 5   | V    |
| I <sub>PASS</sub> | Pass switch current            |                        |     | 64  | mA   |
| T <sub>A</sub>    | Operating free-air temperature |                        | -40 | 105 | °C   |

#### 7.4 Thermal Information

|                                                                        | PCA9306-Q1  |      |
|------------------------------------------------------------------------|-------------|------|
| THERMAL METRIC <sup>(1)</sup>                                          | DCU (VSSOP) | UNIT |
|                                                                        | 8 PINS      |      |
| R <sub>θJA</sub> <sup>(2)</sup> Junction-to-ambient thermal resistance | 227         | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

Copyright © 2007–2016, Texas Instruments Incorporated

<sup>(2)</sup> The input and input/output negative voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.



#### 7.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER             |            | 7                                    | EST CONDITIO           | NS         | MIN | TYP <sup>(1)</sup> | MAX  | UNIT |
|---------------------|-----------------------|------------|--------------------------------------|------------------------|------------|-----|--------------------|------|------|
| $V_{IK}$            | Input clamp voltage   |            | $I_I = -18 \text{ mA},$              | EN = 0 V               |            |     |                    | -1.2 | V    |
| I <sub>IH</sub>     | Input leakage current |            | V <sub>I</sub> = 5 V,                | EN = 0 V               |            |     |                    | 5    | μΑ   |
| C <sub>i</sub> (EN) | Input capacitance     |            | $V_I = 3 V \text{ or } 0 V$          |                        |            |     | 11                 |      | рF   |
| $C_{io(off)}$       | Off capacitance       | SCLn, SDAn | $V_0 = 3 \text{ V or } 0 \text{ V},$ | EN = 0 V               |            |     | 4                  | 6    | рF   |
| C <sub>io(on)</sub> | On capacitance        | SCLn, SDAn | $V_0 = 3 \text{ V or } 0 \text{ V},$ | EN = 3 V               |            |     | 10.5               | 12.5 | рF   |
|                     |                       |            |                                      | I <sub>O</sub> = 64 mA | EN = 4.5 V |     | 3.5                | 5.5  |      |
|                     |                       |            | V 0.V                                |                        | EN = 3 V   |     | 4.7                | 7    |      |
|                     |                       |            | $V_I = 0 V$ ,                        |                        | EN = 2.3 V |     | 6.3                | 9.5  |      |
| $r_{on}$ (2)        | ON-state resistance   | SCLn, SDAn |                                      |                        | EN = 1.5 V |     | 25.5               | 32   | Ω    |
|                     |                       |            | V 24V                                | I <sub>O</sub> = 15 mA | EN = 4.5 V | 1   | 6                  | 15   |      |
|                     |                       |            | $V_1 = 2.4 V$ ,                      |                        | EN = 3 V   | 20  | 60                 | 140  |      |
|                     |                       |            | $V_I = 1.7 V,$                       | $I_O = 15 \text{ mA}$  | EN = 2.3 V | 20  | 60                 | 140  |      |

# 7.6 Switching Characteristics: Translating Down, $V_{IH} = 3.3 \text{ V}$

over recommended operating free-air temperature range, EN = 3.3 V,  $V_{IH}$  = 3.3 V,  $V_{IL}$  = 0, and  $V_{M}$  = 1.15 V (unless otherwise noted) (see Figure 3)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS        | MIN MAX | UNIT |
|------------------|-----------------|----------------|------------------------|---------|------|
|                  |                 |                | C <sub>L</sub> = 50 pF | 0.8     |      |
| t <sub>PLH</sub> | SCL2 or SDA2    |                | C <sub>L</sub> = 30 pF | 0.6     | ns   |
|                  |                 |                | C <sub>L</sub> = 15 pF | 0.3     |      |
|                  |                 |                | C <sub>L</sub> = 50 pF | 1.2     |      |
| t <sub>PHL</sub> | SCL2 or SDA2    | SCL1 or SDA1   | C <sub>L</sub> = 30 pF | 1       | ns   |
|                  |                 |                | C <sub>L</sub> = 15 pF | 0.5     |      |

# 7.7 Switching Characteristics: Translating Down, $V_{IH} = 2.5 \text{ V}$

over recommended operating free-air temperature range, EN = 2.5 V,  $V_{IH}$  = 2.5 V,  $V_{IL}$  = 0, and  $V_{M}$  = 0.75 V (unless otherwise noted) (see Figure 3)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS        | MIN MAX | UNIT |  |
|------------------|-----------------|----------------|------------------------|---------|------|--|
|                  |                 |                | C <sub>L</sub> = 50 pF | 1       |      |  |
| t <sub>PLH</sub> | SCL2 or SDA2    | SCL1 or SDA1   | C <sub>L</sub> = 30 pF | 0.7     | ns   |  |
|                  |                 |                | C <sub>L</sub> = 15 pF | 0.4     |      |  |
|                  | SCL2 or SDA2    | SCL1 or SDA1   | C <sub>L</sub> = 50 pF | 1.3     |      |  |
| t <sub>PHL</sub> |                 |                | C <sub>L</sub> = 30 pF | 1       | ns   |  |
|                  |                 |                | C <sub>L</sub> = 15 pF | 0.6     |      |  |

Product Folder Links: PCA9306-Q1

 <sup>(1)</sup> All typical values are at T<sub>A</sub> = 25°C.
(2) Measured by the voltage drop between the SCL1 and SCL2, or SDA1 and SDA2 terminals, at the indicated current through the switch. ON-state resistance is determined by the lowest voltage of the two terminals.



# 7.8 Switching Characteristics: Translating Up, $V_{IH} = 2.3 \text{ V}$

over recommended operating free-air temperature range, EN = 3.3 V,  $V_{IH}$  = 2.3 V,  $V_{IL}$  = 0,  $V_{T}$  = 3.3 V,  $V_{M}$  = 1.15 V, and  $R_{L}$  = 300  $\Omega$  (unless otherwise noted) (see Figure 3)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS        | MIN MAX | UNIT |
|------------------|-----------------|----------------|------------------------|---------|------|
|                  |                 |                | C <sub>L</sub> = 50 pF | 0.9     |      |
| t <sub>PLH</sub> | SCL1 or SDA1    | SCL2 or SDA2   | C <sub>L</sub> = 30 pF | 0.6     | ns   |
|                  |                 |                | C <sub>L</sub> = 15 pF | 0.4     |      |
|                  |                 |                | C <sub>L</sub> = 50 pF | 1.4     |      |
| t <sub>PHL</sub> | SCL1 or SDA1    | SCL2 or SDA2   | C <sub>L</sub> = 30 pF | 1.1     | ns   |
|                  |                 |                | C <sub>L</sub> = 15 pF | 0.7     |      |

# 7.9 Switching Characteristics: Translating Up, $V_{IH} = 1.5 \text{ V}$

over recommended operating free-air temperature range, EN = 2.5 V,  $V_{IH}$  = 1.5 V,  $V_{IL}$  = 0,  $V_{T}$  = 2.5 V,  $V_{M}$  = 0.75 V, and  $R_{L}$  = 300  $\Omega$  (unless otherwise noted) (see Figure 3)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS        | MIN MAX | UNIT |
|------------------|-----------------|----------------|------------------------|---------|------|
|                  |                 |                | C <sub>L</sub> = 50 pF | 1       |      |
| t <sub>PLH</sub> | SCL1 or SDA1    | SCL2 or SDA2   | C <sub>L</sub> = 30 pF | 0.6     | ns   |
|                  |                 |                | C <sub>L</sub> = 15 pF | 0.4     | ·    |
|                  |                 |                | C <sub>L</sub> = 50 pF | 1.3     |      |
| t <sub>PHL</sub> | SCL1 or SDA1    | SCL2 or SDA2   | C <sub>L</sub> = 30 pF | 1.3     |      |
|                  |                 |                | C <sub>L</sub> = 15 pF | 0.8     |      |

# 7.10 Typical Characteristics





Figure 2. ON-Resistance ( $R_{ON}$ ) vs Input Voltage ( $V_{SDA1}$  or  $V_{SCL1}$ )



#### 8 Parameter Measurement Information



NOTES: A.  $C_L$  includes probe and jig capacitance. B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_f \leq$  2 ns,  $t_f \leq$  2 ns.

C. The outputs are measured one at a time, with one transition per measurement.

Figure 3. Load Circuit for Outputs



# **Detailed Description**

#### Overview

The PCA9306-Q1 is a dual bidirectional I<sup>2</sup>C and SMBus voltage-level translator with an enable (EN) input that operates without the use of a direction pin. The voltage supply range for VREF1 is 1.2 V to 3.3 V and the supply range for VREF2 is 1.8 V to 5.5 V.

The PCA9306-Q1 can also be used to run two buses, one at a 400-kHz operating frequency and the other at a 100-kHz operating frequency. If the two buses are operating at different frequencies, the 100-kHz bus must be isolated by using the EN pin when the 400-kHz operation of the main bus is required. If the master is running at 400 kHz, the maximum system operating frequency may be less than 400 kHz because of the delays added by the repeater.

In I<sup>2</sup>C applications, the bus capacitance limit of 400 pF restricts the number of devices and bus length. The capacitive load on both sides of the PCA9306-Q1 must be considered when approximating the total load of the system, ensuring the sum of both sides is under 400 pF.

Both the SDA and SCL channels of the PCA9306-Q1 have the same electrical characteristics and there is minimal deviation from one output to another in voltage or propagation delay. This characteristic is a benefit over discrete transistor voltage translation solutions, because the fabrication of the switch is symmetrical. The translator provides excellent ESD protection to lower-voltage devices and at the same time protects less ESDresistant devices.

#### 9.2 Functional Block Diagram



Figure 4. Logic Diagram (Positive Logic)

Product Folder Links: PCA9306-Q1



#### 9.3 Feature Description

#### 9.3.1 Enable (EN) Pin

The PCA9306-Q1 is a double-pole, single-throw switch in which the gate of the transistors is controlled by the voltage on the EN pin. In Figure 5, the PCA9306-Q1 always remains enabled when power is applied to VREF2. Figure 5, the device becomes enabled when a control signal from a processor is in a logic high state. In another variation, the EN pin can be controlled by the output of a processor, but VREF2 can be connected to a power supply through a 200-k $\Omega$  resistor. In this case, VREF2 and EN are not to be tied together and the SCL and SDA switches are in a high impedance state when EN is in a logic-low state, as shown in the *Device Functional Modes* section.

#### 9.3.2 Voltage Translation

The primary feature of the PCA9306-Q1 is translating voltage from an  $I^2C$  bus referenced to VREF1 up to an  $I^2C$  bus referenced to VDPU, to which VREF2 is connected through a 200-k $\Omega$  pullup resistor. When translating a standard, open-drain  $I^2C$  bus, this is achieved by simply connecting pullup resistors from SCL1 and SDA1 to VREF1 and connecting pullup resistors from SCL2 and SDA2 to VDPU. Find more information on sizing the pullup resistors in the *Sizing Pullup Resistor* section.

#### 9.4 Device Functional Modes

Table 1 describes the two functions of the translation device.

**Table 1. Function Table** 

| INPUT<br>EN <sup>(1)</sup> | TRANSLATOR FUNCTION      |
|----------------------------|--------------------------|
| Н                          | SCL1 = SCL2, SDA1 = SDA2 |
| L                          | Disconnect               |

(1) EN is controlled by the V<sub>REF2</sub> logic levels and must be at least 1 V higher than V<sub>REF1</sub> for best translator operation.



# 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 10.1 Application Information

#### 10.1.1 General Applications of I<sup>2</sup>C

As with the standard  $I^2C$  system, pullup resistors are required to provide the logic-high levels on the translator bus. The size of these pullup resistors depends on the system, but each side of the repeater must have a pullup resistor. The device is designed to work with standard-mode and fast-mode  $I^2C$  devices, in addition to SMBus devices. Standard-mode  $I^2C$  devices only specify 3 mA in a generic  $I^2C$  system where standard-mode devices and multiple masters are possible. Under certain conditions, high termination currents can be used. When the SDA1 or SDA2 port is low, the clamp is in the ON state, and a low-resistance connection exists between the SDA1 and SDA2 ports. Assuming the higher voltage is on the SDA2 port when the SDA2 port is high, the voltage on the SDA1 port is limited to the voltage set by  $V_{REF1}$ . When the SDA1 port is high, the SDA2 port is pulled to the pullup supply voltage of the drain ( $V_{DPU}$ ) by the pullup resistors. This functionality allows a seamless translation between higher and lower voltages selected by the user, without the need for directional control. The SCL1-SCL2 channel also functions in the same way as the SDA1-SDA2 channel.

#### 10.2 Typical Application

Figure 5 and Figure 6 show how these pullup resistors are connected in a typical application, as well as two options for connecting the EN pin.



Figure 5. Typical Application Circuit (Switch Always Enabled) Diagram

Copyright © 2007–2016, Texas Instruments Incorporated

# TEXAS INSTRUMENTS

## **Typical Application (continued)**



Figure 6. Typical Application Circuit (Switch Enable Control) Diagram

#### 10.2.1 Design Requirements

Table 2 lists the design parameters for this example.

Table 2. Design Parameters

|                   |                                | MIN                     | TYP <sup>(1)</sup> | MAX | UNIT |
|-------------------|--------------------------------|-------------------------|--------------------|-----|------|
| V <sub>REF2</sub> | Reference voltage              | V <sub>REF1</sub> + 0.6 | 2.1                | 5   | V    |
| EN                | Enable input voltage           | V <sub>REF1</sub> + 0.6 | 2.1                | 5   | V    |
| V <sub>REF1</sub> | Reference voltage              | 0                       | 1.5                | 4.4 | V    |
| I <sub>PASS</sub> | Pass switch current            |                         | 14                 |     | mA   |
| I <sub>REF</sub>  | Reference-transistor current   |                         | 5                  |     | μΑ   |
| T <sub>A</sub>    | Operating free-air temperature | -40                     |                    | 85  | °C   |

<sup>(1)</sup> All typical values are at  $T_A = 25$ °C.

#### 10.2.2 Detailed Design Procedure

#### 10.2.2.1 Bidirectional Translation

For the bidirectional clamping configuration (higher voltage to lower voltage or lower voltage to higher voltage), the EN input must be connected to  $V_{REF2}$  and both pins pulled to high-side  $V_{DPU}$  through a pullup resistor (typically 200 k $\Omega$ ). This allows  $V_{REF2}$  to regulate the EN input. A filter capacitor on  $V_{REF2}$  is recommended. The  $I^2C$  bus master output can be totem-pole or open-drain (pullup resistors may be required) and the  $I^2C$  bus device output can be totem-pole or open-drain (pullup resistors are required to pull the SCL2 and SDA2 outputs to  $V_{DPU}$ ). However, if either output is totem-pole, data must be unidirectional or the outputs must be 3-stateable and be controlled by some direction-control mechanism to prevent high-to-low contentions in either direction. If both outputs are open-drain, no direction control is needed.

The reference supply voltage (V<sub>REF1</sub>) is connected to the processor core power-supply voltage.



#### 10.2.2.2 Sizing Pullup Resistor

The pullup resistor value must limit the current through the pass transistor, when it is in the ON state, to about 15 mA. This ensures a pass voltage of 260 mV to 350 mV. If the current through the pass transistor is higher than 15 mA, the pass voltage also is higher in the ON state. To set the current through each pass transistor at 15 mA, the pullup resistor value is calculated as:

$$R_{PU} = \frac{V_{DPU} - 0.35 \text{ V}}{0.015 \text{ A}} \tag{1}$$

Table 3 summarizes resistor values, reference voltages, and currents at 15 mA, 10 mA, and 3 mA. The resistor value shown in the +10% column (or a larger value) must be used to ensure that the pass voltage of the transistor is 350 mV or less. The external driver must be able to sink the total current from the resistors on both sides of the PCA9306-Q1 device at 0.175 V, although the 15 mA applies only to current flowing through the PCA9306-Q1 device.

|                  | PULLUP RESISTOR VALUE (Ω) |                     |         |                     |         |                     |  |  |  |  |  |
|------------------|---------------------------|---------------------|---------|---------------------|---------|---------------------|--|--|--|--|--|
| V                | 15                        | mA                  | 10      | mA                  | 3 mA    |                     |  |  |  |  |  |
| V <sub>DPU</sub> | NOMINAL                   | +10% <sup>(3)</sup> | NOMINAL | +10% <sup>(3)</sup> | NOMINAL | +10% <sup>(3)</sup> |  |  |  |  |  |
| 5 V              | 310                       | 341                 | 465     | 512                 | 1550    | 1705                |  |  |  |  |  |
| 3.3 V            | 197                       | 217                 | 295     | 325                 | 983     | 1082                |  |  |  |  |  |
| 2.5 V            | 143                       | 158                 | 215     | 237                 | 717     | 788                 |  |  |  |  |  |
| 1.8 V            | 97                        | 106                 | 145     | 160                 | 483     | 532                 |  |  |  |  |  |
| 1.5 V            | 77                        | 85                  | 115     | 127                 | 383     | 422                 |  |  |  |  |  |
| 1.2 V            | 57                        | 63                  | 85      | 94                  | 283     | 312                 |  |  |  |  |  |

Table 3. Pullup Resistor Values (1) (2)

#### 10.2.2.3 PCA9306-Q1 Bandwidth

The maximum frequency of the PCA9306-Q1 device depends on the application. The device can operate at speeds of > 100 MHz given the correct conditions. The maximum frequency is dependent upon the loading of the application. The PCA9306-Q1 device behaves like a standard switch where the bandwidth of the device is dictated by the ON-resistance and ON-capacitance of the device.

Figure 9 shows a bandwidth measurement of the PCA9306-Q1 device using a two-port network analyzer.

The 3-dB point of the PCA9306-Q1 device is approximately 600 MHz. However, this is an analog type of measurement. For digital applications, the signal must not degrade up to the fifth harmonic of the digital signal. As a rule of thumb, the frequency bandwidth must be at least five times the maximum digital clock rate. This component of the signal is very important in determining the overall shape of the digital signal. In the case of the PCA9306-Q1 device, digital clock frequency of > 100 MHz can be achieved.

The PCA9306-Q1 device does not provide any drive capability like the PCA9515 or PCA9517 series of devices. Therefore, higher-frequency applications require higher drive strength from the host side. No pullup resistor is needed on the host side (3.3 V) if the PCA9306-Q1 device is being driven by standard CMOS push-pull output driver. Ideally, it is best to minimize the trace length from the PCA9306-Q1 device on the sink side (1.8 V) to minimize signal degradation.

You can then use a simple formula to compute the maximum *practical* frequency component or the *knee* frequency ( $f_{knee}$ ). All fast edges have an infinite spectrum of frequency components. However, there is an inflection (or *knee*) in the frequency spectrum of fast edges where frequency components higher than  $f_{knee}$  are insignificant in determining the shape of the signal.

Product Folder Links: PCA9306-Q1

To calculate f<sub>knee</sub>:

 $f_{knee} = 0.5 / RT (10-90\%)$ 

 $f_{knee} = 0.4 / RT (20-80\%)$ 

<sup>(1)</sup> Calculated for V<sub>OL</sub> = 0.35 V

<sup>2)</sup> Assumes output driver V<sub>OL</sub> = 0.175 V at stated current

<sup>(3) +10%</sup> to compensate for V<sub>DD</sub> range and resistor tolerance



For signals with rise-time characteristics based on 10- to 90-percent thresholds,  $f_{knee}$  is equal to 0.5 divided by the rise time of the signal. For signals with rise-time characteristics based on 20- to 80-percent thresholds, which is very common in many current device specifications,  $f_{knee}$  is equal to 0.4 divided by the rise time of the signal.

Some guidelines to follow that help maximize the performance of the device:

- Keep trace length to a minimum by placing the PCA9306-Q1 device close to the I<sup>2</sup>C output of the processor.
- The trace length must be less than half the time of flight to reduce ringing and line reflections or non-monotonic behavior in the switching region.
- To reduce overshoots, a pullup resistor can be added on the 1.8-V side; be aware that a slower fall time is to be expected.

#### 10.2.3 Application Curves



Figure 7. Maximum Pullup Resistance  $(R_{p(max)})$  vs Bus Capacitance  $(C_b)$ 



Figure 8. Minimum Pullup Resistance (R<sub>p(min)</sub>) vs Pullup Reference Voltage (V<sub>DPUX</sub>)



Submit Documentation Feedback

Copyright © 2007–2016, Texas Instruments Incorporated



## 11 Power Supply Recommendations

For supplying power to the PCA9306-Q1, the VREF1 pin can be connected directly to a power supply. The VREF2 pin must be connected to the VDPU power supply through a  $200\text{-k}\Omega$  resistor. Failure to have a high impedance resistor between VREF2 and VDPU results in excessive current draw and unreliable device operation.

#### 12 Layout

## 12.1 Layout Guidelines

For printed-circuit board (PCB) layout of the PCA9306-Q1, common PCB layout practices must be followed; however, additional concerns related to high-speed data transfer such as matched impedances and differential pairs are not a concern for I<sup>2</sup>C signal speeds.

In all PCB layouts, it is a best practice to avoid right angles in signal traces, to fan out signal traces away from each other upon leaving the vicinity of an integrated circuit (IC), and to use thicker trace widths to carry higher amounts of current that commonly pass through power and ground traces. The 100-pF filter capacitor must be placed as close to  $V_{REF2}$  as possible. A larger decoupling capacitor can also be used, but a longer time constant of two capacitors and the 200-k $\Omega$  resistor results in longer turnon and turnoff times for the PCA9306-Q1 device. These best practices are shown in Figure 10.

For the layout example provided in Figure 10, it would be possible to fabricate a PCB with only two layers by using the top layer for signal routing and the bottom layer as a split plane for power ( $V_{CC}$ ) and ground (GND). However, a four-layer board is preferable for boards with higher-density signal routing. On a four-layer PCB, it is common to route signals on the top and bottom layer, dedicate one internal layer to a ground plane, and dedicate the other internal layer to a power plane. In a board layout using planes or split planes for power and ground, vias are placed directly next to the surface-mount component pad, which must attach to  $V_{CC}$  or GND, and the via is connected electrically to the internal layer or the other side of the board. Vias are also used when a signal trace must be routed to the opposite side of the board, but this technique is not demonstrated in Figure 10.

#### 12.2 Layout Example



Figure 10. PCA9306-Q1 Layout Example



## 13 Device and Documentation Support

#### 13.1 Documentation Support

#### 13.1.1 Related Documentation

For related documentation, see the following:

Technical Documents - http://www.ti.com/product/PCA9306-Q1/technicaldocuments

#### 13.2 Community Resource

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 13.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 13.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGE OPTION ADDENDUM

6-Feb-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------|---------|
| PCA9306IDCURQ1   | ACTIVE | VSSOP        | DCU                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 105   | CCUS           | Samples |
| PCA9306TDCURQ1   | ACTIVE | VSSOP        | DCU                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 105   | YAAS           | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

6-Feb-2020

#### OTHER QUALIFIED VERSIONS OF PCA9306-Q1:

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Aug-2017

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| PCA9306IDCURQ1 | VSSOP           | DCU                | 8 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| PCA9306TDCURQ1 | VSSOP           | DCU                | 8 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |

www.ti.com 3-Aug-2017



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| PCA9306IDCURQ1 | VSSOP        | DCU             | 8    | 3000 | 202.0       | 201.0      | 28.0        |
| PCA9306TDCURQ1 | VSSOP        | DCU             | 8    | 3000 | 202.0       | 201.0      | 28.0        |

# DCU (R-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE (DIE DOWN)



NOTES:

- A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
  - D. Falls within JEDEC MO-187 variation CA.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated