

# EFP01 Energy Friendly PMIC Family Data Sheet

The EFP01 Energy Friendly Power Management IC (PMIC) is an extremely flexible, highly efficient, multi-output power management IC, providing complete system power and primary cell battery Coulomb counting for EFM32 and EFR32 devices. The EFP01 can operate over a wide input voltage range (0.8 to 5.5 V) with quiescent current as low as 300 nA (EM2 mode, single output enabled).

EFP01 can be configured to support the following battery types:

- Single alkaline (Zn/MnO<sub>2</sub>), zinc-carbon or lithium iron-disulphide (Li/FeS<sub>2</sub>) primary cells, or NiMH/NiCd rechargeable cells (0.8 to 1.8 V)
- Dual alkaline, zinc-carbon or lithium iron-disulphide (Li/FeS<sub>2</sub>) primary cells, or NiMH/ NiCd rechargeable cells (1.6 to 3.6 V)
- Single lithium (Li/MnO<sub>2</sub>) primary cells (1.8 to 3.2 V)
- Single lithium thionyl chloride (Li/SOCl<sub>2</sub>) primary cell (3.0 to 3.65 V)
- Single lithium ion/lithium polymer (typically LiCoO<sub>2</sub>) rechargeable batteries (2.7 to 4.35 V)
- Single lithium iron phosphate (LiFePO<sub>4</sub>) rechargeable battery (2.5 to 3.65 V)
- USB (≤ 5.5 V)

EFP01 applications include the following:

- · IoT Sensors and End Devices
- Metering
- · Home and Building Automation and Security
- · Health and Wellness
- · Wearables
- Smart Accessories
- Human Interface Devices

#### ENERGY FRIENDLY FEATURES

Provides 4 supply outputs:

- One Buck/Boost DC-DC Converter
- One Buck-only DC-DC Converter +
  LDO
- One LDO
- One Switched Output
- · Up to 94% efficiency

## 1. Feature List

The EFP01 highlighted features are listed below.

- VOA
  - Output Voltage: 1.7 V to 5.2 V
  - DCDC A can be configured in Buck/Boost, Buck-only, or Boost-only
  - DCDC A output be combined with the VOC linear regulator for more efficient regulation as the input voltage approaches the output voltage
  - Firmware-programmable switched output (VOA\_SW) allows complete powerdown of high leakage external circuitry in low power modes
- VOB
  - Output Voltage:
    - 0.8 V to 3.3 V (EFP0109/EFP0111)
    - 0.8 V to 1.255 V (EFP0104/EFP0108)
  - DCDC B can be used only in Buck configuration
  - Dedicated internal linear regulator in parallel provides more efficient regulation as the input voltage approaches the output voltage
- voc
  - Output Voltage: 1.7 V to 3.3 V
  - · Linear regulator only
  - Can be used either to create an independent third output supply or in conjunction with DCDC A
- Coulomb Counter
  - Lossless (i.e. no sense resistor) measurement of charge into the load

- Communication & Control
  - Fully configurable I<sub>2</sub>C
  - Direct Mode supports fast transitions between energy modes
  - IRQ pin to notify host processor
- Ultra-low EM2 Quiescent Current
  - 150 nA with no outputs enabled
  - 300 nA with a single output enabled
  - +125 nA for each additional output enabled
- Safety
  - Programmable inrush current
  - Short-circuit tolerant outputs
  - Under-voltage lock-out (UVLO) circuitry holds device in lowest power reset state when VDDB is below 1.2 V
  - Over-temperature monitoring and IRQ assertion

## Wide Operating Range

- 0.8 V to 5.5 V input power supply
- -40 to 100 °C junction temperature
- QFN20 3x3 mm Package

## 2. Ordering Information

| Orderable Part Number (OPN) | Supported Input<br>Voltage Range                          | Device Configuration  | Temp<br>Code | Package | Top Mark<br>Line 1 |
|-----------------------------|-----------------------------------------------------------|-----------------------|--------------|---------|--------------------|
| EFP0104GM20-D               | 1.8 V–5.5 V                                               | Wired Buck with LDO C | G            | QFN20   | P04G               |
| EFP0108GM20-D               | 0.8 V–1.8 V                                               | Single-Cell Boost     | G            | QFN20   | P08G               |
| EFP0109GM20-D               | 1.8 V - 3.5 V                                             | Wired Boost           | G            | QFN20   | P09G               |
| EFP0111GM20-D               | 1.5 V–5.5 V (after<br>startup), 2.5–5.5 V<br>(at startup) | Boost Bootstrap       | G            | QFN20   | P0BG               |

#### Table 2.1. Ordering Information

Additional OPN-specific features & limitations can be found in Table 3.1 OPN Specific Features and Limitations on page 8.

## **Table of Contents**

| 1. | Feature List                                                                | . 2 |
|----|-----------------------------------------------------------------------------|-----|
| 2. | Ordering Information                                                        | . 3 |
| 3. | System Overview                                                             | . 7 |
|    | 3.1 Introduction                                                            | . 7 |
|    | 3.2 Power                                                                   | . 9 |
|    | 3.2.1 DCDC A Overview                                                       |     |
|    | 3.2.2 DCDC B Overview                                                       |     |
|    | 3.2.3 LDO B and LDO C Overview       3.2.4 Coarse Regulators                |     |
|    | 3.3 Energy Modes                                                            |     |
|    | 3.3.1 Energy Mode Control                                                   |     |
|    | 3.3.2 EMO                                                                   |     |
|    | 3.3.3 EM2                                                                   | .21 |
|    | 3.3.4 EM4                                                                   | .22 |
|    | 3.4 Measurement                                                             |     |
|    | 3.4.1 Coulomb Counter                                                       |     |
|    | 3.4.2 Analog to Digital Converter (ADC)                                     |     |
|    | 3.5 Memory                                                                  |     |
|    | 3.5.2 Registers                                                             |     |
|    | 3.6 Communications and Other Digital Peripherals                            |     |
|    | 3.6.1 Inter-Integrated Circuit Interface ( $I^2C$ ).                        |     |
|    | 3.6.2 Interrupt Output (IRQ)                                                |     |
|    | 3.7 System Protection                                                       | .25 |
|    | 3.7.1 Under-voltage Lockout (UVLO)                                          |     |
|    | 3.7.2 Power-on Reset (POR)                                                  |     |
|    | 3.7.3 Over-Voltage Protection       3.7.4 Short Circuit Tolerance           |     |
|    | 3.8 Startup & Shutdown Behavior                                             |     |
|    | 3.8.1 Startup Behavior                                                      |     |
|    | 3.8.2 Shutdown Behavior                                                     |     |
| 4. | Typical Connection Diagrams                                                 | 27  |
|    | 4.1 Device Configurations                                                   |     |
|    | 4.1.1 Wired Buck Configuration                                              |     |
|    | 4.1.2 Wired Buck with LDO C Configuration.                                  |     |
|    | 4.1.3 Buck/Boost Configuration                                              |     |
|    | 4.1.4 Wired Boost Configuration       4.1.5 Single-Cell Boost Configuration |     |
|    | 4.1.6 Boost Bootstrap Configuration                                         |     |
| 5  |                                                                             |     |
| J. | 5.1 Electrical Characteristics                                              |     |
|    |                                                                             | .55 |

| 5.1.2 Thermal Characteristics      | 35  |
|------------------------------------|-----|
| 5.1.3 General Operating Conditions | 36  |
| 5.2 Typical Performance Curves     | 57  |
| 5.2.1 DCDC A Efficiency            |     |
| 5.2.2 DCDC B Efficiency            |     |
| 5.2.3 Quiescent Current            |     |
| 5.2.4 RDS ON.                      |     |
|                                    |     |
| 5.2.5 Short Circuit Current        |     |
| 5.2.6 ADC                          | /1  |
| 6. Register Definitions            | 72  |
| 6.1 Register Map                   | 72  |
| 6.2 Register Description           | 74  |
| 6.2.1 STATUS G                     | 74  |
| 6.2.2 STATUS V                     |     |
| 6.2.3 STATUS GM                    |     |
| 6.2.4 STATUS VM                    |     |
| 6.2.5 STATUS LIVE                  |     |
| 6.2.6 DEVREV ID                    |     |
| =                                  |     |
| 6.2.7 CC_CAL                       |     |
| 6.2.8 OTP_ADDR                     |     |
| 6.2.9 OTP_RDATA                    |     |
| 6.2.10 OTP_STATCTRL                |     |
| 6.2.11 CMD                         |     |
| 6.2.12 CC_MODE                     |     |
| 6.2.13 CCA_MSBY                    |     |
| 6.2.14 CCA_LSBY                    | 89  |
| 6.2.15 CCB0_MSBY                   | 90  |
| 6.2.16 CCB0_LSBY                   | 91  |
| 6.2.17 CCB2_MSBY                   | 92  |
| 6.2.18 CCB2 LSBY.                  |     |
| 6.2.19 CCC MSBY                    |     |
| 6.2.20 CCC LSBY                    |     |
| 6.2.21 VDD AVG MSN                 |     |
| 6.2.22 VDD AVG LSBY                |     |
| 6.2.23 VDD_AVG_L3BT                |     |
| — — —                              |     |
| 6.2.24 VDD_MIN_LSBY                |     |
| 6.2.25 VDD_MAX_MSN                 |     |
| 6.2.26 VDD_MAX_LSBY                |     |
| 6.2.27 TEMP_MSN                    |     |
| 6.2.28 TEMP_LSBY                   |     |
| 6.2.29 VOA_SW_STAT                 |     |
| 6.2.30 I2C_CTRL                    |     |
| 6.2.31 CC_CTRL                     |     |
| 6.2.32 EM_CRSREG_CTRL              | 106 |
| 6.2.33 VOA_V                       | 107 |
| 6.2.34 VOC_V                       | 108 |

| 6.2.35 VOB_EM0_V                                                                                                                               |
|------------------------------------------------------------------------------------------------------------------------------------------------|
| 6.2.36 VOB_EM2_V                                                                                                                               |
| 6.2.37 BIAS_SW                                                                                                                                 |
| 6.2.38 BB_IPK                                                                                                                                  |
| 6.2.39 BB_CTRL3                                                                                                                                |
| 6.2.40 BB_CTRL5                                                                                                                                |
| 6.2.41 BB_CTRL6                                                                                                                                |
| 6.2.42 LDOB_CTRL                                                                                                                               |
| 6.2.43 LDOC_CTRL                                                                                                                               |
| 6.2.44 LDOC_BB_CTRL                                                                                                                            |
| 6.2.45 BK_CTRL0                                                                                                                                |
| 6.2.46 BK_CTRL1                                                                                                                                |
| 6.2.47 BK_IPK                                                                                                                                  |
| 6.2.48 BK_CTRL2                                                                                                                                |
| 6.2.49 ADC_CC_CTRL                                                                                                                             |
| $0.2.50 \text{ ADC}_LIMITS. \dots \dots$ |
| 7. OTP Definitions                                                                                                                             |
| 7.1 OTP Definition                                                                                                                             |
| 7.2 OTP Defaults                                                                                                                               |
| 8. Pin Definitions                                                                                                                             |
| 8.1 EFP01 Device Pinout                                                                                                                        |
| 9. QFN20 Package Specifications.                                                                                                               |
| 9.1 QFN20 Package Dimensions                                                                                                                   |
| 9.2 QFN20 PCB Land Pattern                                                                                                                     |
| 9.3 QFN20 Package Marking                                                                                                                      |
| 10. Revision History                                                                                                                           |

## 3. System Overview

#### 3.1 Introduction

The EFP01 Energy Friendly PMIC product family is designed to support a range of battery-powered applications, as well as other systems requiring high performance and low energy consumption.

A block diagram of the EFP01 family is shown in Figure 3.1 EFP01 Block Diagram on page 7. The diagram shows a superset of features available on the family, which vary by part number. For more information about specific device features, consult Ordering Information.



Figure 3.1. EFP01 Block Diagram

| OPN           | Suppor-<br>ted Input<br>Voltage<br>Range                        | Device Configu-<br>ration | VOA<br>Output<br>at Start-<br>up | VOA<br>DCDC<br>Mode at<br>Startup | VOB<br>Output<br>at Start-<br>up | VOB<br>Pro-<br>gramma-<br>ble<br>Range | VOC<br>Output<br>at Start-<br>up              | EM4<br>Support                                         | Battery<br>Voltage<br>Monitor-<br>ing |
|---------------|-----------------------------------------------------------------|---------------------------|----------------------------------|-----------------------------------|----------------------------------|----------------------------------------|-----------------------------------------------|--------------------------------------------------------|---------------------------------------|
| EFP0104GM20-C | 1.8 V-5.5<br>V                                                  | Wired Buck with<br>LDO C  | 1.8 V                            | Wired<br>Buck with<br>LDO         | OFF                              | 0.8 V<br>-1.255 V                      | Not avail-<br>able<br>(Paired<br>with<br>VOA) | Suppor-<br>ted, VOB<br>Coarse<br>Regulator<br>disabled | Yes, on<br>VDDB                       |
| EFP0108GM20-C | 0.8 V-1.8<br>V                                                  | Single-Cell Boost         | 1.8 V                            | Wired<br>Boost                    | OFF                              | 0.8 V<br>-1.255 V                      | OFF                                           | Not sup-<br>ported                                     | Yes, on<br>VDDA                       |
| EFP0109GM20-C | 1.8 V-3.6<br>V                                                  | Wired Boost               | 3.3 V                            | Wired<br>Boost                    | 1.8 V                            | 0.8 V -3.3<br>V                        | 1.8 V                                         | Suppor-<br>ted                                         | Yes, on<br>VDDB                       |
| EFP0111GM20-C | 1.5 V-5.5<br>V (after<br>startup),<br>2.5V-5.5V<br>(at startup) | Boost Bootstrap           | 5.2 V                            | Wired<br>Boost                    | 1.8 V                            | 0.8 V -3.3<br>V                        | 1.8 V                                         | Suppor-<br>ted when<br>supply<br>voltage<br>>= 2.5V.   | Not sup-<br>ported                    |

## Table 3.1. OPN-Specific Features

#### 3.2 Power

The EFP01 can provide up to three voltage rails for EFR32 and EFM32 devices from a single input supply voltage.

The EFP01 has two independent DCDC converters: DCDC A and DCDC B, each requiring an external inductor. DCDC A can use buck/ boost, wired buck, or wired boost configurations, while DCDC B only supports buck configuration.

In addition, the EFP01 has two integrated LDOs supplied from the VDDB pin: LDO B and LDO C. LDO B is internally wired in parallel with DCDC B. LDO C can be used independently or externally wired in parallel with DCDC A.

Finally, each EFP01 output (VOA, VOB, VOC) has its own coarse regulator in parallel for use in 3.3.4 EM4. The coarse regulators have very low quiescent current draw, but have poor output regulation (e.g., the output may range from ~1.7 to 3.4 V) and can only support very light loads (~100  $\mu$ A).

The EFP01 Configuration Tool in Simplicity Studio can generate recommended settings and a configuration header file to simplify development.

#### 3.2.1 DCDC A Overview

The EFP01's DCDC A can be configured for buck/boost, wired buck, or wired boost modes.

| Hardware Configuration                     | DCDC A Operat-<br>ing Mode | Required Register Setting             | Compatible OPNs         |
|--------------------------------------------|----------------------------|---------------------------------------|-------------------------|
| Wired Buck with LDO C                      | Wired Buck with<br>LDO     | BB_CTRL3.BB_MODE = 5                  | EFP0104GM20-B           |
| Figure 4.1 Wired Buck on page 27           | Wired Buck                 | BB_CTRL3.BB_MODE = 6                  | Not currently available |
| Figure 4.5 Single-Cell Boost<br>on page 31 | Wired Boost                | BB_CTRL3.BB_MODE = 7                  | EFP0108GM20-B           |
| 4.1.4 Wired Boost Configu-<br>ration       | Wired Boost                | BB_CTRL3.BB_MODE = 7                  | EFP0109GM20-B           |
| Figure 4.6 Boost Bootstrap<br>on page 32   | Wired Boost                | BB_CTRL3.BB_MODE = 7                  | EFP0111GM20-B           |
| Figure 4.3 Buck/Boost on page 29           | Autonomous<br>(Buck/Boost) | BB_CTRL3.BB_MODE = 1 (typi-<br>cally) | Not currently available |

#### Table 3.2. DCDC A Configuration and Modes Summary

#### 3.2.1.1 Output Voltage Configuration

The DCDC A output target voltage is set by the VOA\_V register according to the below equation:

 $VOA (V) = 1.7374V + (VOA_V \times 0.0306V)$ 

Unlike DCDC B, there is only a single VOA output voltage register that is used in both EM0 and EM2 modes.

Note that in Boost modes it is possible to program the VOA output voltage to a voltage higher than the Maximum Output Voltage in the Electrical Characteristics table. Firmware should ensure that the Maximum Output Voltage isn't exceeded.

#### 3.2.1.2 Peak Current Configuration

DCDC A has a configurable peak current adjustment set by the BB\_IPK and BB\_IPK\_EM2 fields of the BB\_IPK register. The BB\_IPK and BB\_IPK\_EM2 settings are used differently depending on the operating mode of the DCDC A converter (as shown below), but the resulting peak currents for all modes are derived from the following base peak current (IPK\_BASE) equations.

In EM0, IPK\_BASE is determined by:  $IPK_BASE = 0.090A + (0.009A \times BB_IPK)$ 

In EM2, IPK\_BASE is determined by: IPK\_BASE = 0.090A + 0.009A × (4 × BB\_IPK\_EM2 + 2)

Typically, the peak current can be lowered in EM2 for greater efficiency. However, unlike DCDC B there is only a single Coulomb counter for DCDC A that is used in both EM0 and EM2 modes. Therefore, if Coulomb counting is used with DCDC A, BB\_IPK\_EM2 must be set such that the peak current in EM2 is the same as the peak current in EM0 to ensure the charge per pulse is the same in both energy modes. Roughly equivalent peak currents in EM2 and EM0 can be achieved by setting BB\_IPK\_EM2 = ( BB\_IPK - 2 ) / 4.

Buck Mode

• Register Programming: BB\_CTRL3.BB\_MODE = WiredBuck or Autonomous

• Peak Current 
$$(A) = IPK\_BASE + \frac{25ns \times (VDDB - VOA)}{L_A}$$
  
• Maximum Output Current  $(A) = 0.5 \times IPK\_BASE$ 

Buck/Boost Mode (NTM Operation)

- Register Programming: BB\_CTRL3.BB\_MODE = Autonomous
- Peak Current  $(A) = 1.15 \times IPK\_BASE + \frac{25ns \times VDDB}{L_A}$
- Maximum Output Current (A) = 0.5 × 1.15 × IPK\_BASE

Boost Mode (with no peak current adjustment)

Register Programming: BB\_CTRL3.BB\_MODE = WiredBoost or Autonomous, BB\_CTRL6.BB\_IPK\_NOADJ = 1

• Peak Current 
$$(A) = 2.35 \times IPK\_BASE + \frac{25ns \times VBOOST}{L_A}$$
  
• Maximum Output Current  $(A) = efficiency \times 0.5 \times 2.35 \times IPK\_BASE \times \frac{VBOOST}{VOA}$ 

Boost Mode (with peak current adjustment)

- Register Programming: BB\_CTRL3.BB\_MODE = WiredBoost or Autonomous,BB\_CTRL6.BB\_IPK\_NOADJ = 0, BB\_CTRL5.BB\_IPK\_BOOST\_ADJ is programmed as recommended in its register description, ADC\_CC\_CTRL.ADC\_INTERVAL > 0 to enable ADC operations.
- When operating in Boost Mode with peak current adjustment, the peak current will be adjusted to maintain a near constant output load current over the battery voltage range. Note that peak current adjustment only affects EM0 operation. In EM2, the Boost Mode (with no peak current adjustment) equations apply.

• Peak Current 
$$(A) = 2.35 \times MIN \left( \frac{IPK\_BASE \times VOA}{2 \times VBOOST}, 385mA \right) + \frac{25ns \times VBOOST}{L_A}$$
  
• Maximum Output Current  $(A) = efficiency \times 0.5 \times 2.35 \times MIN \left( \frac{IPK\_BASE \times VOA}{2 \times VBOOST}, 385mA \right) \times \frac{VBOOST}{VOA}$ 

#### 3.2.1.3 Peak Current Adjustment

In boost mode, the EFP01 can be configured to automatically adjust the DCDC A peak current based on the battery voltage to support a near-constant maximum output load current (where the maximum output load current is ~ IPK\_BASE / 2). This feature allows the boost converter to lower the peak current at higher battery voltages, resulting in more efficient operation and lower output ripple voltage, as shown in Figure 3.2 Peak Current Adjustment Comparison on page 11.

Because the peak current adjustment feature requires battery voltage monitoring, the ADC must be enabled (i.e., the ADC\_INTERVAL field of the ADC\_CC\_CTRL register is set to a non-zero value). This also means that peak current adjustment is not available in the Boost Bootstrap configuration, because battery monitoring is not support in that configuration.

If peak current adjustment is enabled, it will only affect peak current in EM0, and not EM2.

To use peak current adjustment:

- 1. Set BB\_IPK\_NOADJ = 0 in the BB\_CTRL6 register
- 2. Program BB\_IPK\_BOOST\_ADJ in the BB\_CTRL5 register as recommended in its register description. Note that because the BB\_IPK\_BOOST\_ADJ value is dependent on both the VOA target voltage and the BB\_IPK setting, the BB\_IPK\_BOOST\_ADJ value should be updated whenever the VOA target or the peak current settings are changed.
- 3. Set ADC\_INTERVAL in the ADC\_CC\_CTRL register to a non-zero value to enable ADC operations

To disable peak current adjustment, set BB\_IPK\_NOADJ = 1 in the BB\_CTRL6 register.



Figure 3.2. Peak Current Adjustment Comparison

#### 3.2.1.4 Current Limiting

When powering EFP01 from weak power sources or sources with a high internal impedance, peak load currents at the converter output can cause a large supply voltage droop at the converter input, increasing the risk of an unintended power-on reset. To prevent this, it may be necessary to limit inrush current. Because the current limit is essentially current-starving the output, most applications will likely want to disable the current limit after startup.

On EFP01, the current limit is controlled by forcing a minimum time between the start of pulse events ( $T_{SW_MIN}$ ) and is configured by BB\_IRI\_CON in the BB\_CTRL6 register. BB\_IRI\_CON can be calculated based on the mode, the input voltage (VDDB), output voltage (VOA), DCDC A inductor value ( $L_A$ ), peak current ( $I_{PK}$ , set by BB\_IPK), and the desired limited battery current ( $I_{BATT_LIMIT}$ ) as follows:

In buck mode:  $I_{BATT\_LIMIT} = \frac{L \times I_{PK}^2}{2 \times T_{SW} MIN} \times \frac{1}{(VDDB - VOA)}$ 

In boost mode:  $I_{BATT\_LIMIT} = \frac{L \times I_{PK}^2}{2 \times T_{SW} MIN} \times \left(\frac{1}{VOA - VBOOST} + \frac{1}{VBOOST}\right)$ 

where  $T_{SW MIN}$  is programmed by BB\_IRI\_CON as follows:

$$T_{SW MIN} = 300 ns \times (2 \times BB_{IRI}CON + 1)$$

Note that the required BB\_IRI\_CON setting for a given current limit varies with the VDDB or VBOOST voltages and the peak current, both variables that can change over battery voltage. An application requiring a fixed current limit over the entire range of the battery may need to occasionally measure the VDDB voltage and recalculate / reprogram the BB\_IRI\_CON setting.

Note also that in configurations where the VOC LDO is used in parallel with the VOA output (e.g., Buck with LDO configuration), the BB\_IRI\_CON bitfield in the BB\_CTRL6 register will control the current limit when the converter is in DCDC mode and the VOC\_IRI\_CON bitfield in the LDOC\_BB\_CTRL register will control the current limit when the converter is in LDO mode.

#### 3.2.1.5 T<sub>ON</sub> Maximum Limiting

#### Buck Mode TON\_MAX

In Buck mode, the pulse frequency modulation (PFM) pulse on time (T<sub>ON</sub>) required to charge the inductor is given by:  $T_{ON} = \frac{L \times I_{PK}}{VDDB - VOA}$  As VDDB approaches VOA, the resulting T<sub>ON</sub> can become quite large, resulting in sizable output ripple voltage or, in the worst case, the DCDC stalling altogether.

When the BB\_TON\_MAX field in the LDOC\_BB\_CTRL register is set to a non-zero value, the PFM pulse  $T_{ON}$  will be limited as shown:  $T_{ON\_MAX} = 70$  ns + (1 + (4 × BB\_TON\_MAX)) A limited  $T_{ON}$  will terminate the inductor charging before the programmed peak current value is reached, and limit the maximum available load current and the actual peak current values.

Because the time-measuring circuitry required to limit T<sub>ON</sub> costs some small amount of power, BB\_TON\_MAX should be set to set a nonzero value only under specific conditions:

- · If the subsequent reduction in max available load current can be tolerated and the reduction in ripple voltage is desired.
- When operating with low input voltage headroom (i.e., VDDB VOA is very small) and there is no LDO enabled in parallel with the DCDC output.



Figure 3.3. Buck Mode  $T_{\text{ON}\_\text{MAX}}$  Limiting Example

#### Boost Mode T<sub>ON\_MAX</sub>

In Boost mode, the BB\_TON\_MAX field in the LDOC\_BB\_CTRL register should be set to a non-zero value to ensure a finite on-time under all conditions. Without this protection, in certain scenarios (e.g., where the inductor peak current may be limited by battery impedances and inductor and power train resistances), the inductor current may not reach the threshold of the peak current detector and the Boost converter power train NMOS will not turn off.

#### 3.2.1.6 Boost Mode T<sub>OFF</sub> Maximum Limiting

In certain scenarios, the battery voltage at the input to the EFP01 in boost mode can be as high as, or higher than, the desired output. For example:

- A Li/FeS<sub>2</sub> battery can have an output voltage as high as 1.8 V at the very start of its life, which would be problematic in an application where the regulated output needs to be 1.8 V.
- Two alkaline or Li/FeS<sub>2</sub> batteries in series can provide a voltage as high as 3.6 V. If a 3.3 V regulated output is desired, the buck/ boost configuration can be used, but the buck/boost configuration efficiency is ~5-8% less than the wired boost configuration.

A PFM converter, such as the EFP01, cannot typically operate in a boost mode with an input voltage even slightly higher than the output. In this scenario, the inductor current during the T<sub>OFF</sub> interval may never reach zero (a requirement for the converter to signal the end of the discharge phase), resulting in an inaccurate and poorly regulated output voltage.

To address this issue, the EFP01 has a T<sub>OFF</sub> maximum limiting feature to enforce a maximum discharge interval time. When the BB\_TOFF\_MAX field in the BB\_CTRL6 register is set to a nonzero value, the T<sub>OFF</sub> discharge interval is ended after a set period of time, even if the inductor current has not reached zero, with any residual inductor current is discharged into the VOA pin.

To avoid extremely large ripple voltage, T<sub>OFF</sub> maximum limiting should only be enabled when the maximum battery voltage is no higher than 0.3V above the programmed VOA voltage.

#### 3.2.1.7 VOA Switch (VOA\_SW)

The EFP01 VOA output has an internal switch connecting it to the VOA\_SW pin. This optional VOA\_SW output can be used to completely power down high-leakage external circuitry when entering 3.3.3 EM2 and/or 3.3.4 EM4 modes. The VOA\_SW state is controlled by the VOA\_SW\_CON bitfield in the BIAS\_SW register.

Note that if a large capacitive load is attached to the VOA\_SW output, the VOA output may see momentary voltage droops when VOA\_SW is enabled.

#### 3.2.1.8 DCDC A with LDO C in Parallel

In certain configurations, DCDC A is connected in parallel with LDO C on the printed circuit board with (e.g., 4.1.2 Wired Buck with LDO C Configuration). This configuration is advantageous when the minimum input supply voltage closely approaches the VOA output voltage (e.g., VDDB<sub>MIN</sub>-VOA <= 300mV), as it allows EFP01 to continue to provide a regulated output voltage over a wider input voltage range than possible with a DCDC alone.

When LDO C is used in parallel with DCDC A:

- The DCDC mode must be set to WIREDBUCKLDO (i.e., BB\_MODE=3 in the BB\_CTRL3 register)
- The input voltage threshold for transition from Buck to LDO mode can be adjusted by the NTM\_LDO\_THRSH bitfield in the BB\_CTRL3 register.
- If inrush current limiting is desired, the BB\_IRI\_CON bitfield in the BB\_CTRL6 register will control the current limit when the converter is in DCDC mode and the VOC\_IRI\_CON bitfield in the LDOC\_BB\_CTRL register will control the current limit when the converter is in LDO mode.
- When Coulomb counting is enabled, the resulting pulse counts will be split between the CCA\_MSBY/LSBY result registers (when the converter is in DCDC mode) and the CCC\_MSBY/LSBY result registers (when the converter is in LDO mode).

Note when using LDO C in parallel with DCDC A, LDO C is not available as an independent LDO.

#### 3.2.2 DCDC B Overview

The EFP01's DCDC B can only be configured for buck mode.

#### Table 3.3. DCDC B Configuration and Modes Summary

| Mode                        | Required Register Configurations |  |  |
|-----------------------------|----------------------------------|--|--|
| Buck with LDO B in parallel | BK_CTRL1.BK_MODE = 3             |  |  |
| Buck                        | BK_CTRL1.BK_MODE = 1             |  |  |

#### 3.2.2.1 Output Voltage Configuration

The DCDC B output target voltage in EM0 is set by VOB\_EM0\_V in the VOB\_EM0\_V register according to the below equation:

VOB in EM0 (V) =  $0.8095V + (VOB EM0 V \times 0.0223V)$ 

In EM2, the DCDC B output target voltage will be automatically set to value specified in the VOB\_EM2\_V register according to the below equation: VOB in EM2 (V) = 0.8095V + (VOB EM2 V × 0.0223V)

#### 3.2.2.2 Peak Current Configuration

DCDC B has configurable peak current adjustment, set by the BK\_IPK and BK\_IPK\_EM2 fields in the BK\_IPK register.

In EM0, IPK\_BASE is determined by:  $IPK_BASE = 0.090A + (0.009A \times BK_IPK)$ 

In EM2, IPK\_BASE is determined by: IPK\_BASE = 0.090A + 0.009A × (4 × BK\_IPK\_EM2 + 2)

The DCDC B buck converter peak current is determined by: *Peak Current*  $(A) = IPK\_BASE + \frac{25ns \times (VDDB - VOB)}{L_B}$ 

Typically, the peak current can be lowered in EM2 for greater efficiency.

#### 3.2.2.3 Current Limiting

When powering EFP01 from weak power sources or sources with a high internal impedance, peak load currents at the converter output can cause a large supply voltage droop at the converter input, increasing the risk of an unintended power-on reset. To prevent this, it may be necessary to limit inrush current. Because the current limit is essentially current-starving the output, most applications will want to disable the current limit after startup.

On EFP01, the current limit is controlled by forcing a minimum time between the start of pulse events and is configured by the BK\_IRI\_CON field in BK\_CTRL2. BK\_IRI\_CON can be calculated based on the mode, the input voltage (VDDB), output voltage (VOB), DCDC B inductor value ( $L_B$ ), peak current ( $I_{PK}$ , set by BK\_IPK), and the desired limited battery current ( $I_{BATT}$  LIMIT) as follows:

$$I_{BATT\_LIMIT} = \frac{L \times I_{PK}^2}{2 \times T_{SW} \times (VDDB - VOB)}$$

where T<sub>SW</sub> is programmed by BK\_IRI\_CON as follows:

$$T_{SW} = 300ns \times (2 \times BK_IRI_CON + 1)$$

The maximum output load current is going to be limited accordingly, and can be determined by:  $I_{LOAD\_MAX} = \frac{VDDB}{VOB} \times efficiency \times I_{BATT\_LIMIT}$ 

Note that the required BK\_IRI\_CON setting for a given current limit varies with the VDDB voltage and the peak current, both variables that can change over battery voltage. An application requiring a fixed current limit over the entire range of the battery may need to occassionally measure the VDDB voltage and recalculate / reprogram the BK\_IRI\_CON setting.

#### 3.2.2.4 T<sub>ON</sub> Maximum Limiting

In Buck mode, the pulse frequency modulation (PFM) pulse on time ( $T_{ON}$ ) required to charge the inductor is roughly (L × IPK)/(VDDB-VOB). As VDDB approaches VOB, the resulting  $T_{ON}$  can become quite large, resulting in large output ripple voltage or, in the worst case, the DCDC stalling altogether.

When the BK\_TON\_MAX field in the BK\_CTRL1 register is set to a non-zero value, the PFM pulse  $T_{ON}$  is limited to no more than 70 ns × (1 + 4 × BK\_TON\_MAX), which terminates the inductor charging before the programmed peak current value is reached. When operating in this  $T_{ON}$  limiting mode, the maximum available load current and the actual peak current values are reduced from the otherwise expected value.

Because the time measuring mechanism costs some power, BK\_TON\_MAX should be set to set a nonzero value only under specific conditions:

- If the subsequent reduction in max available load current can be tolerated and the reduction in ripple voltage is desired.
- When operating with low input voltage headroom (i.e., VDDB VOB is very small) and there is no LDO enabled in parallel with the DCDC output.

Comparison plots of T<sub>ON</sub> limiting can be found in Figure 3.3 DCDC A TON Max Limiting Example on page 14.

#### 3.2.2.5 DCDC B with LDO B in Parallel

DCDC B is internally connected in parallel with LDO B, and the two can optionally be used in parallel. This configuration is advantageous when the minimum input supply voltage closely approaches the VOB output voltage (e.g., VDDB<sub>MIN</sub>-VOB <= 300mV), as it allows EFP01 to continue to provide a regulated output voltage over a wider input voltage range than possible with a DCDC alone.

When LDO B is used in parallel with DCDC B:

- The DCDC mode must be set to BUCKLDO (i.e., BK\_MODE=3 in the BK\_CTRL1 register)
- The input voltage threshold for transition from Buck to LDO mode can be adjusted by the BK\_LDO\_THRESH bitfield in the BB\_CTRL2 register. <need some guidance here on how customers should set this >

#### 3.2.3 LDO B and LDO C Overview

The EFP01 has two integrated LDOs supplied from the VDDB pin. Instead of being continously on, each LDO operates in a pulsedcurrent mode that minimizes quiescent current and is compatible with the internal Coulomb counter.

#### 3.2.3.1 LDO B

LDO B is hard-wired in parallel with DCDC B, with an output sharing the VOB pin. When used in parallel with DCDC B, DCDC B will automatically switch to LDO B to provide better efficiency as the input voltage approaches the output voltage. LDO B can also be used as a standalone LDO (i.e. without DCDC B).

LDO B shares the DCDC B output voltage target registers, VOB\_EM0\_V and VOB\_EM2\_V.

#### Table 3.4. LDO B Summary

| Mode                    | Required Register Configuration(s) | Output Pin | Output Target Voltage Registers |
|-------------------------|------------------------------------|------------|---------------------------------|
| In parallel with DCDC B | BK_CTRL1.BK_MODE = 3               | VOB        | VOB_EM0_V and VOB_EM2_V         |
| Standalone, no DCDC     | BK_CTRL1.BK_MODE = 2               |            |                                 |

#### 3.2.3.2 LDO C

Similar to LDO B, LDO C can be used as an independent standalone supply (with the LDO output on the VOC pin) or may be connected in parallel with DCDC A (with the LDO output sharing the VOA pin with DCDC A). When used in parallel with DCDC A, DCDC A will automatically switch to LDO C to provide better efficiency as the input voltage approaches the output voltage.

LDO C's output voltage register depends on the mode:

- In standalone mode, the output voltage target is set in the VOC\_V register.
- In parallel mode, the LDO C shares DCDC A's output voltage register, VOA\_V.

#### Table 3.5. LDO C Summary

| Mode                    | Required Register Configuration(s)                     | Output Pin                                       | Output Target Voltage Regis-<br>ter |
|-------------------------|--------------------------------------------------------|--------------------------------------------------|-------------------------------------|
| In parallel with DCDC A | BB_CTRL3.BB_MODE = 5                                   | VOA = VOC (must be shorted to-<br>gether on PCB) | VOA_V                               |
| Standalone, no<br>DCDC  | LDOC_CTRL.LDOC_ENA_SA = 1 and<br>BB_CTRL3.BB_MODE != 5 | VOC                                              | VOC_V                               |

#### 3.2.3.3 Maximum Output Current

After startup, the maximum output current for LDO B and LDO C is set by the LDOB\_IGAIN and LDOC\_IGAIN fields in the LDOB\_CTRL and LDOC\_CTRL registers, respectively. The LDOX\_IGAIN fields should be set to the required output current plus margin, but no higher than necessary. LDOX\_IGAIN can be computed as follows:

$$LDOx\_IGAIN = ROUND \left( 17 - \frac{V_{OUT}}{2.76 \times I_{OUT\_MAX}} \right)$$

At startup, and prior to the LDO reaching its target voltage, the available output current for LDO B and LDO C is determined by the LDOB\_VMIN and LDOC\_VMIN fields in the LDOB\_CTRL and LDOC\_CTRL registers, respectively. To ensure the LDO output current at startup is always at least the desired amount (as configured by LDOx\_IGAIN, above), the settings for the LDOx\_VMIN fields should be programmed based on the output target voltage as shown below:

#### Table 3.6. LDOx\_VMIN Settings

| V <sub>OUT</sub> Range    | LDOx_VMIN Setting |
|---------------------------|-------------------|
| V <sub>OUT</sub> ≥ 2.7V   | 3                 |
| $2.4V \le V_{OUT} < 2.7V$ | 2                 |
| $2.0V \le V_{OUT} < 2.4V$ | 1                 |
| V <sub>OUT</sub> < 2.0V   | 0                 |

Table 3.7 Example LDOx\_IGAIN and LDOx\_VMIN settings on page 18 shows the recommended LDOx\_IGAIN and LDOx\_VMIN settings for some example applications. Note that in the calculations below, I<sub>OUT MAX</sub> has been increased by 20% to provide some margin.

#### Table 3.7. Example LDOx\_IGAIN and LDOx\_VMIN settings

| V <sub>OUT</sub> (V) | I <sub>OUT_MAX</sub> (mA) | LDOx_IGAIN | LDOx_VMIN |
|----------------------|---------------------------|------------|-----------|
| 1.8                  | 50                        | 6          | 0         |
| 1.8                  | 100                       | 12         | 0         |
| 3.0                  | 50                        | 0          | 3         |
| 3.0                  | 100                       | 8          | 3         |
| 1.2 (LDO B only)     | 50                        | 10         | 0         |

#### 3.2.3.4 LDO Current Limiting

On EFP01, the current limit is controlled by forcing a minimum time between the start of pulse events ( $T_{SW_{MIN}}$ ) and is configured by the BK\_IRI\_CON bitfield in the BK\_CTRL2 register (for LDO B) or the VOC\_IRI\_CON bitfield in the LDOC\_BB\_CTRL register (for LDO C). The ( $I_{BATT \ LIMIT}$ ) can be determined from the IRI\_CON setting as follows:

$$I_{BATT\_LIMIT} = \frac{I_{OUT\_MAX}}{(2 \times IRI\_CON + 1)}$$

where I<sub>OUT MAX</sub> is determined by LDOx\_IGAIN as shown in 3.2.3.3 Maximum Output Current.

Because the current limit is essentially current-starving the output, most applications will likely want to disable the current limit after the output is stable (which can be determined by polling the STATUS\_LIVE.VOx\_INREG\_LIVE bits).

#### 3.2.3.5 LDO Startup

In some configurations, the LDO input supply (i.e., the VDDB pin) is powered from the VOA output. The VOA output may see momentary voltage droops when the LDO is enabled, due to instantaneous current required to charge the 10uF capacitors on the LDO outputs. To avoid this, the current limit can be enabled before the LDO is enabled, and then disabled after the LDO output is stable. Consult 3.2.3.4 LDO Current Limiting for more information.

#### 3.2.3.6 DCDC to LDO Transition

When DCDC A or B is operating with a LDO in parallel, at some point the VDDB input supply voltage approaches the LDO output voltage causing the controller to switch from DCDC mode to LDO mode. The dropout voltage (VDDB-VOB for LDO B or VDDB-VOC for LDO C) at which this transition from DCDC to LDO occurs is controlled by the BK\_LDO\_THRESH bit field in the BK\_CTRL2 register for DCDC B / LDO B, and by the NTM\_LDO\_THRSH bit field in the BB\_CTRL3 register for DCDC A / LDO C.

#### 3.2.3.7 Bypass Mode

Both LDO B and LDO C support a bypass mode, in which the VDDB pin input voltage is shorted directly to the corresponding output pin (VOB and VOC, respectively). By default, both LDOs automatically enter bypass mode when the input supply voltage at VDDB drops too low to maintain regulation accuracy. This behavior can be disabled for both LDOs by setting the LDO\_NO\_AUTO\_BYP bit in the LDOB CTRL register.

In addition, both LDO B and LDO C can be forced into bypass mode by setting the BYP bit in the LDOB\_CTRL and LDOC\_CTRL registers, respectively. When forcing bypass mode, care must be taken to ensure that any loads attached to the LDO output pins (VOB and VOC) are tolerant of the VDDB pin input voltage.

#### 3.2.4 Coarse Regulators

Each EFP01 output (VOA, VOB, VOC) has its own coarse regulator in parallel for use in EM4. The coarse regulators have very low quiescent current draw but poor output regulation - the coarse regulator output may range from 1.69V to 3.4V and can only support very light loads (~100 µA).

The coarse regulator for each output can be enabled by setting the corresponding CRSREG\_EN\_x bit in the EM\_CRSREG\_CTRL register. If the CRSREG\_BYP bit is set, any enabled coarse regulators will have its output (VOA, VOB, or VOC pin) shorted to its input (the VDDB pin).

Note that for the EFP0104 and EFP0108, the VOB output is expected to be driving a 1.1 to 1.2 V output, which is incompatible with the coarse regulator and the bypass mode. For this reason, the VOB coarse regulator is disabled on the EFP0104 and EFP0108, and the coarse regulator bypass setting does not affect the VOB output.

#### 3.3 Energy Modes

The EFP01 operates in 3 different energy modes to optimize efficiency based on the expected load.

| Energy Mode | Maximum Out-<br>put Current (per<br>output)                                | BIAS_SW Regis-<br>ter Programming | Coarse Regula-<br>tor                                                                | DCDCs and<br>LDOs                                                                                                                             | ADC       | Coulomb Coun-<br>ter |
|-------------|----------------------------------------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------------|
| EM0         | Full Output Cur-<br>rent (value de-<br>pends on mode<br>and configuration) | BIAS0 = 7                         | Disabled                                                                             | On, if enabled                                                                                                                                | Available | Available            |
| EM2         | ~25-40 mA (value<br>depends on mode<br>and configuration)                  | BIAS2 = 1                         | Disabled                                                                             | On, if enabled.<br>Note that if<br>BB_CTRL6.BB_I<br>PK_NOADJ is set<br>in Boost modes,<br>no peak current<br>adjustment will<br>occur in EM2. | Available | Available            |
| EM4         | ~100 uA                                                                    | N/A                               | Enabled accord-<br>ing to setting of<br>CRSREG_EN_X<br>bits in<br>EM_CRSREG_C<br>TRL | All DCDCs and LDOs disabled                                                                                                                   | Disabled  | Not supported        |

#### Table 3.8. Energy Modes Overview

#### 3.3.1 Energy Mode Control

The energy mode state of EFP01 can be changed either by I<sup>2</sup>C or via direct pin control.

## 3.3.1.1 I<sup>2</sup>C Control

Using standard I<sup>2</sup>C control, the EFP01's energy mode can be set by writing the EM\_STSEL bitfield in the EM\_CRSREG\_CTRL register. The EFP01's internal pull up resistors on I2C\_SDA and I2C\_SCL pins will continue to be enabled in EM2 and EM4 modes when using this method.

#### 3.3.1.2 Direct Mode Control

In direct mode, the internal pull-ups on the I2C\_SDA and I2C\_SCL pins are disabled, and the pins become high-impedance inputs that the host processor can drive to quickly change energy modes.

Once enabled by setting the EM\_DIRECTEN bit in the EM\_CRSREG\_CTRI register, direct mode allows the energy mode to be selected by driving the I2C\_SDA and I2C\_SCL pins according to Table 3.9 Direct Mode Energy Mode States on page 21. When I2C\_SCL and I2C\_SDA enter the I<sup>2</sup>C Start Condition, direct mode is automatically disabled, and the EFP01 optionally enters EM0 if FORCE\_EM0 = 1 in the EM\_CRSREG\_CTRL register.

**Note:** Use of Direct Mode is not recommended unless the host processor has dedicated hardware support for EFP01 (e.g., EFR32xG22 and later devices). Although Direct Mode state control can be bit-banged, there can be some undesireable side effects. For example, if the host processor receives a system reset (hard or soft) while in the Direct Mode EM0 or EM2 state, the host's  $I^2C$  outputs can be disabled and can float to logic low levels (because the EFP01's internal pull-ups are disabled in Direct Mode). Because  $I2C\_SCL=I2C\_SDA=0$  is recognized by EFP01 as the EM4 state in Direct Mode, EFP01 disables its DCDC converters and LDO outputs and enters EM4 where it can only supply ~100 µA of current. This low current output is insufficient for a host processor to boot, resulting in a unusable state that won't be recoverable without disconnecting, then reconnecting, the power supply.

**Note:** Direct Mode is primarily intended for applications where the EFP01 is the only device on the  $I^2C$  bus - other  $I^2C$  devices may not tolerate the non-standard  $I^2C$  states used by Direct Mode.

| Direct Mode State                | I2C_SCL Level | I2C_SDA Level | Allowed State Transitions                                                   |
|----------------------------------|---------------|---------------|-----------------------------------------------------------------------------|
| EMO                              | 1             | 1             | <ul> <li>EM2<sup>1</sup></li> <li>I<sup>2</sup>C Start Condition</li> </ul> |
| EM2                              | 0             | 1             | • EM0<br>• EM4                                                              |
| EM4                              | 0             | 0             | • EM2 <sup>1</sup>                                                          |
| I <sup>2</sup> C Start Condition | 1             | 0             | • EM0 <sup>2</sup>                                                          |

#### Table 3.9. Direct Mode Energy Mode States

Note:

1. Direct mode transitions between EM0 and EM4 are not allowed. The system must briefly go through the EM2 state on EM4 exit or entrance.

2. If the FORCE\_EM0 bit in the EM\_CRSREG\_CTRL register is set, the internal device state will be set to EM0 automatically whenever the I<sup>2</sup>C start condition appears.

#### 3.3.2 EM0

The EFP01 defaults to EM0 out of reset. In EM0, all features are enabled, and the maximum output current can be supported on any enabled DCDC converters.

#### 3.3.3 EM2

Functionally, EM2 is very similar to EM0, with the proviso that in EM2 bias currents are reduced for improved efficiency at the expense of maximum supported output current.

DCDC A and DCDC B have independent peak current configuration bit fields for EM2 (in BB\_IPK\_EM2 and BK\_IPK\_EM2, respectively). In addition, the VOB output target voltage has its own independent configuration in EM2 (VOB\_EM2\_V).

DCDC B has an independent result register for storing the Coulomb counter result in EM2 (CCB2\_MSBY/LSBY). However, DCDC A shares one set of registers for Coulomb counting in both EM0 and EM2. Because of this, DCDC A must should use the same peak current setting in both EM0 and EM2 in order for the Coulomb count to be accurate.

#### 3.3.4 EM4

In EM4, the EFP01 disables all enabled DCDCs and LDOs, and enables any desired coarse regulators (i.e., those with their CRSREG\_EN\_x bits set in the EM\_CRSREG\_CTRL register). ADC voltage and temperature measurements are disabled in EM4. Coulomb counting is not supported in EM4.

While in EM4, the EFP01's registers can be read or written via I<sup>2</sup>C transactions, but the EFP01 will not generate any IRQs in EM4.

Several device configurations have restrictions on EM4 operation:

- In Figure 4.5 Single-Cell Boost Configuration on page 31, EM4 is not supported at all.
- In Figure 4.6 Boost Bootstrap Configuration on page 32, EM4 is supported only when the supply voltage > 2.5V

**Note:** Unless the host processor has dedicated EM4 hardware support for 3.3.1 Energy Mode Control, EM4 should not be used. Once the EFP01 is in EM4, it is only able to source ~100  $\mu$ A per output, which may not be sufficient to power the host while it exits EM4 and sends the necessary I<sup>2</sup>C command to place the EFP01 in EM2 or EM0.

#### 3.4 Measurement

#### 3.4.1 Coulomb Counter

Note:

Refer to AN1188: EFP01 Coulomb Counting for a more detailed discussion of the Coulomb counter and example code.

The EFP01 has an integrated Coulomb counter that can losslessly measure the charge drawn from the battery for each DCDC and LDO.

Before normal operation can begin, the Coulomb counter must go through a calibration phase. Periodically, recalibration may be necessary due to changes in operating conditions (e.g., battery voltage or operating temperature).

#### 3.4.1.1 Calibration

#### Overview

During calibration, a known internal current load is applied to the selected output, and the device counts the number of 10 MHz clock cycles required for a fixed number of pulse-frequency modulation (PFM) pulses to occur. The CC\_CAL register CCL\_SEL, CC\_CAL\_NREQ, and CCL\_LVL fields respectively determine the output used (VOA, VOB, or VOC), the number of PFM pulses to count, and the current load applied to the output. The CCC\_MSBY and CCC\_LSBY registers are retasked during calibration to store the resulting number of 10 MHz clock cycles counted (note that only the CCC\_MSBY and CCC\_LSBY registers are used regardless of which output is being calibrated). Based on these results, the charge-per-pulse (CPP) can be determined.

After configuration, calibration is initiated by setting the CC\_CAL\_STRT bit in the CMD register. If enabled, the Coulomb counter should be disabled prior to calibration by setting writing a 0 to the CC\_EN bit in the CC\_CTRL register.

For accurate calibration, any devices or loads powered by the EFP01's outputs are expected to be in a stable, steady-state of operation during this calibration phase. In practice, occasional recalibration of the Coulomb counter is expected, particularly when either the input voltage or the temperature has changed significantly.

#### Factors Affecting the Charge-Per-Pulse

The charge-per-pulse (CPP) may vary depending on the operating mode of the converter. For example, if DCDC B is configured in buck with LDO mode (i.e., the converter automatically switches between buck and LDO modes depending on input voltage), the CPP when the converter is operating in LDO mode. For this reason, it may be necessary to calibrate a given DCDC converter in each of its expected operating modes. Thus if DCDC B is in buck with LDO mode, and the battery voltage is sufficiently close to the output voltage such that the converter may switch to LDO mode, calibration should be performed on DCDC B once in buck mode and again in LDO mode.

The current DCDC operating modes of DCDC A and DCDC B are reported by the CCA\_MODE and CCB\_MODE fields of the CC\_MODE register, respectively. For calibration purposes, the operating modes can be temporarily forced using the BB\_MODE and BK\_MODE fields in the BB\_CTRL3 and BK\_CTRL1 registers for DCDC A and DCDC B, respectively. Host firmware is expected to maintain a CPP for each operating mode of the converter.

In addition, the energy mode can affect the charge-per-pulse. The VOB output has independent result registers for EM0 and EM2, and will need to be calibrated in each energy mode. The VOA and VOC outputs each have only a single result register pair used in both EM0 and EM2. If Coulomb Counting is use with VOA, the BB\_IPK and BB\_IPK\_EM2 peak current values are expected to be the same to ensure an accurate count on VOA regardless of energy mode.

#### 3.4.1.2 Recalibration

In addition, certain changes in external conditions may affect the charge-per-pulse. The below list contains conditions that may necessitate a recalibration event:

- Significant change in input supply voltage
- Significant change in temperature

#### 3.4.1.3 Operation

#### Note:

Refer to AN1188: EFP01 Coulomb Counting for a more detailed discussion of the Coulomb counter and example code.

PFM pulse counts for the VOA, VOB (separately for EM0 and EM2), and VOC outputs are stored in the CCA\_MSBY/CCA\_LSBY (VOA), CCB0\_MSBY/CCB\_LSBY (VOB in EM0), CCB2\_MSBY/CCB2\_LSBY (VOB in EM2), and CCC\_MSBY/CCC\_LSBY (VOC) most significant/least significant byte register pairs, respectively, during normal operation.Note that when DCDC A is operating with LDO C in parallel, the resulting counts will be split between the CCA result registers (when the DCDC A is powering the load) and the CCC result registers (when LDO C is powering the load).

#### Prescaler

The actual value stored in a given Coulomb counter result register pair is scaled according to the CC\_PRESCL field in the CC\_CTRL register. This setting applies globally such that the count in a given result register pair represents  $2^{(16-2\times CC_PRESCL)}$  PFM pulses. Note that the prescaler setting does not affect the CCC\_MSBY/LSBY registers during calibration.

#### Enabling / Disabling

Start Coulomb counting by writing a 1 to the CC\_EN bit in the CC\_CTRL register; stop counting by writing a 0 to CC\_EN.

#### Servicing

Once enabled, the Coulomb counter result registers will eventually overflow, so some amount of firmware maintenance is required. The CC\_THRSH field in the CC\_CTRL register sets the desired threshold (50%, 62.5%, 75%, or 87%) for setting the STATUS\_G register CC\_FULL flag. Note that the CC\_FULL\_UNMASK bit in the STATUS\_GM register must be written to 1 so that an interrupt can be requested when the CC\_FULL flag is set. When firmware receives an interrupt, and discovers that CC\_FULL is set, all relevant Coulomb counter result registers should be read and added to local variable counts. Additionally,each converter's operating mode should be determined (by reading the CCA\_MODE or CCB\_MODE field in the CC\_MODE register for DCDC A or DCDC B, respectively) in order to perform battery life calculations using the relevant CPP value. Clear the Coulomb counter result registers after reading them by writing a 1 to the CC\_CLR bit in the CMD register.

#### 3.4.2 Analog to Digital Converter (ADC)

An internal ADC can monitor the internal die temperature and the battery voltage. The battery voltage is determined by reading the voltage at the either the VDDA or VDDB pins of the device. The determination of which pin to read is made automatically by hardware - if a valid voltage is present on VDDA (e.g., CC\_MODE.SC\_MODE==1), VDDA will be measured; otherwise, VDDB will be measured.

#### ADC Result Registers

The measured 12-bit ADC readings are automatically loaded into 8-bit register pairs, divided into the most significant nibble and the least significant byte. Because these ADC results are spread over two registers and the result may be continuously updated, addressing any of these ADC result registers causes an inhibition in the updating of the register to prevent corruption. To ensure coherence when reading the most significant and least significant bytes, a MSBY register read causes the corresponding LSBY register value to be stored into a shadow register. Reading the LSBY register will then return the value stored in the LSBY shadow register.

There are three ADC voltage result register pairs and one ADC temperature result register pair, as described below:

- VDD\_AVG\_MSN, VDD\_AVG\_LSBY: These registers hold the 12-bit filtered average voltage reading. The IIR averaging low-pass filter time constant is set by the ADC\_CC\_CTRL.ADC\_IIR\_TAU bitfield (time constant = 2<sup>ADC\_IIR\_TAU</sup>). It is recommended to set ADC\_IIR\_TAU = 7 to provide the slowest filtering.
- VDD\_MIN\_MSN, VDD\_MIN\_LSBY: These registers hold the 12-bit minimum voltage reading since the device was powered on or since the last ADC\_CLR event.
- VDD\_MAX\_MSN, VDD\_MAX\_LSBY: These registers hold the 12-bit maximum voltage reading since the device was powered on, or since the last ADC\_CLR event.
- TEMP\_MSN, TEMP\_LSBY: These registers hold the last 12-bit temperature reading.

When the CMD.ADC\_CLR bit is set, on the next subsequent ADC trigger (whether manual or automatic), all three of the ADC result register pairs will be set to the same read value.

#### ADC Triggering

Each ADC triggering will cause a reading of both the voltage and temperature. The ADC readings can be triggered manually or automatically:

- The CMD.ADC\_START bit can be set to manually trigger an ADC reading.
- The ADC can be configured to trigger automatically based off the number of counted pulse events in all enabled converters by configuring ADC\_CC\_CTRL.ADC\_INTERVAL. If ADC\_INTERVAL > 0, the rate of automatic ADC readings is determined by the number of counted pulse events (2<sup>(ADC\_INTERVAL + 3)</sup>). Note in certain scenarios (e.g., EM2 with very light loading) it is possible to have very long periods of time with few or no pulse events. For that reason, whenever ADC\_INTERVAL > 0, the ADC readings will be updated at a minimum period of four refresh cycles (approximately ~400 msec at room temperature), regardless of the number of counted pulse events. It is recommended to set ADC\_INTERVAL=7.
- If ADC\_CC\_CTRL.ADC\_INTERVAL = 0, no automatic ADC readings will occur.

Because the ADC has multiple uses (both internally and at the application level) and ADC readings consume very little power, it is recommended to always set ADC\_INTERVAL=7 to ensure that ADC readings are always triggered periodically automatically. Some of the uses of the ADC include the following:

- If BB\_CTRL2.BB\_IPK\_NOADJ=0, the ADC is used internally to to adjust the boost converter peak current as the battery voltage drops, providing a near-constant output load current over the entire battery range.
- The ADC is used to determine whether a Low Battery Fault (STATUS\_G.VDD\_LOW) has occurred. The threshold for a Low Battery Fault is set in ADC\_LIMITS.ADC\_V\_LIM.
- The battery voltage reading is used to determine the charge per pulse during Coulomb counting.
- The ADC temperature readings are used to optimize the internal bias refresh rate over temperature and to determine whether an Over Temperature Fault (STATUS\_G.TEMP\_FAULT) has occurred (where the threshold for the Over Temperature condition is set by ADC\_LIMITS.ADC\_T\_LIM).

If enabled (i.e., ADC\_CC\_CTRL.ADC\_INTERVAL > 0), the ADC will continue to take measurements in EM0 and EM2 energy modes. In EM4, the ADC will be automatically disabled and no measurement updates will occur.

#### **ADC Calculations**

To convert from the result register values to usable units:

- VDDB (mV) = ((VDD\_xxx\_MSN<<8) + VDD\_xxx\_LSBY) × 1.49
- VDDA (mV) = ((VDD\_xxx\_MSN<<8) + VDD\_xxx\_LSBY) × 1.01
- Temperature (C) = 40 + (convert\_from\_2s\_complement((TEMP\_MSN<<8) + TEMP\_LSBY) + 2) / 6.04236

#### 3.5 Memory

#### 3.5.1 OTP

The EFP01 has contains OTP memory that is programmed at the factory to load calibration constants and configuration defaults into the Registers. Any default configuration may be modified after power-up by overwriting the corresponding Register.

Additionally, any OTP address can be directly read through register accesses.

Refer to the OTP Definition section for more details and default OTP programming.

#### 3.5.2 Registers

The EFP01 is controlled and configured via access to its Registers. Register access is supported in all of EFP01's energy modes (i.e., EM0, EM2, and EM4).

Default configuration and calibration register values are automatically loaded from OTP at boot (see 7.2 OTP Defaults).

Refer to the Register Definitions section for more details.

#### 3.6 Communications and Other Digital Peripherals

#### 3.6.1 Inter-Integrated Circuit Interface (I<sup>2</sup>C)

The  $I^2C$  module provides an interface between the EFP01 and the host MCU. It is capable of operating as an  $I^2C$  slave only, with transmission rates from 10 kbit/s up to 5 Mbit/s, and can function in EM0, EM2, and EM4. The EFP01 uses a fixed  $I^2C$  address of 0x60.

The I<sup>2</sup>C module has internal pull ups on its SDA and SCL pins that are enabled automatically at startup. These internal pull ups can be disabled using the I2C\_PU bit in the I2C\_CTRL register.

In addition, the I<sup>2</sup>C module provides an optional, non-standard Direct Mode feature to allow fast transitions between Energy Modes (described in 3.3.1 Energy Mode Control). EFP01's internal pull ups are automatically disabled when Direct Mode is enabled.

**Note:** Direct Mode is primarily intended for applications where the EFP01 is the only device on the  $I^2C$  bus - other  $I^2C$  devices may not tolerate the non-standard  $I^2C$  states used by Direct Mode.

#### 3.6.2 Interrupt Output (IRQ)

The EFP01 has an open-drain Interrupt Output (IRQ) that can be used to notify the host processor. Out of reset, an internal pull-up will be enabled on the IRQ pin - this pull-up will always remain enabled and cannot be disabled.

An IRQ will be generated whenever both of the following conditions are true:

- · A status flag is set in either the STATUS\_G or STATUS\_V registers
- The flag's corresponding UNMASK bit in either the STATUS GM or STATUS VM registers is also set to one.

When an IRQ is generated, the IRQ pin will be driven low until any flags that are both unmasked and set are cleared.

By default, only the STATUS\_GM.OTP\_READ\_UNMASK bit is set, which results in an IRQ whenever the OTP is read. Because the OTP is read on every EFP01 power-up and/or reset, the host firmware can use this OTP\_READ flag and resulting IRQ as an indication that an unexpected reset condition has occurred on the EFP01, and that any post-startup configuration needs to be rewritten to its registers.

#### 3.7 System Protection

#### 3.7.1 Under-voltage Lockout (UVLO)

When the VDDB voltage falls below the UVLO trip point (consult Electrical Specifications table for the typical value), the EFP01 automatically transitions to an extremely low-power state to minimize power consumption. In this state, only the Power-On Reset (POR) is enabled.

#### 3.7.2 Power-on Reset (POR)

When the VDDB voltage rises above the Rising POR threshold (consult Electrical Specifications table), the EFP01 automatically loads its OTP programmed defaults into the corresponding registers, at which point any enabled converters will begin regulation. If the VDDB voltage falls below the Falling POR threshold, the EFP01 will go into reset and all outputs will be disabled.

#### 3.7.3 Over-Voltage Protection

By default in EM0 and EM2 modes, each output has overvoltage protection enabled. When the output voltage on a specific converter is more than ~180 mV higher than the programmed value, an internal ~2 mA load is enabled on the output until the overvoltage condition clears. This feature can be disabled on the VOB output by setting the BK\_CTRL0.BK\_DIS\_OV\_PROT bit.

In OPNs where DCDC B is providing an output that must stay between 1.1 V to 1.2 V, the coarse regulator cannot be enabled in EM4 (as the coarse LDO output can be much higher than 1.2 V). To ensure the supply voltage in EM4 does not increase beyond an acceptable level due to leakage, a simple voltage clamp can be enabled on the VOB output by setting the BK\_CTRL0.CLAMPB bit.

#### 3.7.4 Short Circuit Tolerance

The PFM operation of the DCDC converters along with the programmable peak current limit provide some inherent protection against an output short circuit. For the DCDC operating in buck or buck/boost configuration, any output short condition will result in that output dropping out of regulation, with a maximum output current that is approximately IPK\_BASE/2 (where IPK\_BASE is defined for DCDC B at 3.2.2.2 Peak Current Configuration and for DCDC A at 3.2.1.2 Peak Current Configuration).

Similarly, LDO C and LDO B under an output short condition will be limited to the configured maximum output current (as defined in 3.2.3.3 Maximum Output Current).

**Note:** Depending on the converter programming, an output short circuit condition for either the DCDC or the LDO output current may still result in an unacceptable rise in on-die temperature. To minimize on-die temperature rise, the PCB designer should maximize thermal connections from the package to the PCB ground planes to optimize heat flow from the package and minimize the Theta JA

**Note:** There is no inherent output short circuit protection for DCDC A when it is configured in wired boost mode (e.g., in the 4.1.4 Wired Boost Configuration, 4.1.5 Single-Cell Boost Configuration, or 4.1.6 Boost Bootstrap Configuration). A VOA output short-to-ground in one of these configurations will result in an uncontrolled battery discharge through the body diode in the boost powertrain PFET. The current in this case will be limited only by the system impedances (i.e., internal body diode resistance, the inductor resistance, and the battery internal resistance. Any desired short circuit protection for wired boost modes must be implemented in external circuitry.

Firmware can detect and manage an output short condition through the following mechanisms:

- An output short should cause the output to drop out of regulation, resulting in the corresponding VOx\_ISLOW flag being set in the STATUS\_V register
- In a worst case, where the output short current has resulted in excessive on-chip power dissapation, the TEMP\_FAULT flag in the STATUS\_G register will be set to indicate an over temperature condition.

It is recommended that firmware configure the STATUS\_GM and STATUS\_VM unmask bits at start-up to allow the above flags to generate an interrupt. Firmware can then respond appropriately to the VOx\_ISLOW and/or TEMP\_FAULT flags (e.g. by lowering the peak current or LDOx\_IGAIN setting, by increasing the inrush current limit, or by disabling the output altogether).

#### 3.8 Startup & Shutdown Behavior

#### 3.8.1 Startup Behavior

Once enabled, the EFP01's DCDC and LDO outputs will immediately begin switching to ramp up to the target output voltage without any soft-start mechanisms (besides the current limit, if enabled, for DCDC A or DCDC B.

#### 3.8.2 Shutdown Behavior

The output of all disabled DCDCs and LDOs will be held at a high-impedance state. Note that if an output was first enabled, and then disabled, the original output voltage may be retained by the output capacitor(s) for a long period of time (depending on output load current).

## 4. Typical Connection Diagrams

#### 4.1 Device Configurations

The EFP01's flexible configuration options support a wide variety of input supplies and output voltages.

Consult AN1187: EFP01 Hardware Design Considerations for additional information, including reference schematics and layout recommendations.

#### 4.1.1 Wired Buck Configuration

The wired buck configuration is targeted at batteries with a nominal voltage above 2.5V. In this mode, DCDC A bucks the supply voltage to a lower voltage.

- The wired buck configuration is suitable for a wide range of batteries and input supplies. For example:
- Single lithium thionyl chloride (Li/SOCI<sub>2</sub>) primary cell (3.0 to 3.65V)
- Single li-ion/li-polymer (typically LiCoO<sub>2</sub>) rechargeable batteries (2.7 to 4.35V)
- Single lithium iron phosphate (LiFePO<sub>4</sub>) rechargeable battery (2.5 to 3.65V)
- Line power / USB (≤ 5.5V)

Below are the supported operating mode settings for each converter in this configuration.

#### Table 4.1. Supported Operating Mode Settings

| Converter / LDO | Operating Mode Bitfield | Supported Modes                         |
|-----------------|-------------------------|-----------------------------------------|
| DCDC A          | BB_CTRL3.BB_MODE        | WiredBuck                               |
| DCDC B          | BK_CTRL1.BK_MODE        | Disabled, BuckOnly, BuckLDO, or LDOOnly |
| LDO C           | LDOC_CTRL.LDOC_ENA_SA   | Enabled or Disabled                     |

Typical power supply connections for a wired buck configuration are shown below.



Figure 4.1. Wired Buck Configuration

#### 4.1.2 Wired Buck with LDO C Configuration

The wired buck with LDO configuration is targeted at batteries with a nominal voltage above 2.5V where the input voltage may approach the buck converter output voltage. In this mode, DCDC A bucks the supply voltage to a lower voltage until the supply voltage approaches the VOA output voltage. At that point, the converter dynamically switches to use the LDO instead to power the VOA output. Note that in this mode, LDO C is wired in parallel with the VOA output, and thus not available as an independent LDO.

The wired buck with LDO configuration is suitable for a wide range of batteries and input supplies. For example:

- Single lithium (Li/MnO<sub>2</sub>) CR2032 coin-cells (1.8 to 3.2V)
- Single lithium thionyl chloride (Li/SOCl<sub>2</sub>) primary cell (3.0 to 3.65V)
- Single li-ion/li-polymer (typically LiCoO<sub>2</sub>) rechargeable batteries (2.7 to 4.35V)
- Single lithium iron phosphate (LiFePO<sub>4</sub>) rechargeable battery (2.5 to 3.65V)
- Line power / USB (≤ 5.5V)

Below are the supported operating mode settings for each converter in this configuration.

#### Table 4.2. Supported Operating Mode Settings

| Converter / LDO | Operating Mode Bitfield | Supported Modes                         |
|-----------------|-------------------------|-----------------------------------------|
| DCDC A          | BB_CTRL3.BB_MODE        | WiredBuckLDO                            |
| DCDC B          | BK_CTRL1.BK_MODE        | Disabled, BuckOnly, BuckLDO, or LDOOnly |
| LDO C           | LDOC_CTRL.LDOC_ENA_SA   | Disabled                                |

Typical power supply connections for a wired buck with LDO configuration are show in the following figure.



Figure 4.2. Wired Buck with LDO C Configuration

#### 4.1.3 Buck/Boost Configuration

The buck/boost configuration is suitable for applications where the battery voltage may be above or below the required VOA output voltage. Although very flexible, this configuration has worse efficiency than wired boost or wired buck configurations due to the losses in the additional power FETs required to support both modes of operation. Typical power supply connections for a buck/boost configuration are show in the following figure.

Below are the supported operating mode settings for each converter in this configuration.

#### Table 4.3. Supported Operating Mode Settings

| Converter / LDO | Operating Mode Bitfield | Supported Modes                                                                   |
|-----------------|-------------------------|-----------------------------------------------------------------------------------|
| DCDC A          | BB_CTRL3.BB_MODE        | Autonomous (ForceBuck, ForceBoost, ForceNTM can be used in special circumstances) |
| DCDC B          | BK_CTRL1.BK_MODE        | Disabled, BuckOnly, BuckLDO, or LDOOnly                                           |
| LDO C           | LDOC_CTRL.LDOC_ENA_SA   | Enabled or Disabled                                                               |



Figure 4.3. Buck/Boost Configuration

#### 4.1.4 Wired Boost Configuration

Wired boost configuration is suitable for a wide range of batteries. For example:

- Dual alkaline, zinc-carbon or lithium iron-disulphide (Li/FeS2) primary cells, or NiMH/NiCd rechargeable cells (1.6 to 3.6V)
- Single lithium primary Li/MnO<sub>2</sub> cells (1.8 to 3.2V)
- Single lithium iron phosphate (LiFePO<sub>4</sub>) rechargeable battery (2.5 to 3.65V)

Below are the supported operating mode settings for each converter in this configuration.

#### Table 4.4. Supported Operating Mode Settings

| Converter / LDO | Operating Mode Bitfield | Supported Modes                         |
|-----------------|-------------------------|-----------------------------------------|
| DCDC A          | BB_CTRL3.BB_MODE        | WiredBoost                              |
| DCDC B          | BK_CTRL1.BK_MODE        | Disabled, BuckOnly, BuckLDO, or LDOOnly |
| LDO C           | LDOC_CTRL.LDOC_ENA_SA   | Enabled or Disabled                     |

In the wired boost configuration, up to 3 outputs are available. Typical power supply connections for a wired boost configuration are shown below.



Figure 4.4. Wired Boost Configuration

#### 4.1.5 Single-Cell Boost Configuration

The single-cell boost configuration is a variant of the wired boost configuration intended primarily to support use-cases where the battery nominal voltage may be below the VDDB pin minimum voltage (1.8 V) at startup. In this configuration, the EFP01 uses low-voltage supply circuitry powered from the VDDA pin at startup to generate a voltage output on the VOA supply sufficient to meet the VDDB minimum supply input requirement. After startup, and once the VDDB voltage is above its supply minimum voltage, standard boost operation resumes. Note that this configuration requires connecting VDDB to VOA on the printed circuit board.

Single-cell boost configuration is suitable for the following:

Single alkaline (Zn/MnO<sub>2</sub>), zinc-carbon or lithium iron-disulphide (Li/FeS<sub>2</sub>) primary cells, or NiMH/NiCd rechargeable cells (0.8 to 1.8 V)

Below are the supported operating mode settings for each converter in this configuration.

#### Table 4.5. Supported Operating Mode Settings

| Converter / LDO | Operating Mode Bitfield | Supported Modes                              |
|-----------------|-------------------------|----------------------------------------------|
| DCDC A          | BB_CTRL3.BB_MODE        | WiredBoost                                   |
| DCDC B          | BK_CTRL1.BK_MODE        | Disabled, BuckOnly, BuckLDO, or LDOOn-<br>ly |
| LDO C           | LDOC_CTRL.LDOC_ENA_SA   | Enabled or Disabled                          |

In the single-cell boost configuration, up to 3 outputs are available. Typical power supply connections for a single-cell boost configuration are shown below.



Figure 4.5. Single-Cell Boost Configuration

#### 4.1.6 Boost Bootstrap Configuration

The boost bootstrap configuration is a variant of the wired boost configuration intended primarily to support high impedance batteries (e.g., CR2032 lithium coin cells). In this mode, DCDC A is configured in wired boost with the VOA output voltage set to a high value (e.g., 5.2 V), which in turn is used to supply the VDDB input to DCDC B and LDO C.

DCDC A's inrush current limiting can be enabled in this mode to reduce the impact of the battery internal impedance. However, due to the reduced current, the VOA output is poorly regulated and is expected to droop under heavy load. To compensate, a larger reservoir output capacitor ( $\geq$  68 µF) is used to help maintain the VOA output (the actual VOA output capacitor size may need to be adjusted based on the peak output currents and duty-cycle of the specific application).

The boost bootstrap configuration is suitable for:

- Single lithium (Li/MnO<sub>2</sub>) CR2032 coin-cells (1.8 to 3.2 V)
- Dual alkaline, zinc-carbon or lithium iron-disulphide (Li/FeS<sub>2</sub>) primary cells, or NiMH/NiCd rechargeable cells (1.6 to 3.6 V)
- Single lithium iron phosphate (LiFePO<sub>4</sub>) rechargeable battery (2.5 to 3.65 V)

Below are the supported operating mode settings for each converter in this configuration.

#### Table 4.6. Supported Operating Mode Settings

| Converter / LDO | Operating Mode Bitfield | Supported Modes                         |
|-----------------|-------------------------|-----------------------------------------|
| DCDC A          | BB_CTRL3.BB_MODE        | WiredBoost                              |
| DCDC B          | BK_CTRL1.BK_MODE        | Disabled, BuckOnly, BuckLDO, or LDOOnly |
| LDO C           | LDOC_CTRL.LDOC_ENA_SA   | Enabled or Disabled                     |

Typical power supply connections for the boost bootstrap configuration are shown below.



Figure 4.6. Boost Bootstrap Configuration

## 5. Electrical Specifications

#### 5.1 Electrical Characteristics

Unless stated otherwise, all electrical parameters in all tables are specified under the following conditions:

- Typical values are based on T<sub>J</sub> = 25 °C and V<sub>DDB</sub> = V<sub>IO</sub> = 3.3 V and VOA = VOB = VOC = 1.8 V, by production test and/or technology characterization.
- Unless stated otherwise, minimum and maximum values represent the worst conditions across supply voltage, process variation, and operating temperature.
- Energy mode (EM0/EM2/EM4) programming is defined in Table 3.8 Energy Modes Overview on page 20
  - EM0: BIAS\_SW.BIAS0=7, EM\_CRSREG\_CTRL.EM\_STSEL=0
  - EM2: BIAS\_SW.BIAS2=1, EM\_CRSREG\_CTRL.EM\_STSEL=2
  - EM4: EM\_CRSREG\_CTRL.EM\_STSEL=3
- Test board components:
  - L<sub>DCDC</sub> = 2.2 µH (Samsung CIG22H2R2MAE)
  - $C_{IN} = C_{OUT} = 10 \ \mu F$  (Murata GRM31CR71A106KA01)

#### 5.1.1 Absolute Maximum Ratings

Stresses above those listed below may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at https://www.silabs.com/about-us/corporate-responsibility/commitment-to-quality.

| Parameter                                                                                    | Symbol                | Test Condition                                         | Min  | Тур | Max                   | Unit |
|----------------------------------------------------------------------------------------------|-----------------------|--------------------------------------------------------|------|-----|-----------------------|------|
| Storage temperature range                                                                    | T <sub>STG</sub>      |                                                        | -50  | _   | 150                   | °C   |
| DC voltage on input supply pins VDDA <sup>1</sup>                                            | V <sub>VDDA</sub>     |                                                        | -0.3 | -   | 2.0                   | V    |
| DC voltage on input supply pins VDDB <sup>1</sup>                                            | V <sub>VDDB_DC</sub>  |                                                        | -0.3 | -   | 5.5                   | V    |
| Transient voltage on input supply pin VDDB <sup>1</sup>                                      | V <sub>VDDB_TRN</sub> | t < 30 μs, duty cycle < 0.01%                          | -    | -   | 6.5                   | V    |
| DC voltage connected<br>through inductor to LA2 pin<br>in boost configurations. <sup>1</sup> | V <sub>VBOOST</sub>   |                                                        | -0.3 | -   | 5.5                   | V    |
| DC voltage on VIO supply pin                                                                 | V <sub>VIO</sub>      |                                                        | -0.3 | _   | 5.5                   | V    |
| DC voltage on any I/O pin                                                                    | V <sub>DIGPIN</sub>   |                                                        | -0.3 | _   | V <sub>VIO</sub> +0.3 | V    |
| On-chip power dissipation <sup>2</sup>                                                       | P <sub>DIS</sub>      | 2-layer PCB, THETA_JA = 81.2<br>°C/W, Tambient = 25 °C | _    | _   | 923                   | mW   |
|                                                                                              |                       | 4-layer PCB, THETA_JA = 66.0<br>°C/W, Tambient = 25 °C | _    | _   | 1136                  | mW   |
| Operating Junction tempera-<br>ture                                                          | TJ                    | -G grade devices                                       | -40  | _   | 105                   | °C   |

#### Table 5.1. Absolute Maximum Ratings

#### Note:

1. Note that there is no reverse battery insertion protection implemented on-chip. Applications that may be susceptible to a reverse battery insertion should incorporate external protection circuitry.

2. Max on-chip power dissipation is given by: Pmax = (100 °C - Tambient) / THETAja

#### 5.1.2 Thermal Characteristics

| Parameter                                                                | Symbol              | Test Condition                               | Min | Тур  | Max | Unit |
|--------------------------------------------------------------------------|---------------------|----------------------------------------------|-----|------|-----|------|
| Thermal impedance, junc-                                                 | THETA <sub>JA</sub> | 2 layer PCB, Natural Convection <sup>1</sup> | —   | 81.2 | —   | °C/W |
| tion-to-ambient QFN20<br>(3x3mm)                                         |                     | 4 layer PCB, Natural Convection <sup>1</sup> | _   | 66.0 | _   | °C/W |
| Thermal impedance, junc-                                                 | THETA <sub>JB</sub> | 2 layer PCB, Natural Convection <sup>1</sup> | _   | 37.9 |     | °C/W |
| tion-to-board QFN20<br>(3x3mm)                                           |                     | 4 layer PCB, Natural Convection <sup>1</sup> | _   | 27   | _   | °C/W |
| Thermal impedance, junc-<br>tion-to-case QFN20 (3x3mm)                   | THETA <sub>JC</sub> | 2 layer PCB, Natural Convection <sup>1</sup> | _   | 46.5 |     | °C/W |
|                                                                          |                     | 4 layer PCB, Natural Convection <sup>1</sup> | _   | 34.6 |     | °C/W |
| Junction-to-top thermal char-<br>acterization parameter<br>QFN20 (3x3mm) | PSI <sub>JT</sub>   | 2 layer PCB, Natural Convection <sup>1</sup> | _   | 2.6  | _   | °C/W |
|                                                                          |                     | 4 layer PCB, Natural Convection <sup>1</sup> | _   | 1.9  | _   | °C/W |
| Junction-to-bottom thermal characterization parameter QFN20 (3x3mm)      | PSI <sub>JB</sub>   | 2 layer PCB, Natural Convection <sup>1</sup> | _   | 39.1 |     | °C/W |
|                                                                          |                     | 4 layer PCB, Natural Convection <sup>1</sup> | _   | 26.7 |     | °C/W |

#### Table 5.2. Thermal Characteristic

#### Note:

1. Measured according to JEDEC standard JESD51-2A Integrated Circuit Thermal Test Method Environmental Conditions - Natural Convection (Still Air).

#### 5.1.3 General Operating Conditions

#### 5.1.3.1 Power Supply Dependencies

Due to on-chip circuitry (e.g., diodes), some device power supply pins have a dependent relationship with other power supply pins. These internal relationships between the external voltages applied to the various device supply pins are defined below. Exceeding the below constraints can result in damage to the device and/or increased current draw.

- VDDB, VDDA, VBOOST (where VBOOST is the voltage applied to the inductor attached to the LA2 pin in boost configurations): No
  dependency with each other.
- VIO: If the EFP01 is powered on (i.e., VDDB and/or VDDA powered), VIO should also be powered. When VIO is unpowered, the system may see several hundred microamps of leakage current.

# 5.1.3.2 General Operating Conditions

| Parameter                                                                                                | Symbol               | Test Condition                                                                                                                                                                                                                                | Min | Тур  | Max     | Unit |
|----------------------------------------------------------------------------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|---------|------|
| Operating junction tempera-<br>ture                                                                      | TJ                   | -G grade devices                                                                                                                                                                                                                              | -40 | _    | 100     | °C   |
| VIO input voltage range                                                                                  | VIO <sub>IN</sub>    |                                                                                                                                                                                                                                               | 1.7 | _    | 5.5     | V    |
| Quiescent current into VDDA                                                                              | I <sub>Q_VDDA</sub>  | EM0, VDDA=1.8V                                                                                                                                                                                                                                | _   | 24   | 670     | nA   |
| pin                                                                                                      |                      | EM2, VDDA=1.8V                                                                                                                                                                                                                                |     | 24   | 670     | nA   |
| Quiescent current into VDDB pin <sup>1</sup>                                                             | I <sub>Q_VDDB</sub>  | EM4, all coarse regulators ena-<br>bled                                                                                                                                                                                                       | _   | 57   | 2060    | nA   |
|                                                                                                          |                      | EM0, 1 output enabled                                                                                                                                                                                                                         | _   | 800  | 13080   | nA   |
|                                                                                                          |                      | EM2, 1 output enabled                                                                                                                                                                                                                         | _   | 300  | 12140   | nA   |
|                                                                                                          |                      | EM0, 2 outputs enabled                                                                                                                                                                                                                        | _   | 1400 | 16450   | nA   |
|                                                                                                          |                      | EM2, 2 outputs enabled                                                                                                                                                                                                                        | _   | 425  | 14820   | nA   |
|                                                                                                          |                      | EM0, 3 outputs enabled                                                                                                                                                                                                                        | _   | 2000 | 16940   | nA   |
|                                                                                                          |                      | EM2, 3 outputs enabled                                                                                                                                                                                                                        | _   | 525  | 15080   | nA   |
| Bootup time from VDDB ris-<br>ing above POR threshold un-<br>til device ready to receive<br>I2C commands | T <sub>BOOT</sub>    |                                                                                                                                                                                                                                               | _   | 1200 | _       | μs   |
| Time from EM2 to EM0                                                                                     | T <sub>EM2_EM0</sub> | Time from EM2 exit until DCDC<br>enters EM0 mode (i.e, EM0 BIAS,<br>IPK, and voltage target settings<br>are applied, but the output voltage<br>target may still be transitioning if<br>there was a voltage target change<br>from EM2 to EM0). | _   | 0.2  | _       | μs   |
|                                                                                                          |                      | Time from EM2 exit until DCDC<br>enters EM0 mode and EM0 output<br>target voltage is reached. Buck<br>Mode, Cout=2.2uF,<br>VOB_EM2=1.0V,<br>VOB_EM0=1.2V, BK_IPK=16,<br>VDDB=3.0V                                                             | _   | 4    | _       | μs   |
| Time from EM4 to EM2                                                                                     | T <sub>EM4_EM2</sub> | Time from EM4 exit until until<br>DCDC begins switching in EM2<br>mode. During this period, no addi-<br>tional load should be applied to<br>the DCDC output                                                                                   | _   | 50   | _       | μs   |
|                                                                                                          |                      | Time from EM4 exit until DCDC<br>begins switching in EM2 mode<br>and output target voltage is<br>reached. Buck Mode, Cout=10uF,<br>VDDB=3.0V, VOA_V=2.8V,<br>BB_IPK_EM2=4                                                                     | _   | 125  | _       | μs   |
| Digital IO internal pull-up re-<br>sistor                                                                | R <sub>PU</sub>      | I2C SDA, I2C SCL, and IRQn                                                                                                                                                                                                                    | —   | 3.7  | -       | kΩ   |
| Digital output low voltage                                                                               | V <sub>OL</sub>      |                                                                                                                                                                                                                                               | _   | _    | VIO*0.3 | V    |

### Table 5.3. General Operating Conditions

| Parameter                                                                       | Symbol                          | Test Condition                                | Min     | Тур    | Max     | Unit |
|---------------------------------------------------------------------------------|---------------------------------|-----------------------------------------------|---------|--------|---------|------|
| Digital input low voltage                                                       | V <sub>IL</sub>                 |                                               | —       |        | VIO*0.3 | V    |
| Digital input high voltage                                                      | VIH                             |                                               | VIO*0.7 |        | _       | V    |
| I2C interface clock frequency                                                   | I2C <sub>CLOCK</sub>            | I2C SDA and I2C SCL, CLOAD $\leq$ 25pF        | _       | 100    | 1000    | kHz  |
| Nominal input capacitor <sup>2</sup>                                            | C <sub>IN</sub>                 | VDDA / VDDB / VBOOST inputs,<br>25% tolerance | 4.7     | 10     | _       | μF   |
| Nominal output capacitor <sup>2</sup>                                           | C <sub>OUT</sub>                | VOA / VOB / VOC outputs, 25% tolerance        | 2.2     | 10     | _       | μF   |
| VDDB internal measurement accuracy                                              | VDDB <sub>MEAS_ACC</sub>        |                                               | _       | -0.112 |         | LSB  |
| VDDA internal measurement accuracy                                              | VDDA <sub>MEAS_ACC</sub>        |                                               | —       | -0.02  |         | LSB  |
| Temperature measurement accuracy                                                | TEMP <sub>MEAS_ACC</sub>        |                                               | _       | +/- 10 |         | °C   |
| ADC measurement conver-<br>sion time for one voltage and one temperature sample | T <sub>MEAS</sub>               |                                               |         | 18.6   | _       | μs   |
| Power-on reset threshold, rising                                                | V <sub>POR_THR_RIS</sub>        |                                               | _       | _      | 1.702   | V    |
| Power-on reset threshold, falling                                               | VPOR_THR_FAL                    |                                               | 1.58    | _      | 1.68    | V    |
| Under-voltage lockout threshold                                                 | V <sub>UVLO_THR</sub>           |                                               | _       | 1.2    |         | V    |
| VDDB current when VDDB < UVLO threshold                                         | I <sub>UVLO</sub>               | VDDB = 1.0V                                   | —       | 24     |         | nA   |
| On resistance of DCDC A buck powertrain NMOS FET <sup>3</sup>                   | RDS <sub>A_BUCK_NM</sub><br>os  | VDDB = 3.3V                                   | _       | 0.271  | 1.07    | Ω    |
| On resistance of DCDC A buck powertrain PMOS FET <sup>3</sup>                   | RDS <sub>A_BUCK_PM</sub><br>os  | VDDB = 3.3V                                   | _       | 0.150  | 0.676   | Ω    |
| On resistance of DCDC A boost powertrain NMOS FET <sup>3</sup>                  | RDS <sub>A_BOOST_N</sub><br>MOS | VDDB = VOA = 3.3V                             | _       | 0.140  | 0.450   | Ω    |
| On resistance of DCDC A boost powertrain PMOS FET <sup>3</sup>                  | RDS <sub>A_BOOST_P</sub><br>MOS | VDDB = VOA = 3.3V                             | _       | 0.172  | 0.645   | Ω    |
| On resistance of DCDC B buck powertrain NMOS FET <sup>3</sup>                   | RDS <sub>B_BUCK_NM</sub><br>os  | VDDB = 3.3V                                   | _       | 0.203  | 0.783   | Ω    |
| On resistance of DCDC B buck powertrain PMOS FET <sup>3</sup>                   | RDS <sub>B_BUCK_PM</sub>        | VDDB = 3.3V                                   | _       | 0.294  | 1.26    | Ω    |
| On resistance of LDO B in                                                       | RDS <sub>B_LDO_BYP</sub>        | VDDB = 3.0V                                   | —       | 0.778  | 1.32    | Ω    |
| bypass mode <sup>3</sup>                                                        |                                 | VDDB = 1.8V                                   | _       | 1.19   | 1.96    | Ω    |
| On resistance of LDO C in                                                       | RDS <sub>C_LDO_BYP</sub>        | VDDB = 3.0V                                   |         | 0.76   | 1.32    | Ω    |
| bypass mode <sup>3</sup>                                                        |                                 | VDDB = 1.8V                                   |         | 1.19   | 1.96    | Ω    |

| Parameter                                | Symbol             | Test Condition | Min | Тур  | Max  | Unit |
|------------------------------------------|--------------------|----------------|-----|------|------|------|
| On resistance of VOA switch <sup>3</sup> | RDS <sub>VSW</sub> | VDDB = 3.0V    | _   | 1.38 | 2.91 | Ω    |
|                                          |                    | VDDB = 1.8V    | _   | 2.2  | 4.14 | Ω    |

- 1. In boost bootstrap and single-cell boost configurations, the VDDB input is attached to the VOA output. Therefore, the quiescent current at the battery will be the VDDB quiescent current as seen through the DCDC A conversion.
- 2. The system designer should consult the characteristic specs of the capacitor used to ensure its capacitance value stays within the specified bounds across temperature and DC bias.
- 3. Maximum values guaranteed by characterization.

### 5.1.3.3 EFP0104

Unless stated otherwise, all parameters in the EFP0104 electrical specifications tables are specified under the following conditions:

- VDDB=3.3 V
- VDDA=GND
- VOA=VOC=1.8 V
- VOB=1.2 V
- VIO=1.8 V

| Parameter                              | Symbol                   | Test Condition                                                                                                                                       | Min | Тур   | Max  | Unit  |
|----------------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------|-------|
| Allowed programmable peak              | IPK <sub>ADJ_RANGE</sub> | Buck, EM0, BB_IPK setting                                                                                                                            | 0   | —     | 31   |       |
| current setting                        |                          | Buck, EM2, BB_IPK_EM2 setting                                                                                                                        | 0   | _     | 7    |       |
| VDDB input voltage range               | V <sub>VDDB</sub>        | Wired buck / wired buck with<br>LDO, input supply connected to<br>VDDB pin                                                                           | 1.8 | _     | 5.5  | V     |
| VDDA input voltage range               | V <sub>VDDA</sub>        | Low-voltage circuitry unused                                                                                                                         | _   | GND   | _    | V     |
| Output programmable volt-<br>age range | V <sub>VOA</sub>         | DCDC enabled, EFP0104                                                                                                                                | 1.7 | _     | 5.2  | V     |
| Output load current <sup>1</sup>       | ILOAD_MAX                | Wired buck, BB_IPK = 31, EM0,<br>VDDB - VOA > 660 mV,<br>TON_MAX=7 <sup>2</sup> , <sup>3</sup>                                                       | 150 | _     | _    | mA    |
|                                        |                          | Wired buck, BB_IPK_EM2 = 7,<br>EM2, VDDB - VOA > 660 mV,<br>TON_MAX = $7^{2}$ , <sup>3</sup>                                                         | 20  | _     | _    | mA    |
|                                        |                          | Wired buck w/LDO, VOC in paral-<br>lel with VOA, EM0, LDOC_IGAIN<br>= 15, BB_IPK = 31, VDDB - VOA<br>> 365 mV, TON_MAX=7 <sup>2</sup> , <sup>3</sup> | 150 | _     | _    | mA    |
|                                        |                          | Wired buck w/LDO, VOC in paral-<br>lel with VOA, EM2, LDOC_IGAIN<br>= 15, BB_IPK = 7, VDDB - VOA ><br>365 mV, TON_MAX=7 <sup>2</sup> , <sup>3</sup>  | 20  | _     | _    | mA    |
| Output voltage accuracy                | V <sub>VOA_ACC</sub>     | EM0, 1.8V ≤ VOA < 5.0V, BB_IPK<br>= 10, ILOAD = 25 mA <sup>3</sup>                                                                                   | _   | 1.41  | 77.6 | mV    |
|                                        |                          | EM2, 1.8V ≤ VOA < 5.0V, BB_IPK<br>= 10, ILOAD = 25 mA <sup>3</sup>                                                                                   | _   | 6.8   | 94.7 | mV    |
|                                        |                          | VOC in parallel with VOA, LDO<br>mode, EM0, VOC $\ge$ 1.8V, ILOAD<br>= 25 mA <sup>3</sup>                                                            | _   | -1.8  | 48.7 | mV    |
|                                        |                          | VOC in parallel with VOA, LDO<br>mode, EM2, VOC $\ge$ 1.8V, ILOAD<br>= 25 mA <sup>3</sup>                                                            | _   | 6.6   | 69.8 | mV    |
| Load Transient                         | VVOA_LOADPULL            | Buck mode, Load changes be-<br>tween 10 and 80 mA <sup>3</sup>                                                                                       | _   | 3.32  | _    | mV    |
|                                        |                          | VOC in parallel with VOA, LDO mode, Load changes between 10 and 80 mA <sup>3</sup>                                                                   | _   | 0.774 | _    | mV    |
| DC line regulation                     | LINE <sub>REG</sub>      | Buck mode <sup>3</sup>                                                                                                                               | _   | 1.40  | -    | mV/V  |
|                                        |                          | VOC in parallel with VOA, LDO mode, <sup>3</sup>                                                                                                     | _   | 2.6   | _    | mV/V  |
| DC load regulation                     | LOAD <sub>REG</sub>      | Buck mode <sup>3</sup>                                                                                                                               | _   | 0.07  | -    | mV/mA |
|                                        |                          | VOC in parallel with VOA, LDO mode, <sup>3</sup>                                                                                                     | _   | 0.13  | -    | mV/mA |

# Table 5.4. EFP0104 VOA/VOC Output

| Parameter                                                                            | Symbol                  | Test Condition                                                           | Min  | Тур | Мах                | Unit |
|--------------------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------|------|-----|--------------------|------|
| Output voltage range,<br>Coarse Regulator enabled                                    | V <sub>VOA_COARSE</sub> | EM4, 0uA < ILOAD < 100uA                                                 | 1.69 | _   | MIN(3.40,<br>VDDB) | V    |
| Output load current, Coarse<br>Regulator enabled                                     | ILOAD_COARSE            | EM4, VOA output within V_VOA_COARSE range                                | —    | _   | 100                | μA   |
| Nominal inductor, 20% toler-<br>ance                                                 | L <sub>DCDCA</sub>      | Wired buck configuration, VDDB -<br>VOA > 3.0V                           | _    | 3.3 |                    | μH   |
|                                                                                      |                         | Wired buck configuration, VDDB -<br>VOA ≤ 3.0V                           | _    | 2.2 | -                  | μH   |
| Startup time from output en-<br>abled to output within 1% of<br>final target voltage | T <sub>START</sub>      | Wired buck / wired buck with LDO<br>(VOA), BB_IPK = 18, ILOAD = 10<br>mA | _    | 247 | -                  | μs   |

1. Maximum output load current is determined by first measuring the output voltage with a 5mA load. Maximum output load is the the maximum load at which measured output voltage is no lower than 50mV from the original 5mA load measured voltage.

2. With less than 660 mV of headroom in buck mode, Ton will be limited and the desired peak current can never be reached, resulting in a reduction in output load current. BB\_TON\_MAX = 7 (2030ns) supports the lowest headroom.

3. Specifications assume minimum headroom requirement has been met if (i.e., VDDB - VOA > 660mV, if operating in buck DCDC mode, or VDDB - VOA > 365mV, if operating in LDO mode).

| Parameter                                                                            | Symbol                    | Test Condition                                                                                                                         | Min  | Тур   | Max                | Unit  |
|--------------------------------------------------------------------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------|-------|--------------------|-------|
| VDDB Input voltage range                                                             | V <sub>VDDB</sub>         |                                                                                                                                        | 1.8  | _     | 5.5                | V     |
| Output programmable volt-<br>age range                                               | V <sub>VOB</sub>          | DCDC Enabled                                                                                                                           | 0.8  | _     | 1.26               | V     |
| Output load current <sup>1</sup>                                                     | ILOAD_MAX                 | Buck-only, BK_IPK = 31, EM0,<br>VDDB - VOB > 660mV,<br>TON_MAX = $7^{2,3,4}$                                                           | 141  | _     | -                  | mA    |
|                                                                                      |                           | Buck-only, BK_IPK_EM2 = 7,<br>EM2, VDDB - VOB > 660 mV,<br>TON_MAX = $7^{2,3,4}$                                                       | 20   | _     | -                  | mA    |
|                                                                                      |                           | Buck w/LDO, BK_IPK = 31,<br>LDOB_IGAIN = 15, EM0, VDDB -<br>VOB > 365 mV, TON_MAX =<br>7 <sup>2</sup> , <sup>3</sup> , <sup>4</sup>    | 150  | _     | -                  | mA    |
|                                                                                      |                           | Buck w/LDO, BK_IPK_EM2 = 7,<br>LDOB_IGAIN = 15, EM2, VDDB -<br>VOB > 365 mV, TON_MAX =<br>7 <sup>2</sup> , <sup>3</sup> , <sup>4</sup> | 20   | _     | -                  | mA    |
|                                                                                      |                           | LDO-only, LDOB_IGAIN = 15,<br>EM0, VDDB - VOB > 365 mV <sup>3</sup> , <sup>4</sup>                                                     | 150  | 150 — | _                  | mA    |
|                                                                                      |                           | LDO-only, LDOB_IGAIN = 15,<br>EM2, VDDB - VOB > 365 mV <sup>3</sup> , <sup>4</sup>                                                     | 20   | _     | _                  | mA    |
| Output voltage accuracy                                                              | V <sub>VOB_ACC</sub>      | EM0, VOB = 1.1V, ILOAD = 25<br>mA <sup>3</sup>                                                                                         | _    | -0.6  | 14.7               | mV    |
|                                                                                      |                           | EM2, VOB = 1.1V, ILOAD = 25<br>mA <sup>3</sup>                                                                                         | _    | 4.1   | 17.9               | mV    |
| Load transient                                                                       | V <sub>VOB_LOADPULL</sub> | Buck-only, ILOAD changes be-<br>tween 10 and 80 mA <sup>3</sup>                                                                        | _    | 0.454 | _                  | mV    |
|                                                                                      |                           | Buck with LDO in parallel, ILOAD changes between 10 and 80 mA <sup>3</sup>                                                             |      | 2.339 | _                  | mV    |
| DC line regulation                                                                   | LINE <sub>REG</sub>       | Buck-only or Buck w/LDO <sup>3</sup>                                                                                                   | _    | 1.76  | _                  | mV/V  |
|                                                                                      |                           | LDO mode <sup>3</sup>                                                                                                                  | _    | 1.32  | -                  | mV/V  |
| DC load regulation                                                                   | LOAD <sub>REG</sub>       | Buck-only or Buck w/LDO <sup>3</sup>                                                                                                   | _    | 0.07  | _                  | mV/mA |
|                                                                                      |                           | LDO mode <sup>3</sup>                                                                                                                  | _    | 0.116 | _                  | mV/mA |
| Output voltage range, coarse regulator enabled <sup>5</sup>                          | V <sub>VOB_COARSE</sub>   | EM4, 0uA < ILOAD < 100uA                                                                                                               | 1.69 | _     | MIN(3.40,<br>VDDB) | V     |
| Output load current, coarse regulator enabled <sup>5</sup>                           | ILOAD_COARSE              | EM4, VOB output within V_VOB_COARSE range                                                                                              | _    | _     | 100                | μA    |
| Nominal inductor (20% Tol-                                                           | L <sub>DCDCB</sub>        | VDDB - VOB > 3.0V                                                                                                                      | _    | 3.3   | -                  | μH    |
| erance)                                                                              |                           | VDDB - VOB ≤ 3.0V                                                                                                                      | _    | 2.2   | -                  | μH    |
| Startup time from output en-<br>abled to output within 1% of<br>final target voltage | T <sub>START</sub>        | Wired buck / wired buck with LDO<br>(VOB), BK_IPK = 18, ILOAD = 10<br>mA                                                               | _    | 193   | _                  | μs    |

# Table 5.5. EFP0104 VOB Output

| Parameter | Symbol | Test Condition | Min | Тур | Max | Unit |
|-----------|--------|----------------|-----|-----|-----|------|
| Note:     |        |                |     |     |     |      |

- 1. Maximum output load current is determined by first measuring the output voltage with a 5mA load. Maximum output load is the the maximum load at which measured output voltage is no lower than 50mV from the original 5mA load measured voltage.
- 2. With less than 660 mV of headroom in buck mode, Ton will be limited and the desired peak current can never be reached, resulting in a reduction in output load current. BK\_TON\_MAX = 7 (2030ns) supports the lowest headroom.
- 3. Specifications assume minimum headroom requirement has been met if (i.e., VDDB VOB > 660mV, if operating in buck DCDC mode, or VDDB VOB > 365mV, if operating in LDO mode).
- 4. In configurations where the VDDB input is powered by the VOA output (e.g., Single-Cell Boost, Boost Bootstrap), the maximum output current of LDO C will also be limited by the maximum output current of the VOA converter.
- 5. For the EFP0104/EFP0108 variants, VOB is expected to drive an output in the range of 1.1V to 1.2V. Because of this, the VOB coarse regulator is disabled in hardware (setting the enable bit has no effect). In addition, if the coarse regulator bypass is enabled on these variants, it will not affect the VOB output.

### 5.1.3.4 EFP0108

Unless stated otherwise, all parameters in the EFP0108 electrical specifications tables are specified under the following conditions:

- VBOOST=VDDA=1.5V
- VOA=VDDB=3.0V
- VOB=1.2V
- VOC=1.8V
- VIO=3.0V
- BB\_IPK=10, BB\_IPK\_NOADJ=0, BB\_IRI\_CON=0, BB\_IPK\_BOOST=0

Note: VBOOST is the voltage applied to the inductor attached to the LA2 pin in Boost modes

| Parameter                                 | Symbol                   | Test Condition                                                                      | Min  | Тур   | Max  | Unit  |
|-------------------------------------------|--------------------------|-------------------------------------------------------------------------------------|------|-------|------|-------|
| Allowed programmable peak current setting | IPK <sub>ADJ_RANGE</sub> | Wired boost, EM0, VOA ≤ 3.3V,<br>BB_IPK setting                                     | 0    | _     | 31   |       |
|                                           |                          | Wired boost, EM2, VOA ≤ 3.3V,<br>BB_IPK_EM2 setting                                 | 0    | _     | 7    |       |
| VBOOST input voltage range <sup>1</sup>   | V <sub>VBOOST</sub>      | EFP0108                                                                             | 0.8  | _     | 1.8  | V     |
| VDDA input voltage range                  | V <sub>VDDA</sub>        | Single-cell boost (at startup), input supply connected to VDDA pin                  | 0.85 | _     | 1.8  | V     |
|                                           |                          | Single-cell boost (after startup),<br>Input supply connected to VDDA<br>pin         | 0.80 | -     | 1.8  | V     |
| Output programmable volt-<br>age range    | V <sub>VOA</sub>         | DCDC enabled, EFP0108                                                               | 1.7  | _     | 3.3  | V     |
| Output load current <sup>2</sup>          | I <sub>LOAD_MAX</sub>    | Single-cell boost, BB_IPK = 31,<br>EM0, 0.8V < = VDDA/VBOOST ≤<br>1.8V, VOA=1.8V    | 31.7 | -     | _    | mA    |
|                                           |                          | Single-cell boost, BB_IPK_EM2 =<br>2, EM2, 0.8V < = VDDA/VBOOST<br>≤ 1.8V, VOA=1.8V | 20   | -     | _    | mA    |
|                                           |                          | Single-cell boost, BB_IPK = 31,<br>EM0, 1.0V < = VDDA/VBOOST ≤<br>1.8V, VOA=1.8V    | 59.6 | -     | _    | mA    |
|                                           |                          | Single-cell boost, BB_IPK_EM2 =<br>2, EM2, 1.0V < = VDDA/VBOOST<br>≤ 1.8V, VOA=1.8V | 20   | -     | _    | mA    |
|                                           |                          | Single-cell boost, BB_IPK = 31,<br>EM0, 0.8V < = VDDA/VBOOST ≤<br>1.8V, VOA=3.0V    | 26.4 | -     | _    | mA    |
|                                           |                          | Single-cell boost, BB_IPK_EM2 =<br>2, EM2, 0.8V < = VDDA/VBOOST<br>≤ 1.8V, VOA=3.0V | 20   | -     | _    | mA    |
|                                           |                          | Single-cell boost, BB_IPK = 31,<br>EM0, 1.0V < = VDDA/VBOOST ≤<br>1.8V, VOA=3.0V    | 43.7 | -     | _    | mA    |
|                                           |                          | Single-cell boost, BB_IPK_EM2 =<br>2, EM2, 1.0V < = VDDA/VBOOST<br>≤ 1.8V, VOA=3.0V | 20   | -     |      | mA    |
| Output voltage accuracy                   | V <sub>VOA_ACC</sub>     | Boost mode, EM0, 1.8V ≤ VOA ≤<br>3.3V, BB_IPK = 10, ILOAD = 25<br>mA                | _    | 1.41  | 77.6 | mV    |
|                                           |                          | Boost mode, EM2, 1.8V ≤ VOA ≤<br>3.3V, BB_IPK = 10, ILOAD = 25<br>mA                | _    | 6.8   | 94.7 | mV    |
| DC line regulation                        | LINE <sub>REG</sub>      | Boost mode                                                                          | _    | 1.44  | —    | mV/V  |
| DC load regulation                        | LOAD <sub>REG</sub>      | Boost mode                                                                          |      | 0.181 | _    | mV/mA |

# Table 5.6. EFP0108 VOA Output

| Parameter                                                                            | Symbol             | Test Condition                                         | Min | Тур | Max | Unit |
|--------------------------------------------------------------------------------------|--------------------|--------------------------------------------------------|-----|-----|-----|------|
| Nominal inductor, 20% toler-<br>ance                                                 | L <sub>DCDCA</sub> | Wired boost configurations                             | _   | 2.2 |     | μH   |
| Startup time from output en-<br>abled to output within 1% of<br>final target voltage | T <sub>START</sub> | Single-cell boost (VOA), BB_IPK<br>= 10, ILOAD = 10 mA | _   | 184 | _   | μs   |

1. VBOOST is the voltage applied to the inductor attached to the LA2 pin in boost modes.

2. Maximum output load current is determined by first measuring the output voltage with a 5mA load. Maximum output load is the the maximum load at which measured output voltage is no lower than 50mV from the original 5mA load measured voltage.

| Parameter                                                                            | Symbol                    | Test Condition                                                                                                                      | Min | Тур   | Max  | Unit  |
|--------------------------------------------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------|-------|
| VDDB Input voltage range                                                             | V <sub>VDDB</sub>         | VDDB powered from VOA output <sup>1</sup>                                                                                           | 1.8 |       | VOA  | V     |
| Output programmable volt-<br>age range                                               | V <sub>VOB</sub>          | DCDC Enabled                                                                                                                        | 0.8 | _     | 1.26 | V     |
| Output load current <sup>2</sup>                                                     | ILOAD_MAX                 | Buck-only, BK_IPK = 31, EM0,<br>VDDB - VOB > 660mV,<br>TON_MAX = 7 <sup>3</sup> , <sup>4</sup> , <sup>1</sup>                       | 141 | _     | _    | mA    |
|                                                                                      |                           | Buck-only, BK_IPK_EM2 = 7,<br>EM2, VDDB - VOB > 660 mV,<br>TON_MAX = 7 <sup>3</sup> , <sup>4</sup> , <sup>1</sup>                   | 20  | _     | _    | mA    |
|                                                                                      |                           | Buck w/LDO, BK_IPK = 31,<br>LDOB_IGAIN = 15, EM0, VDDB -<br>VOB > 365 mV, TON_MAX =<br>7 <sup>3</sup> , <sup>4</sup> , <sup>1</sup> | 150 | _     | _    | mA    |
|                                                                                      |                           | Buck w/LDO, BK_IPK_EM2 = 7,<br>LDOB_IGAIN = 15, EM2, VDDB -<br>VOB > 365 mV, TON_MAX =<br>7 <sup>3</sup> ,4,1                       | 20  |       | _    | mA    |
|                                                                                      |                           | LDO-only, LDOB_IGAIN = 15,<br>EM0, VDDB - VOB > $365 \text{ mV}^4$ , <sup>1</sup>                                                   | 150 | -     | _    | mA    |
|                                                                                      |                           | LDO-only, LDOB_IGAIN = 15,<br>EM2, VDDB - VOB > 365 mV <sup>4</sup> , <sup>1</sup>                                                  | 20  | _     | -    | mA    |
| Output voltage accuracy                                                              | V <sub>VOB_ACC</sub>      | EM0, VOB = 1.1V, ILOAD = 25<br>mA <sup>4</sup>                                                                                      | _   | -0.6  | 14.7 | mV    |
|                                                                                      |                           | EM2, VOB = 1.1V, ILOAD = 25<br>mA <sup>4</sup>                                                                                      | _   | 4.1   | 17.9 | mV    |
| Load transient                                                                       | V <sub>VOB_LOADPULL</sub> | Buck-only, ILOAD changes be-<br>tween 10 and 80 mA <sup>4</sup>                                                                     | _   | 0.454 | _    | mV    |
|                                                                                      |                           | Buck with LDO in parallel, ILOAD changes between 10 and 80 mA <sup>4</sup>                                                          | _   | 2.339 | _    | mV    |
| DC line regulation                                                                   | LINE <sub>REG</sub>       | Buck-only or Buck w/LDO <sup>4</sup>                                                                                                | _   | 1.76  | —    | mV/V  |
|                                                                                      |                           | LDO mode <sup>4</sup>                                                                                                               | _   | 1.32  | _    | mV/V  |
| DC load regulation                                                                   | LOAD <sub>REG</sub>       | Buck-only or Buck w/LDO <sup>4</sup>                                                                                                | _   | 0.07  | -    | mV/mA |
|                                                                                      |                           | LDO mode <sup>4</sup>                                                                                                               | _   | 0.116 | _    | mV/mA |
| Nominal inductor (20% Tol-                                                           | L <sub>DCDCB</sub>        | VDDB - VOB > 3.0V                                                                                                                   | _   | 3.3   | _    | μH    |
| erance)                                                                              |                           | VDDB - VOB ≤ 3.0V                                                                                                                   | _   | 2.2   |      | μH    |
| Startup time from output en-<br>abled to output within 1% of<br>final target voltage | T <sub>START</sub>        | Wired buck / wired buck with LDO<br>(VOB), BK_IPK = 18, ILOAD = 10<br>mA                                                            | _   | 193   | _    | μs    |

# Table 5.7. EFP0108 VOB Output

| Parameter | Symbol | Test Condition | Min | Тур | Max | Unit |
|-----------|--------|----------------|-----|-----|-----|------|
| Note:     |        |                |     |     |     |      |

# 1. In configurations where the VDDB input is powered by the VOA output (e.g., Single-Cell Boost, Boost Bootstrap), the maximum output current of LDO C will also be limited by the maximum output current of the VOA converter.

- 2. Maximum output load current is determined by first measuring the output voltage with a 5mA load. Maximum output load is the the maximum load at which measured output voltage is no lower than 50mV from the original 5mA load measured voltage.
- 3. With less than 660 mV of headroom in buck mode, Ton will be limited and the desired peak current can never be reached, resulting in a reduction in output load current. BK\_TON\_MAX = 7 (2030ns) supports the lowest headroom.
- 4. Specifications assume minimum headroom requirement has been met if (i.e., VDDB VOB > 660mV, if operating in buck DCDC mode, or VDDB VOB > 365mV, if operating in LDO mode).

| Parameter                                                                            | Symbol              | Test Condition                                                         | Min  | Тур   | Max                | Unit  |
|--------------------------------------------------------------------------------------|---------------------|------------------------------------------------------------------------|------|-------|--------------------|-------|
| VDDB input voltage range                                                             | V <sub>VDDB</sub>   | VDDB powered from VOA output <sup>1</sup>                              | 1.8  | _     | VOA                | V     |
| Output programmable volt-<br>age range                                               | V <sub>VOC</sub>    |                                                                        | 1.7  |       | 3.3                | V     |
| Output load current <sup>2</sup>                                                     | ILOAD_MAX           | EM0, LDOC_IGAIN = 15, VDDB-<br>VOC > 365mV <sup>3</sup> , <sup>1</sup> | 150  | _     | _                  | mA    |
|                                                                                      |                     | EM2, LDOC_IGAIN = 15, VDDB-<br>VOC > 365mV <sup>3</sup> , <sup>1</sup> | 20   |       | _                  | mA    |
| Output voltage accuracy                                                              | Vvoc_acc            | EM0, VOC $\ge$ 1.8V, ILOAD = 25 mA <sup>3</sup>                        | _    | -1.8  | 48.7               | mV    |
|                                                                                      |                     | EM2, VOC $\ge$ 1.8V, ILOAD = 25 mA <sup>3</sup>                        | _    | 6.6   | 69.8               | mV    |
| Load Transient                                                                       | Vvoc_loadpull       | Load changes between 10 and 80 $\ensuremath{mA^3}$                     | _    | 0.774 | _                  | mV    |
| DC line regulation                                                                   | LINE <sub>REG</sub> | 3                                                                      | —    | 2.6   | _                  | mV/V  |
| DC load regulation                                                                   | LOAD <sub>REG</sub> | 3                                                                      | _    | 0.13  | _                  | mV/mA |
| Output voltage range, coarse<br>Regulator enabled                                    | Vvoc_coarse         | EM4, 0 μA < ILOAD < 100 μA                                             | 1.69 |       | MIN(3.40,<br>VDDB) | V     |
| Output load current, coarse Regulator enabled                                        | ILOAD_COARSE        | EM4, VOC output within V_VOC_COARSE range                              | _    | _     | 100                | μA    |
| Startup time from output en-<br>abled to output within 1% of<br>final target voltage | T <sub>START</sub>  | LDO C (VOC), LDOC_IGAIN =<br>12, ILOAD = 10 mA                         | _    | 259   | -                  | μs    |

### Table 5.8. EFP0108 VOC Output

#### Note:

1. In configurations where the VDDB input is powered by the VOA output (e.g., Single-Cell Boost, Boost Bootstrap), the maximum output current of LDO C will also be limited by the maximum output current of the VOA converter.

2. Maximum output load current is determined by first measuring the output voltage with a 5mA load. Maximum output load is the the maximum load at which measured output voltage is no lower than 50mV from the original 5mA load measured voltage.

3. Specifications assume minimum LDO dropout requirement has been met (i.e., VDDB - VOC > 365mV)

#### 5.1.3.5 EFP0109

Unless stated otherwise, all parameters in the EFP0109 electrical specifications tables are specified under the following conditions:

- VDDB=VBOOST=3.0V
- VDDA=GND
- VOA=3.3V
- VOB=1.8V
- VOC=1.8V
- VIO=1.8V
- BB\_IPK=12, BB\_IPK\_NOADJ=0, BB\_IRI\_CON=0, BB\_IPK\_BOOST=27

Note: VBOOST is the voltage applied to the inductor attached to the LA2 pin in Boost modes

| Parameter                                                                            | Symbol                | Test Condition                                                       | Min  | Тур   | Max                  | Unit  |
|--------------------------------------------------------------------------------------|-----------------------|----------------------------------------------------------------------|------|-------|----------------------|-------|
| urrent setting BB_IPI                                                                |                       | Wired boost, EM0, VOA ≤ 3.3V,<br>BB_IPK setting                      | 0    | _     | 31                   |       |
|                                                                                      |                       | Wired boost, EM2, VOA ≤ 3.3V,<br>BB_IPK_EM2 setting                  | 0    | _     | 7                    |       |
| VBOOST input voltage range <sup>1</sup>                                              | V <sub>VBOOST</sub>   | EFP0109                                                              | 1.8  | _     | MIN(3.6,<br>VOA+0.3) | V     |
| VDDA input voltage range                                                             | V <sub>VDDA</sub>     | Low-voltage circuitry unused                                         | _    | GND   | _                    | V     |
| VDDB input voltage range                                                             | V <sub>VDDB</sub>     | Wired boost, input supply connected to VDDB pin <sup>2</sup>         | 1.8  | _     | 3.6                  | V     |
| Output programmable volt-<br>age range                                               | V <sub>VOA</sub>      | DCDC enabled, EFP0109                                                | 1.7  | _     | 3.3                  | V     |
| Output load current <sup>3</sup>                                                     | I <sub>LOAD_MAX</sub> | Wired boost, BB_IPK = 31, EM0,<br>VOA=3.0V                           | 90   | _     | _                    | mA    |
|                                                                                      |                       | Wired boost, BB_IPK_EM2 = 3,<br>EM2, VOA=3.0V                        | 20   |       | _                    | mA    |
| Output voltage accuracy                                                              | V <sub>VOA_ACC</sub>  | Boost mode, EM0, 1.8V ≤ VOA ≤<br>3.3V, BB_IPK = 10, ILOAD = 25<br>mA | _    | 1.41  | 77.6                 | mV    |
|                                                                                      |                       | Boost mode, EM2, 1.8V ≤ VOA ≤<br>3.3V, BB_IPK = 10, ILOAD = 25<br>mA | _    | 6.8   | 94.7                 | mV    |
| DC line regulation                                                                   | LINE <sub>REG</sub>   | Boost mode                                                           | _    | 1.44  | _                    | mV/V  |
| DC load regulation                                                                   | LOAD <sub>REG</sub>   | Boost mode                                                           | _    | 0.181 | _                    | mV/mA |
| Output voltage range,<br>Coarse Regulator enabled                                    | Vvoa_coarse           | EM4, 0uA < ILOAD < 100uA                                             | 1.69 | _     | MIN(3.40,<br>VDDB)   | V     |
| Output load current, Coarse Regulator enabled                                        | ILOAD_COARSE          | EM4, VOA output within V_VOA_COARSE range                            | _    | _     | 100                  | μA    |
| Nominal inductor, 20% toler-<br>ance                                                 | L <sub>DCDCA</sub>    | Wired boost configurations                                           | _    | 2.2   | _                    | μH    |
| Startup time from output en-<br>abled to output within 1% of<br>final target voltage | T <sub>START</sub>    | Boost (VOA), BB_IPK = 10,<br>VDDB = 1.8V, VOA = 3.3V,<br>ILOAD=10 mA | _    | 97    | -                    | μs    |

#### Table 5.9. EFP0109 VOA Output

### Note:

1. VBOOST is the voltage applied to the inductor attached to the LA2 pin in boost modes.

- 2. It is permissible for the input voltage to exceed the output voltage by ~0.3V in boost configurations, using the Toff max limiting feature. Refer to the boost mode Toff maximum limiting section of the datasheet.
- 3. Maximum output load current is determined by first measuring the output voltage with a 5mA load. Maximum output load is the the maximum load at which measured output voltage is no lower than 50mV from the original 5mA load measured voltage.

| Parameter                                                   | Symbol                  | Test Condition                                                                                                                         | Min  | Тур   | Max                | Unit  |
|-------------------------------------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------|-------|--------------------|-------|
| VDDB Input voltage range                                    | V <sub>VDDB</sub>       |                                                                                                                                        | 1.8  | _     | 5.5                | V     |
| Output programmable volt-<br>age range                      | V <sub>VOB</sub>        | DCDC Enabled                                                                                                                           | 0.8  | _     | 3.3                | V     |
| Output load current <sup>1</sup>                            | ILOAD_MAX               | Buck-only, BK_IPK = 31, EM0,<br>VDDB - VOB > 660mV,<br>TON_MAX = $7^{2}$ , <sup>3</sup> , <sup>4</sup>                                 | 141  | -     | -                  | mA    |
|                                                             |                         | Buck-only, BK_IPK_EM2 = 7,<br>EM2, VDDB - VOB > 660 mV,<br>TON_MAX = $7^{2,3,4}$                                                       | 20   | _     | -                  | mA    |
|                                                             |                         | Buck w/LDO, BK_IPK = 31,<br>LDOB_IGAIN = 15, EM0, VDDB -<br>VOB > 365 mV, TON_MAX =<br>7 <sup>2</sup> , <sup>3</sup> , <sup>4</sup>    | 150  | -     | -                  | mA    |
|                                                             |                         | Buck w/LDO, BK_IPK_EM2 = 7,<br>LDOB_IGAIN = 15, EM2, VDDB -<br>VOB > 365 mV, TON_MAX =<br>7 <sup>2</sup> , <sup>3</sup> , <sup>4</sup> | 20   | -     | -                  | mA    |
|                                                             |                         | LDO-only, LDOB_IGAIN = 15,<br>EM0, VDDB - VOB > 365 mV <sup>3</sup> , <sup>4</sup>                                                     | 150  | _     | _                  | mA    |
|                                                             |                         | LDO-only, LDOB_IGAIN = 15,<br>EM2, VDDB - VOB > $365 \text{ mV}^{3,4}$                                                                 | 20   | _     | _                  | mA    |
| Output voltage accuracy                                     | V <sub>VOB_ACC</sub>    | EM0, VOB = 1.1V, ILOAD = 25<br>mA <sup>3</sup>                                                                                         | _    | -0.6  | 14.7               | mV    |
|                                                             |                         | EM2, VOB = 1.1V, ILOAD = 25<br>mA <sup>3</sup>                                                                                         | _    | 4.1   | 17.9               | mV    |
|                                                             |                         | EM0, VOB $\ge$ 1.8V, ILOAD = 25 mA <sup>3</sup>                                                                                        | _    | 15.9  | 74.9               | mV    |
|                                                             |                         | EM2, VOB $\ge$ 1.8V, ILOAD = 25 mA <sup>3</sup>                                                                                        | _    | 20.9  | 89.2               | mV    |
| Load transient                                              | VVOB_LOADPULL           | Buck-only, ILOAD changes be-<br>tween 10 and 80 mA <sup>3</sup>                                                                        | _    | 0.454 | _                  | mV    |
|                                                             |                         | Buck with LDO in parallel, ILOAD changes between 10 and 80 mA <sup>3</sup>                                                             | _    | 2.339 | _                  | mV    |
| DC line regulation                                          | LINE <sub>REG</sub>     | Buck-only or Buck w/LDO <sup>3</sup>                                                                                                   | _    | 1.76  | _                  | mV/V  |
|                                                             |                         | LDO mode <sup>3</sup>                                                                                                                  | _    | 1.32  | _                  | mV/V  |
| DC load regulation                                          | LOAD <sub>REG</sub>     | Buck-only or Buck w/LDO <sup>3</sup>                                                                                                   | _    | 0.07  | _                  | mV/mA |
|                                                             |                         | LDO mode <sup>3</sup>                                                                                                                  | _    | 0.116 | _                  | mV/mA |
| Output voltage range, coarse regulator enabled <sup>5</sup> | V <sub>VOB_COARSE</sub> | EM4, 0uA < ILOAD < 100uA                                                                                                               | 1.69 | -     | MIN(3.40,<br>VDDB) | V     |
| Output load current, coarse regulator enabled <sup>5</sup>  | ILOAD_COARSE            | EM4, VOB output within<br>V_VOB_COARSE range                                                                                           | _    | -     | 100                | μA    |

# Table 5.10. EFP0109 VOB Output

| Parameter                                                                            | Symbol             | Test Condition                                                           | Min | Тур | Max | Unit |
|--------------------------------------------------------------------------------------|--------------------|--------------------------------------------------------------------------|-----|-----|-----|------|
| Nominal inductor (20% Tol-                                                           | L <sub>DCDCB</sub> | VDDB - VOB > 3.0V                                                        | _   | 3.3 | —   | μH   |
| erance)                                                                              |                    | VDDB - VOB ≤ 3.0V                                                        | _   | 2.2 | _   | μH   |
| Startup time from output en-<br>abled to output within 1% of<br>final target voltage | T <sub>START</sub> | Wired buck / wired buck with LDO<br>(VOB), BK_IPK = 18, ILOAD = 10<br>mA | _   | 193 | _   | μs   |

1. Maximum output load current is determined by first measuring the output voltage with a 5mA load. Maximum output load is the the maximum load at which measured output voltage is no lower than 50mV from the original 5mA load measured voltage.

- 2. With less than 660 mV of headroom in buck mode, Ton will be limited and the desired peak current can never be reached, resulting in a reduction in output load current. BK\_TON\_MAX = 7 (2030ns) supports the lowest headroom.
- 3. Specifications assume minimum headroom requirement has been met if (i.e., VDDB VOB > 660mV, if operating in buck DCDC mode, or VDDB VOB > 365mV, if operating in LDO mode).
- 4. In configurations where the VDDB input is powered by the VOA output (e.g., Single-Cell Boost, Boost Bootstrap), the maximum output current of LDO C will also be limited by the maximum output current of the VOA converter.
- 5. For the EFP0104/EFP0108 variants, VOB is expected to drive an output in the range of 1.1V to 1.2V. Because of this, the VOB coarse regulator is disabled in hardware (setting the enable bit has no effect). In addition, if the coarse regulator bypass is enabled on these variants, it will not affect the VOB output.

| Parameter                                                                            | Symbol              | Test Condition                                                         | Min  | Тур   | Мах                | Unit  |
|--------------------------------------------------------------------------------------|---------------------|------------------------------------------------------------------------|------|-------|--------------------|-------|
| VDDB input voltage range                                                             | V <sub>VDDB</sub>   |                                                                        | 1.8  | _     | 5.5                | V     |
| Output programmable volt-<br>age range                                               | V <sub>VOC</sub>    |                                                                        | 1.7  | _     | 3.3                | V     |
| Output load current <sup>1</sup>                                                     | ILOAD_MAX           | EM0, LDOC_IGAIN = 15, VDDB-<br>VOC > 365mV <sup>2</sup> , <sup>3</sup> | 150  | _     | _                  | mA    |
|                                                                                      |                     | EM2, LDOC_IGAIN = 15, VDDB-<br>VOC > 365mV <sup>2</sup> , <sup>3</sup> | 20   | _     | _                  | mA    |
| Output voltage accuracy                                                              | Vvoc_acc            | EM0, VOC $\ge$ 1.8V, ILOAD = 25 mA <sup>2</sup>                        | _    | -1.8  | 48.7               | mV    |
|                                                                                      |                     | EM2, VOC $\ge$ 1.8V, ILOAD = 25 mA <sup>2</sup>                        | _    | 6.6   | 69.8               | mV    |
| Load Transient                                                                       | Vvoc_loadpull       | Load changes between 10 and 80 mA <sup>2</sup>                         | _    | 0.774 | _                  | mV    |
| DC line regulation                                                                   | LINE <sub>REG</sub> | 2                                                                      | _    | 2.6   | _                  | mV/V  |
| DC load regulation                                                                   | LOAD <sub>REG</sub> | 2                                                                      | _    | 0.13  | _                  | mV/mA |
| Output voltage range, coarse<br>Regulator enabled                                    | Vvoc_coarse         | EM4, 0 μΑ < ILOAD < 100 μΑ                                             | 1.69 |       | MIN(3.40,<br>VDDB) | V     |
| Output load current, coarse<br>Regulator enabled                                     | ILOAD_COARSE        | EM4, VOC output within V_VOC_COARSE range                              | _    | _     | 100                | μA    |
| Startup time from output en-<br>abled to output within 1% of<br>final target voltage | T <sub>START</sub>  | LDO C (VOC), LDOC_IGAIN =<br>12, ILOAD = 10 mA                         |      | 259   | _                  | μs    |
|                                                                                      | 1                   |                                                                        |      | 1     | 1                  |       |

#### Table 5.11. EFP0109 VOC Output

#### Note:

1. Maximum output load current is determined by first measuring the output voltage with a 5mA load. Maximum output load is the the maximum load at which measured output voltage is no lower than 50mV from the original 5mA load measured voltage.

- 2. Specifications assume minimum LDO dropout requirement has been met (i.e., VDDB VOC > 365mV)
- 3. In configurations where the VDDB input is powered by the VOA output (e.g., Single-Cell Boost, Boost Bootstrap), the maximum output current of LDO C will also be limited by the maximum output current of the VOA converter.

#### 5.1.3.6 EFP0111

Unless stated otherwise, all parameters in the EFP0111 electrical specifications tables are specified under the following conditions:

- VBOOST=3.0V
- VDDA=GND
- VOA=VDDB=5.2V
- VOB=3.0V
- VOC=1.8V
- VIO=1.8V
- BB\_IPK=10, BB\_IPK\_NOADJ=1, BB\_IRI\_CON=14, BB\_IPK\_BOOST=39

Note: VBOOST is the voltage applied to the inductor attached to the LA2 pin in Boost modes

| Parameter                                                                            | Symbol                   | Test Condition                                               | Min  | Тур   | Max                  | Unit  |
|--------------------------------------------------------------------------------------|--------------------------|--------------------------------------------------------------|------|-------|----------------------|-------|
| Allowed programmable peak current setting                                            | IPK <sub>ADJ_RANGE</sub> | Wired boost, EM0, VOA ≤ 3.3V,<br>BB_IPK setting              | 0    | _     | 31                   |       |
|                                                                                      |                          | Wired boost, EM2, VOA ≤ 3.3V,<br>BB_IPK_EM2 setting          | 0    | _     | 7                    |       |
|                                                                                      |                          | Wired boost, EM0, VOA > 3.3V,<br>BB_IPK setting              | 0    | _     | 15                   |       |
|                                                                                      |                          | Wired boost, EM2, VOA > 3.3V,<br>BB_IPK_EM2 setting          | 0    | _     | 3                    |       |
| VBOOST input voltage range <sup>1</sup>                                              | V <sub>VBOOST</sub>      | EFP0111, Boost bootstrap (at startup) <sup>2</sup>           | 2.5  | _     | MIN(5.5,<br>VOA+0.3) | V     |
|                                                                                      |                          | EFP0111, Boost bootstrap (after startup) <sup>2</sup>        | 1.5  | _     | MIN(5.5,<br>VOA+0.3) | V     |
| VDDA input voltage range                                                             | V <sub>VDDA</sub>        | Low-voltage circuitry unused                                 | _    | GND   | _                    | V     |
| Output programmable volt-<br>age range                                               | V <sub>VOA</sub>         | DCDC enabled, EFP0111                                        | 1.7  | _     | 5.2                  | V     |
| Output load current <sup>3</sup>                                                     | I <sub>LOAD_MAX</sub>    | Boost bootstrap, BB_IPK=15,<br>EM0, VOA=5.2V <sup>4</sup>    | 2.49 | _     | _                    | mA    |
|                                                                                      |                          | Boost bootstrap, BB_IPK_EM2=3,<br>EM2, VOA=5.2V <sup>4</sup> | 0.37 | -     | _                    | mA    |
| Output voltage accuracy                                                              | V <sub>VOA_ACC</sub>     | Boost Bootstrap, EM0, 1.8V ≤<br>VOA < 5.0V, BB_IPK = 10      | _    | 1.41  | 77.6                 | mV    |
|                                                                                      |                          | Boost Bootstrap, EM2, 1.8V ≤<br>VOA < 5.0V, BB_IPK = 10      | _    | 6.8   | 94.7                 | mV    |
|                                                                                      |                          | Boost Bootstrap, EM0, VOA ≥ 5.0V, BB_IPK = 10                | _    | 14.7  | 84.3                 | mV    |
|                                                                                      |                          | Boost Bootstrap, EM2, VOA ≥ 5.0V, BB_IPK = 10                | _    | 17.6  | 111                  | mV    |
| DC line regulation                                                                   | LINE <sub>REG</sub>      | Boost mode                                                   | _    | 1.44  | _                    | mV/V  |
| DC load regulation                                                                   | LOAD <sub>REG</sub>      | Boost mode                                                   | _    | 0.181 | _                    | mV/mA |
| Output voltage range,<br>Coarse Regulator enabled                                    | V <sub>VOA_COARSE</sub>  | EM4, 0uA < ILOAD < 100uA                                     | 1.69 | -     | MIN(3.40,<br>VDDB)   | V     |
| Output load current, Coarse<br>Regulator enabled                                     | ILOAD_COARSE             | EM4, VOA output within V_VOA_COARSE range                    | _    | _     | 100                  | μA    |
| Nominal inductor, 20% toler-<br>ance                                                 | L <sub>DCDCA</sub>       | Wired boost configurations                                   | _    | 2.2   | _                    | μH    |
| Startup time from output en-<br>abled to output within 1% of<br>final target voltage | T <sub>START</sub>       | Boost bootstrap (VOA), BB_IPK = 10                           | _    | 2603  | -                    | μs    |

# Table 5.12. EFP0111 VOA Output

| Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Symbol                     | Test Condition                                                   | Min             | Тур | Max | Unit |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------------------------------------------------------|-----------------|-----|-----|------|--|
| Note:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | l                          |                                                                  | l               |     |     |      |  |
| 1. VBOOST is the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | voltage applied to the inc | ductor attached to the LA2 pir                                   | in boost modes. |     |     |      |  |
| 2. It is permissible for the input voltage to exceed the output voltage by ~0.3V in boost configurations, using the Toff max limiting feature. Refer to the boost mode Toff maximum limiting section of the datasheet.                                                                                                                                                                                                                                                                                                                                                                                                                                             |                            |                                                                  |                 |     |     |      |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                            | ned by first measuring the out<br>utput voltage is no lower than | •               |     | •   |      |  |
| <ul> <li>the maximum load at which measured output voltage is no lower than 50mV from the original 5mA load measured voltage.</li> <li>In boost bootstrap mode, the DCDC current limit is enabled and VOA will not be tightly regulated. Peak load currents are expected to be primarily sourced from the VOA output capacitor, and the VOA output is expected to droop under load and allowed sufficient time to recover before the next peak load is applied. The maximum output current specification can be interpreted here as the maximum allowed DC current before the VOA output may begin to droop, or as the maximum allowed average current.</li> </ul> |                            |                                                                  |                 |     |     |      |  |

| Parameter                                                   | eter Symbol Test Condition |                                                                                                                                        | Min  | Тур   | Max                | Unit  |
|-------------------------------------------------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------|-------|--------------------|-------|
| VDDB Input voltage range                                    | V <sub>VDDB</sub>          | VDDB powered from VOA output <sup>1</sup>                                                                                              | 1.8  | _     | VOA                | V     |
| Output programmable volt-<br>age range                      | V <sub>VOB</sub>           | DCDC Enabled                                                                                                                           | 0.8  | _     | 3.3                | V     |
| Output load current <sup>2</sup>                            | I <sub>LOAD_MAX</sub>      | Buck-only, BK_IPK = 31, EM0,<br>VDDB - VOB > 660mV,<br>TON_MAX = $7^{3,4,1}$                                                           | 141  | _     | -                  | mA    |
|                                                             |                            | Buck-only, BK_IPK_EM2 = 7,<br>EM2, VDDB - VOB > 660 mV,<br>TON_MAX = 7 <sup>3</sup> , <sup>4</sup> , <sup>1</sup>                      | 20   | _     | -                  | mA    |
|                                                             |                            | Buck w/LDO, BK_IPK = 31,<br>LDOB_IGAIN = 15, EM0, VDDB -<br>VOB > 365 mV, TON_MAX =<br>7 <sup>3</sup> ,4,1                             | 150  | -     | -                  | mA    |
|                                                             |                            | Buck w/LDO, BK_IPK_EM2 = 7,<br>LDOB_IGAIN = 15, EM2, VDDB -<br>VOB > 365 mV, TON_MAX =<br>7 <sup>3</sup> , <sup>4</sup> , <sup>1</sup> | 20   | -     | _                  | mA    |
|                                                             |                            | LDO-only, LDOB_IGAIN = 15,<br>EM0, VDDB - VOB > 365 mV <sup>4</sup> , <sup>1</sup>                                                     | 150  | _     | _                  | mA    |
|                                                             |                            | LDO-only, LDOB_IGAIN = 15,<br>EM2, VDDB - VOB > 365 mV <sup>4</sup> , <sup>1</sup>                                                     | 20   | _     | _                  | mA    |
| Output voltage accuracy                                     | V <sub>VOB_ACC</sub>       | EM0, VOB = 1.1V, ILOAD = 25<br>mA <sup>4</sup>                                                                                         | _    | -0.6  | 14.7               | mV    |
|                                                             |                            | EM2, VOB = 1.1V, ILOAD = 25<br>mA <sup>4</sup>                                                                                         | _    | 4.1   | 17.9               | mV    |
|                                                             |                            | EM0, VOB ≥ 1.8V, ILOAD = 25<br>mA <sup>4</sup>                                                                                         | _    | 15.9  | 74.9               | mV    |
|                                                             |                            | EM2, VOB ≥ 1.8V, ILOAD = 25<br>mA <sup>4</sup>                                                                                         | _    | 20.9  | 89.2               | mV    |
| Load transient                                              | V <sub>VOB_LOADPULL</sub>  | Buck-only, ILOAD changes be-<br>tween 10 and 80 mA <sup>4</sup>                                                                        | _    | 0.454 | _                  | mV    |
|                                                             |                            | Buck with LDO in parallel, ILOAD changes between 10 and 80 mA <sup>4</sup>                                                             | _    | 2.339 | _                  | mV    |
| DC line regulation                                          | LINE <sub>REG</sub>        | Buck-only or Buck w/LDO <sup>4</sup>                                                                                                   | _    | 1.76  | _                  | mV/V  |
|                                                             |                            | LDO mode <sup>4</sup>                                                                                                                  | _    | 1.32  | _                  | mV/V  |
| DC load regulation                                          | LOAD <sub>REG</sub>        | Buck-only or Buck w/LDO <sup>4</sup>                                                                                                   | _    | 0.07  |                    | mV/mA |
|                                                             |                            | LDO mode <sup>4</sup>                                                                                                                  | _    | 0.116 | _                  | mV/mA |
| Output voltage range, coarse regulator enabled <sup>5</sup> | V <sub>VOB_COARSE</sub>    | EM4, 0uA < ILOAD < 100uA                                                                                                               | 1.69 | -     | MIN(3.40,<br>VDDB) | V     |
| Output load current, coarse regulator enabled <sup>5</sup>  | ILOAD_COARSE               | EM4, VOB output within<br>V_VOB_COARSE range                                                                                           | _    | _     | 100                | μA    |

# Table 5.13. EFP0111 VOB Output

| Parameter                                                                            | Symbol             | Test Condition                                                           | Min | Тур | Max | Unit |
|--------------------------------------------------------------------------------------|--------------------|--------------------------------------------------------------------------|-----|-----|-----|------|
| Nominal inductor (20% Tol-                                                           | L <sub>DCDCB</sub> | VDDB - VOB > 3.0V                                                        | —   | 3.3 | _   | μH   |
| erance)                                                                              |                    | VDDB - VOB ≤ 3.0V                                                        | _   | 2.2 | _   | μH   |
| Startup time from output en-<br>abled to output within 1% of<br>final target voltage | T <sub>START</sub> | Wired buck / wired buck with LDO<br>(VOB), BK_IPK = 18, ILOAD = 10<br>mA | _   | 193 | _   | μs   |

1. In configurations where the VDDB input is powered by the VOA output (e.g., Single-Cell Boost, Boost Bootstrap), the maximum output current of LDO C will also be limited by the maximum output current of the VOA converter.

- 2. Maximum output load current is determined by first measuring the output voltage with a 5mA load. Maximum output load is the the maximum load at which measured output voltage is no lower than 50mV from the original 5mA load measured voltage.
- 3. With less than 660 mV of headroom in buck mode, Ton will be limited and the desired peak current can never be reached, resulting in a reduction in output load current. BK\_TON\_MAX = 7 (2030ns) supports the lowest headroom.
- 4. Specifications assume minimum headroom requirement has been met if (i.e., VDDB VOB > 660mV, if operating in buck DCDC mode, or VDDB VOB > 365mV, if operating in LDO mode).
- 5. For the EFP0104/EFP0108 variants, VOB is expected to drive an output in the range of 1.1V to 1.2V. Because of this, the VOB coarse regulator is disabled in hardware (setting the enable bit has no effect). In addition, if the coarse regulator bypass is enabled on these variants, it will not affect the VOB output.

| Parameter                                                                            | Symbol                  | Test Condition                                                         | Min  | Тур   | Max                | Unit  |
|--------------------------------------------------------------------------------------|-------------------------|------------------------------------------------------------------------|------|-------|--------------------|-------|
| VDDB input voltage range                                                             | V <sub>VDDB</sub>       | VDDB powered from VOA output <sup>1</sup>                              | 1.8  | _     | VOA                | V     |
| Output programmable volt-<br>age range                                               | V <sub>VOC</sub>        |                                                                        | 1.7  |       | 3.3                | V     |
| Output load current <sup>2</sup>                                                     | ILOAD_MAX               | EM0, LDOC_IGAIN = 15, VDDB-<br>VOC > 365mV <sup>3</sup> , <sup>1</sup> | 150  |       | _                  | mA    |
|                                                                                      |                         | EM2, LDOC_IGAIN = 15, VDDB-<br>VOC > 365mV <sup>3</sup> , <sup>1</sup> | 20   | _     | _                  | mA    |
| Output voltage accuracy                                                              | Vvoc_acc                | EM0, VOC $\ge$ 1.8V, ILOAD = 25 mA <sup>3</sup>                        | _    | -1.8  | 48.7               | mV    |
|                                                                                      |                         | EM2, VOC $\ge$ 1.8V, ILOAD = 25 mA <sup>3</sup>                        | _    | 6.6   | 69.8               | mV    |
| Load Transient                                                                       | Vvoc_loadpull           | Load changes between 10 and 80 $\mbox{mA}^3$                           | _    | 0.774 | _                  | mV    |
| DC line regulation                                                                   | LINE <sub>REG</sub>     | 3                                                                      | _    | 2.6   | _                  | mV/V  |
| DC load regulation                                                                   | LOAD <sub>REG</sub>     | 3                                                                      | _    | 0.13  | _                  | mV/mA |
| Output voltage range, coarse<br>Regulator enabled                                    | V <sub>VOC_COARSE</sub> | EM4, 0 μΑ < ILOAD < 100 μΑ                                             | 1.69 | _     | MIN(3.40,<br>VDDB) | V     |
| Output load current, coarse<br>Regulator enabled                                     | ILOAD_COARSE            | EM4, VOC output within V_VOC_COARSE range                              | _    |       | 100                | μA    |
| Startup time from output en-<br>abled to output within 1% of<br>final target voltage | T <sub>START</sub>      | LDO C (VOC), LDOC_IGAIN =<br>12, ILOAD = 10 mA                         | _    | 259   | _                  | μs    |
|                                                                                      | 1                       |                                                                        |      | 1     | 1                  |       |

#### Table 5.14. EFP0111 VOC Output

#### Note:

1. In configurations where the VDDB input is powered by the VOA output (e.g., Single-Cell Boost, Boost Bootstrap), the maximum output current of LDO C will also be limited by the maximum output current of the VOA converter.

2. Maximum output load current is determined by first measuring the output voltage with a 5mA load. Maximum output load is the the maximum load at which measured output voltage is no lower than 50mV from the original 5mA load measured voltage.

3. Specifications assume minimum LDO dropout requirement has been met (i.e., VDDB - VOC > 365mV)

#### 5.2 Typical Performance Curves

Typical performance curves indicate typical characterized performance under the stated conditions.



Figure 5.1. Typical DCDC A Buck Efficiency



Figure 5.2. Typical DCDC A Boost Efficiency, VOA=3.3V, NOADJ=0











Figure 5.8. Typical DCDC A Boost Efficiency, VOA=3.3V, NOADJ=1











Figure 5.6. Typical DCDC B Buck Efficiency



#### 5.2.3 Quiescent Current



Figure 5.7. Typical EM0 Quiescent Current vs Temperature vs # of Outputs Enabled



Figure 5.8. Typical EM2 Quiescent Current vs Temperature vs # of Outputs Enabled



Figure 5.9. Typical EM4 Quiescent Current vs Temperature vs # of Outputs Enabled



Figure 5.10. Typical DCDC A Boost Powertrain RDS ON vs Temperature



Figure 5.11. Typical DCDC A Buck Powertrain RDS ON vs Temperature



Figure 5.12. Typical DCDC B Buck Powertrain RDS ON vs Temperature



Figure 5.13. Typical VOASW RDS ON vs Temperature



Figure 5.14. Typical Short Circuit Current vs VDDB

5.2.6 ADC



Figure 5.15. Typical ADC Accuracy vs Temperature

### 6. Register Definitions

### 6.1 Register Map

**Note:** Those registers below with a corresponding OTP Address will have their default values automatically overwritten by OTP-programmed values out of reset. Therefore, the actual values of those registers after reset may differ from the default reset values listed below. The OTP Defaults table shows the expected value of those registers out of reset.

| Address | Name           | Access     | OTP Address | Description                                  |
|---------|----------------|------------|-------------|----------------------------------------------|
| 0x00    | STATUS_G       | read-write | -           | Status Flags                                 |
| 0x01    | STATUS_V       | read-write | -           | Status Flags                                 |
| 0x02    | STATUS_GM      | read-write | -           | Status Flag Unmask                           |
| 0x03    | STATUS_VM      | read-write | -           | Status Flag Unmask                           |
| 0x04    | STATUS_LIVE    | read-only  | -           | Live Status                                  |
| 0x05    | DEVREV_ID      | read-only  | -           | Device Information                           |
| 0x0A    | CC_CAL         | read-write | -           | Coulomb Counting Configuration               |
| 0x0B    | OTP_ADDR       | read-write | -           | OTP Write Address                            |
| 0x0C    | OTP_RDATA      | read-only  | -           | OTP Read Address                             |
| 0x0E    | OTP_STATCTRL   | varies     | -           | OTP Control                                  |
| 0x10    | CMD            | write-only | -           | Command                                      |
| 0x12    | CC_MODE        | read-only  | -           | Coulomb Counting Configuration               |
| 0x13    | CCA_MSBY       | read-only  | -           | VOA Coulomb Counter MS Byte                  |
| 0x14    | CCA_LSBY       | read-only  | -           | VOA Coulomb Counter LS Byte                  |
| 0x15    | CCB0_MSBY      | read-only  | -           | VOB EM0 Coulomb Counter MS Byte              |
| 0x16    | CCB0_LSBY      | read-only  | -           | VOB EM0 Coulomb Counter LS Byte              |
| 0x17    | CCB2_MSBY      | read-only  | -           | VOB EM2 Coulomb Counter MS Byte              |
| 0x18    | CCB2_LSBY      | read-only  | -           | VOB EM2 Coulomb Counter LS Byte              |
| 0x19    | CCC_MSBY       | read-only  | -           | VOC Coulomb Counter MS Byte                  |
| 0x1A    | CCC_LSBY       | read-only  | -           | VOC Coulomb Counter LS Byte                  |
| 0x1B    | VDD_AVG_MSN    | read-only  | -           | Average Measured VDDA/VDDB Voltage MS Nibble |
| 0x1C    | VDD_AVG_LSBY   | read-only  | -           | Average Measured VDDA/VDDB Voltage LS Byte   |
| 0x1D    | VDD_MIN_MSN    | read-only  | -           | Minimum Measured VDDA/VDDB Voltage MS Nibble |
| 0x1E    | VDD_MIN_LSBY   | read-only  | -           | Minimum Measured VDDA/VDDB Voltage LS Byte   |
| 0x1F    | VDD_MAX_MSN    | read-only  | -           | Maximum Measured VDDA/VDDB Voltage MS Nibble |
| 0x20    | VDD_MAX_LSBY   | read-only  | -           | Maximum Measured VDDA/VDDB Voltage LS Byte   |
| 0x21    | TEMP_MSN       | read-only  | -           | Measured Temperature MS Nibble               |
| 0x22    | TEMP_LSBY      | read-only  | -           | Measured Temperature LS Byte                 |
| 0x23    | VOA_SW_STAT    | read-only  | -           | Status                                       |
| 0x40    | I2C_CTRL       | read-write | 0x00        | I2C Control                                  |
| 0x41    | CC_CTRL        | read-write | 0x01        | Coulomb Counting Control                     |
| 0x43    | EM_CRSREG_CTRL | read-write | 0x03        | Energy Mode Control                          |

### EFP01 Energy Friendly PMIC Family Data Sheet Register Definitions

| Address | Name         | Access     | OTP Address | Description            |
|---------|--------------|------------|-------------|------------------------|
| 0x49    | VOA_V        | read-write | 0x09        | VOA Target Voltage     |
| 0x4B    | VOC_V        | read-write | 0x0B        | VOC Target Voltage     |
| 0x4C    | VOB_EM0_V    | read-write | 0x0C        | VOB EM0 Target Voltage |
| 0x4D    | VOB_EM2_V    | read-write | 0x0D        | VOB EM2 Target Voltage |
| 0x4E    | BIAS_SW      | read-write | 0x0E        | Bias Control           |
| 0x4F    | BB_IPK       | read-write | 0x0F        | DCDC A Control         |
| 0x50    | BB_CTRL3     | read-write | 0x10        | DCDC A Control         |
| 0x51    | BB_CTRL5     | read-write | 0x11        | DCDC A Control         |
| 0x52    | BB_CTRL6     | read-write | 0x12        | DCDC A Control         |
| 0x53    | LDOB_CTRL    | read-write | 0x13        | LDO B Control          |
| 0x54    | LDOC_CTRL    | read-write | 0x14        | LDO C Control          |
| 0x55    | LDOC_BB_CTRL | read-write | 0x15        | LDO C / DCDC A Control |
| 0x56    | BK_CTRL0     | read-write | 0x16        | DCDC B Control         |
| 0x57    | BK_CTRL1     | read-write | 0x17        | DCDC B Control         |
| 0x58    | BK_IPK       | read-write | 0x18        | DCDC B Control         |
| 0x59    | BK_CTRL2     | read-write | 0x19        | DCDC B Control         |
| 0x5C    | ADC_CC_CTRL  | read-write | 0x1C        | ADC Control            |
| 0x5D    | ADC_LIMITS   | read-write | 0x1D        | ADC Limits             |

#### 6.2 Register Description

#### 6.2.1 STATUS\_G

| Offset | Bit Position |            |            |            |            |            |               |            |
|--------|--------------|------------|------------|------------|------------|------------|---------------|------------|
| 0x00   | 7            | 6          | 5          | 4          | 3          | 2          | 1             | 0          |
| Reset  | 0            | 0          | 0          | 0          | 0          | 0          | 0             | 0          |
| Access | read-write   | read-write | read-write | read-write | read-write | read-write | read-write    | read-write |
| Name   | VDD_LOW      | CCC_ISDONE | CC_FULL    | VOLT_FAULT | TEMP_FAULT | 12C_FAULT  | OTP_CRC_FAULT | OTP_READ   |

## Table 6.1. STATUS\_G

| Bit | Name       | Reset | Access     | Description                                                                                                                                                                                                                                                                                                                                            |
|-----|------------|-------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | VDD_LOW    | 0     | read-write | Status flag indicating VDDB (or VDDA if<br>CC_MODE.SC_MODE=1) has fallen below threshhold<br>programmed in ADC_LIMITS.ADC_V_LIM since last clear.<br>This flag requires ADC_CC_CTRL.ADC_INTERVAL be<br>set to a non-zero value to ensure automatic periodic ADC<br>readings are taken.                                                                 |
|     |            |       |            | Note this flag is masked by default - set corresponding bit in the STATUS_GM register to unmask.                                                                                                                                                                                                                                                       |
|     |            |       |            | Can be cleared by writing a "1".                                                                                                                                                                                                                                                                                                                       |
| 6   | CCC_ISDONE | 0     | read-write | Status flag indicating coloumb counter calibration has completed since last clear.                                                                                                                                                                                                                                                                     |
|     |            |       |            | Note this flag is masked by default - set corresponding bit in the STATUS_GM register to unmask.                                                                                                                                                                                                                                                       |
|     |            |       |            | Can be cleared by writing a "1".                                                                                                                                                                                                                                                                                                                       |
| 5   | CC_FULL    | 0     | read-write | Status flag indicating any coloumb counter is over its pro-<br>grammed threshold (set by CC_CTRL>CC_THRSH) since<br>last clear.                                                                                                                                                                                                                        |
|     |            |       |            | Note this flag is masked by default - set corresponding bit in the STATUS_GM register to unmask.                                                                                                                                                                                                                                                       |
|     |            |       |            | Can be cleared by writing a "1".                                                                                                                                                                                                                                                                                                                       |
| 4   | VOLT_FAULT | 0     | read-write | Status flag indicating any unmasked assertion of any flag<br>in the STATUS_V register. To minimize firmware over-<br>head, the VOLT_FAULT flag allows firmware to simply<br>read a single status register (STATUS_G) on an IRQ<br>event. Firmware would only need to read the STATUS_V<br>register after determing the STATUS_G.VOLT_FAULT<br>was set. |
|     |            |       |            | Note this flag is masked by default - set corresponding bit in the STATUS_GM register to unmask.                                                                                                                                                                                                                                                       |
|     |            |       |            | Can be cleared by writing a "1".                                                                                                                                                                                                                                                                                                                       |

| Bit | Name          | Reset | Access     | Description                                                                                                                                                                                                                                                                            |
|-----|---------------|-------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3   | TEMP_FAULT    | 0     | read-write | Status flag indicating an over temperature condition has<br>occurred since last clear. Temperature threshold is set by<br>ADC_LIMITS.ADC_T_LIM. This flag requires<br>ADC_CC_CTRL.ADC_INTERVAL be set to a non-zero<br>value to ensure automatic periodic ADC readings are tak-<br>en. |
|     |               |       |            | Note this flag is masked by default - set corresponding bit in the STATUS_GM register to unmask.                                                                                                                                                                                       |
|     |               |       |            | Can be cleared by writing a "1".                                                                                                                                                                                                                                                       |
| 2   | I2C_FAULT     | 0     | read-write | Status flag indicating an I2C fault has occurred since last clear.                                                                                                                                                                                                                     |
|     |               |       |            | Note this flag is masked by default - set corresponding bit in the STATUS_GM register to unmask.                                                                                                                                                                                       |
|     |               |       |            | Can be cleared by writing a "1".                                                                                                                                                                                                                                                       |
| 1   | OTP_CRC_FAULT | 0     | read-write | Status flag indicating an OTP CRC violation has occurred since last clear.                                                                                                                                                                                                             |
|     |               |       |            | Note this flag is masked by default - set corresponding bit in the STATUS_GM register to unmask.                                                                                                                                                                                       |
|     |               |       |            | Can be cleared by writing a "1".                                                                                                                                                                                                                                                       |
| 0   | OTP_READ      | 0     | read-write | Status flag indicating that OTP was read since last clear.                                                                                                                                                                                                                             |
|     |               |       |            | This flag is expected to be set everytime the EFP01 is powered up, and should be cleared at power-up.                                                                                                                                                                                  |
|     |               |       |            | It is recommended to keep this flag unmasked always to<br>ensure that any EFP01 reset will result in an IRQ to the<br>host MCU, allowing the host MCU to reinitialize any<br>EFP01 registers.                                                                                          |
|     |               |       |            | Note this flag is unmasked by default - therefore, every power-up and reset deassertion (which causes an OTP read), results in an unmasked flag and the IRQ pin assertion.                                                                                                             |
|     |               |       |            | Can be cleared by writing a "1".                                                                                                                                                                                                                                                       |

## 6.2.2 STATUS\_V

| Offset | Bit Position |   |            |            |            |            |            |            |
|--------|--------------|---|------------|------------|------------|------------|------------|------------|
| 0x01   | 7            | 6 | 5          | 4          | 3          | 2          | 1          | 0          |
| Reset  |              |   | 0          | 0          | 0          | 0          | 0          | 0          |
| Access |              |   | read-write | read-write | read-write | read-write | read-write | read-write |
| Name   |              |   | voc_islow  | VOB_ISLOW  | VOA_ISLOW  | voc_isgood | VOB_ISGOOD | VOA_ISGOOD |

## Table 6.2. STATUS\_V

| Bit | Name       | Reset | Access     | Description                                                                                                                                                                                                                                                                                                      |
|-----|------------|-------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RESERVED   | 0     |            | Reserved. Always write bits to 0.                                                                                                                                                                                                                                                                                |
| 5   | VOC_ISLOW  | 0     | read-write | Status flag indicating the VOC output has transitioned from in regulation -> out of regulation since last clear.                                                                                                                                                                                                 |
|     |            |       |            | Can be cleared by writing a "1".                                                                                                                                                                                                                                                                                 |
| 4   | VOB_ISLOW  | 0     | read-write | Status flag indicating the VOB output has transitioned from in regulation -> out of regulation since last clear.                                                                                                                                                                                                 |
|     |            |       |            | Note that depending on voltage programming, an energy mode transition from EM2 to EM0 may cause assertion. Can be cleared by writing a "1".                                                                                                                                                                      |
| 3   | VOA_ISLOW  | 0     | read-write | Status flag indicating the VOA output has transitioned from in regulation -> out of regulation since last clear.                                                                                                                                                                                                 |
|     |            |       |            | Can be cleared by writing a "1".                                                                                                                                                                                                                                                                                 |
| 2   | VOC_ISGOOD | 0     | read-write | Status flag indicating the VOC output has transitioned from<br>out of regulation -> into regulation since last clear. Note<br>that if an output voltage target change is very small, the<br>output may never be reported as out of regulation, and this<br>flag will therefore never be set.                     |
|     |            |       |            | It is recommended to use the STATUS_LIVE.VOC_IN-<br>REG_LIVE bit instead to determine if the output is in regu-<br>lation.                                                                                                                                                                                       |
|     |            |       |            | Can be cleared by writing a "1".                                                                                                                                                                                                                                                                                 |
| 1   | VOB_ISGOOD | 0     | read-write | Status flag indicating the VOB output has transitioned from<br>out of regulation -> into regulation since last clear. Note<br>that when changing the output voltage target, if the change<br>is very small the output will never be reported as out of<br>regulation, and this flag will therefore never be set. |
|     |            |       |            | It is recommended to use the STATUS_LIVE.VOB_IN-<br>REG_LIVE bit instead to determine if the output is in regu-<br>lation.                                                                                                                                                                                       |
|     |            |       |            | Can be cleared by writing a "1".                                                                                                                                                                                                                                                                                 |

### EFP01 Energy Friendly PMIC Family Data Sheet Register Definitions

| Bit | Name       | Reset | Access     | Description                                                                                                                                                                                                                                                                                                                                                          |
|-----|------------|-------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | VOA_ISGOOD | 0     | read-write | Status flag indicating the VOA output has transitioned from<br>out of regulation -> into regulation since last clear. Note<br>that when changing the output voltage target, if the change<br>is very small the output will never be reported as out of<br>regulation, and this flag will therefore never be set.<br>It is recommended to use the STATUS_LIVE.VOA_IN- |
|     |            |       |            | REG_LIVE bit instead to determine if the output is in regu-<br>lation.                                                                                                                                                                                                                                                                                               |
|     |            |       |            | Can be cleared by writing a "1".                                                                                                                                                                                                                                                                                                                                     |

## 6.2.3 STATUS\_GM

| Offset | Bit Position   |                   |                |                   |                   |                  |                      |                 |
|--------|----------------|-------------------|----------------|-------------------|-------------------|------------------|----------------------|-----------------|
| 0x02   | 7              | 6                 | 5              | 4                 | 3                 | 2                | 1                    | 0               |
| Reset  | 0              | 0                 | 0              | 0                 | 0                 | 0                | 0                    | 1               |
| Access | read-write     | read-write        | read-write     | read-write        | read-write        | read-write       | read-write           | read-write      |
| Name   | VDD_LOW_UNMASK | CCC_ISDONE_UNMASK | CC_FULL_UNMASK | VOLT_FAULT_UNMASK | TEMP_FAULT_UNMASK | I2C_FAULT_UNMASK | OTP_CRC_FAULT_UNMASK | OTP_READ_UNMASK |

## Table 6.3. STATUS\_GM

| Bit | Name                      | Reset | Access     | Description                                                                                                                                                                                   |
|-----|---------------------------|-------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | VDD_LOW_UNMASK            | 0     | read-write | Set to unmask VDD Low status flag in the STATUS_G register.                                                                                                                                   |
| 6   | CCC_ISDONE_UNMASK         | 0     | read-write | Set to unmask Coulomb Counting Calibration status flag in the STATUS_G register.                                                                                                              |
| 5   | CC_FULL_UNMASK            | 0     | read-write | Set to unmask Coulomb Counting over Threshold status flag in the STATUS_G register.                                                                                                           |
| 4   | VOLT_FAULT_UNMASK         | 0     | read-write | Set to unmask Voltage Fault status flag in the STATUS_G register.                                                                                                                             |
| 3   | TEMP_FAULT_UNMASK         | 0     | read-write | Set to unmask Temperature Fault status flag in the STA-TUS_G register.                                                                                                                        |
| 2   | I2C_FAULT_UNMASK          | 0     | read-write | Set to unmask I2C Fault status flag in the STATUS_G reg-<br>ister.                                                                                                                            |
| 1   | OTP_CRC_FAULT_UN-<br>MASK | 0     | read-write | Set to unmask OTP CRC violation status flag in the STA-TUS_G register.                                                                                                                        |
| 0   | OTP_READ_UNMASK           | 1     | read-write | Set to unmask OTP Read status flag in the STATUS_G register.                                                                                                                                  |
|     |                           |       |            | This bit is set by default - therefore, every power-up and reset deassertion (which causes an OTP read), results in an unmasked flag and the IRQ pin assertion.                               |
|     |                           |       |            | It is recommended to keep this flag unmasked always to<br>ensure that any EFP01 reset will result in an IRQ to the<br>host MCU, allowing the host MCU to reinitialize any<br>EFP01 registers. |

# 6.2.4 STATUS\_VM

| Offset |   |   |                  | Bit Po           | osition          |                   |                   |                   |
|--------|---|---|------------------|------------------|------------------|-------------------|-------------------|-------------------|
| 0x03   | 7 | 6 | 5                | 4                | 3                | 2                 | 1                 | 0                 |
| Reset  |   | • | 0                | 0                | 0                | 0                 | 0                 | 0                 |
| Access |   |   | read-write       | read-write       | read-write       | read-write        | read-write        | read-write        |
| Name   |   |   | VOC_ISLOW_UNMASK | VOB_ISLOW_UNMASK | VOA_ISLOW_UNMASK | VOC_ISGOOD_UNMASK | VOB_ISGOOD_UNMASK | VOA_ISGOOD_UNMASK |

## Table 6.4. STATUS\_VM

| Bit | Name              | Reset | Access     | Description                                                         |
|-----|-------------------|-------|------------|---------------------------------------------------------------------|
| 7:6 | RESERVED          | 0     |            | Reserved. Always write bits to 0.                                   |
| 5   | VOC_ISLOW_UNMASK  | 0     | read-write | Set to unmask VOC_ISLOW status flag in the STATUS_V register.       |
| 4   | VOB_ISLOW_UNMASK  | 0     | read-write | Set to unmask VOB_ISLOW status flag in the STATUS_V register.       |
| 3   | VOA_ISLOW_UNMASK  | 0     | read-write | Set to unmask VOA_ISLOW status flag in the STATUS_V register.       |
| 2   | VOC_ISGOOD_UNMASK | 0     | read-write | Set to unmask VOC_ISGOOD status flag in the STA-<br>TUS_V register. |
| 1   | VOB_ISGOOD_UNMASK | 0     | read-write | Set to unmask VOB_ISGOOD status flag in the STA-<br>TUS_V register. |
| 0   | VOA_ISGOOD_UNMASK | 0     | read-write | Set to unmask VOA_ISGOOD status flag in the STA-<br>TUS_V register. |

#### 6.2.5 STATUS\_LIVE

| Offset | Bit Position |   |           |              |              |                |                |                |
|--------|--------------|---|-----------|--------------|--------------|----------------|----------------|----------------|
| 0x04   | 7            | 6 | 5         | 4            | 3            | 2              | 1              | 0              |
| Reset  |              |   | 0         | 0            | 0            | 0              | 0              | 0              |
| Access |              |   | read-only | read-only    | read-only    | read-only      | read-only      | read-only      |
| Name   |              |   | CCC_LIVE  | TEMP_HI_LIVE | VDD_LOW_LIVE | VOC_INREG_LIVE | VOB_INREG_LIVE | VOA_INREG_LIVE |

## Table 6.5. STATUS\_LIVE

| Bit | Name           | Reset | Access    | Description                                                                                                                                                                       |
|-----|----------------|-------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RESERVED       | 0     |           | Reserved. Always write bits to 0.                                                                                                                                                 |
| 5   | CCC_LIVE       | 0     | read-only | Live view of Coulomb counter calibration operation busy status                                                                                                                    |
| 4   | TEMP_HI_LIVE   | 0     | read-only | Live view of temperature threshold status. This bit requires ADC_CC_CTRL.ADC_INTERVAL be set to a non-zero value to ensure automatic periodic ADC readings are taken.             |
| 3   | VDD_LOW_LIVE   | 0     | read-only | Live view of VDDB / VDDA threshold status. This bit re-<br>quires ADC_CC_CTRL.ADC_INTERVAL be set to a non-<br>zero value to ensure automatic periodic ADC readings are<br>taken. |
| 2   | VOC_INREG_LIVE | 0     | read-only | Live view of VOC regulation status. This output is only val-<br>id when LDO C is enabled and not used in parallel with<br>DCDC A.                                                 |
| 1   | VOB_INREG_LIVE | 0     | read-only | Live view of VOB regulation status. This output is only val-<br>id when DCDC B is enabled.                                                                                        |
| 0   | VOA_INREG_LIVE | 0     | read-only | Live view of VOA regulation status. This output is only val-<br>id when DCDC A is enabled.                                                                                        |

# 6.2.6 DEVREV\_ID

| Offset |           |            |   | Bit Position |   |        |   |   |
|--------|-----------|------------|---|--------------|---|--------|---|---|
| 0x05   | 7         | 6          | 5 | 4            | 3 | 2      | 1 | 0 |
| Reset  | 0x01      |            |   |              |   | 0x19   |   |   |
| Access | read-only |            |   | read-only    |   |        |   |   |
| Name   |           | REV_ID rea |   |              |   | DEV_ID |   |   |

# Table 6.6. DEVREV\_ID

| Bit | Name   | Reset | Access    | Description       |
|-----|--------|-------|-----------|-------------------|
| 7:5 | REV_ID | 0x01  | read-only | EFP01 Revision ID |
| 4:0 | DEV_ID | 0x19  | read-only | EFP01 Device ID   |

## 6.2.7 CC\_CAL

| Offset |            |             |   | Bit Position |   |            |         |   |  |
|--------|------------|-------------|---|--------------|---|------------|---------|---|--|
| 0x0A   | 7          | 6           | 5 | 4            | 3 | 2          | 1       | 0 |  |
| Reset  | 0x00       |             |   | 0x00         |   | 0x00       |         |   |  |
| Access | read-write |             |   | read-write   |   | read-write |         |   |  |
| Name   |            | CC_CAL_NREQ |   | CO. SEI      | 1 |            | CCL_LVL |   |  |

## Table 6.7. CC\_CAL

| Bit | Name        | Reset | Access     | Description                                                                                                                                                                                                                                                                                      |
|-----|-------------|-------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | CC_CAL_NREQ | 0x00  | read-write | Configures the number of pulses required to be counted<br>during Coulomb counter calibration, where the number of<br>pulses required is 2 <sup>(CC_CAL_NREQ+1)</sup> . Note that the<br>number of pulses counted during calibration is not affected<br>by the the prescaler (CC_CTRL.CC_PRESCL). |
| 4:3 | CCL_SEL     | 0x00  | read-write | Coulomb counter load select. During calibration, the load current selected by CCL_LVL will be applied to the output selected by CCL_SEL.                                                                                                                                                         |
|     | Value       | Mode  |            | Description                                                                                                                                                                                                                                                                                      |
|     | 0           | NONE  |            | None                                                                                                                                                                                                                                                                                             |
|     | 1           | VOA   |            | VOA output                                                                                                                                                                                                                                                                                       |
|     | 2           | VOB   |            | VOB output                                                                                                                                                                                                                                                                                       |
|     | 3           | VOC   |            | VOC output                                                                                                                                                                                                                                                                                       |
| 2:0 | CCL_LVL     | 0x00  | read-write | Coulomb counter load current source.                                                                                                                                                                                                                                                             |
|     |             |       |            | For 0 <=CCL_LVL <= 3:                                                                                                                                                                                                                                                                            |
|     |             |       |            | CC_Cal_Low = from2sComplement(OTP_CCCAL_LOW) *<br>1.5725uA + 0.87mA                                                                                                                                                                                                                              |
|     |             |       |            | For 4 =< CCL_LVL <= 7:                                                                                                                                                                                                                                                                           |
|     |             |       |            | CC_Cal_High = from2sComplement(OTP_CCCAL_HIGH)<br>* 23.4375uA + 13.9mA                                                                                                                                                                                                                           |
|     | Value       | Mode  |            | Description                                                                                                                                                                                                                                                                                      |
|     | 0           | 440UA |            | 0.440 mA nominal, CC_Cal_Low * 0.5094 calibrated                                                                                                                                                                                                                                                 |
|     | 1           | 550UA |            | 0.550 mA nominal, CC_Cal_Low * 0.6352 calibrated                                                                                                                                                                                                                                                 |
|     | 2           | 700UA |            | 0.700 mA nominal, CC_Cal_Low * 0.802 calibrated                                                                                                                                                                                                                                                  |
|     | 3           | 875UA |            | 0.875 mA nominal, CC_Cal_Low * 1.0 calibrated                                                                                                                                                                                                                                                    |
|     |             |       |            |                                                                                                                                                                                                                                                                                                  |

#### EFP01 Energy Friendly PMIC Family Data Sheet Register Definitions

| Bit | Name                   | Reset  | Access                                           | Description                                      |
|-----|------------------------|--------|--------------------------------------------------|--------------------------------------------------|
|     | 4                      | 7060UA |                                                  | 7.06 mA nominal, CC_Cal_High * 0.5094 calibrated |
|     | 5                      | 8830UA |                                                  | 8.83 mA nominal, CC_Cal_High * 0.6352 calibrated |
|     | 6 11200UA<br>7 14000UA |        | 11.20 mA nominal, CC_Cal_High * 0.802 calibrated |                                                  |
|     |                        |        | 14.00 mA nominal, CC_Cal_High * 1.0 calibrated   |                                                  |

#### 6.2.8 OTP\_ADDR

| Offset |   | Bit Position |               |  |      |  |  |  |  |  |
|--------|---|--------------|---------------|--|------|--|--|--|--|--|
| 0x0B   | 7 | 6            | 6 5 4 3 2 1 0 |  |      |  |  |  |  |  |
| Reset  |   |              |               |  | 0x00 |  |  |  |  |  |
| Access |   |              | read-write    |  |      |  |  |  |  |  |
| Name   |   | OTP_ADDR_    |               |  |      |  |  |  |  |  |

## Table 6.8. OTP\_ADDR

| Bit | Name     | Reset Access |            | Description                       |
|-----|----------|--------------|------------|-----------------------------------|
| 7   | RESERVED | 0            |            | Reserved. Always write bits to 0. |
| 6:0 | OTP_ADDR | 0x00         | read-write | OTP address for reads and writes. |

#### 6.2.9 OTP\_RDATA

| Offset | Bit Position    |           |  |           |    |  |  |  |  |
|--------|-----------------|-----------|--|-----------|----|--|--|--|--|
| 0x0C   | 7 6 5 4 3 2 1 0 |           |  |           |    |  |  |  |  |
| Reset  |                 |           |  | 0x        | 00 |  |  |  |  |
| Access |                 | read-only |  |           |    |  |  |  |  |
| Name   |                 |           |  | עדאהם מדה |    |  |  |  |  |

## Table 6.9. OTP\_RDATA

| Bit | Name      | Reset | Access    | Description           |
|-----|-----------|-------|-----------|-----------------------|
| 7:0 | OTP_RDATA | 0x00  | read-only | OTP data from reading |

## 6.2.10 OTP\_STATCTRL

| Offset |   |   |   | Bit Po | osition   |             |   |   |  |
|--------|---|---|---|--------|-----------|-------------|---|---|--|
| 0x0E   | 7 | 6 | 5 | 4      | 3         | 2           | 1 | 0 |  |
| Reset  |   |   |   | •      | 0         | 0           |   |   |  |
| Access |   |   |   |        | read-only | read-write  |   |   |  |
| Name   |   |   |   |        | OTP_BUSY  | CMD_READOTP |   |   |  |

## Table 6.10. OTP\_STATCTRL

| Bit | Name        | Reset | Access     | Description                                                                                              |
|-----|-------------|-------|------------|----------------------------------------------------------------------------------------------------------|
| 7:4 | RESERVED    | 0     |            | Reserved. Always write bits to 0.                                                                        |
| 3   | OTP_BUSY    | 0     | read-only  | OTP state machine busy indicator. Firmware can poll this bit to determine when the OTP read is complete. |
| 2   | CMD_READOTP | 0     | read-write | Read OTP command.                                                                                        |
| 1:0 | RESERVED    | 0     |            | Reserved. Always write bits to 0.                                                                        |

#### 6.2.11 CMD

| Offset | Bit Position |            |            |             |   |            |   |            |  |
|--------|--------------|------------|------------|-------------|---|------------|---|------------|--|
| 0x10   | 7            | 6          | 5          | 4           | 3 | 2          | 1 | 0          |  |
| Reset  | 0            | 0          | 0          | 0           |   | 0          |   | 0          |  |
| Access | write-only   | write-only | write-only | write-only  |   | write-only |   | write-only |  |
| Name   | ADC_START    | ADC_CLR    | cc_clr     | CC_CAL_STRT |   | OTP_REREAD |   | RESET      |  |

### Table 6.11. CMD

| Bit | Name        | Reset | Access     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|-------------|-------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | ADC_START   | 0     | write-only | Initiates a single ADC VDD Voltage measurement.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|     |             |       |            | Before kicking of the ADC measurement, firmware should<br>set ADC_CC_CTRL.ADC_INTERVAL=0 to disable auto-<br>mated ADC operation and clear the ADC output registers.                                                                                                                                                                                                                                                                                                                                     |
| 6   | ADC_CLR     | 0     | write-only | If ADC_CLR is set, the next ADC voltage measurement value (triggered automatically or with ADC_START=1) will be loaded directly into all three 12-bit ADC output result registers.                                                                                                                                                                                                                                                                                                                       |
| 5   | CC_CLR      | 0     | write-only | Clear all Coulomb counters (CCA_MSBY, CCA_LSBY,<br>CCB0_MSBY, CCB0_LSBY, CCB2_MSBY, CCB2_LSBY,<br>CCC_MSBY, CCC_LSBY)                                                                                                                                                                                                                                                                                                                                                                                    |
| 4   | CC_CAL_STRT | 0     | write-only | Initiate calibration of Coulomb counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 3   | RESERVED    | 0     |            | Reserved. Always write bits to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 2   | OTP_REREAD  | 0     | write-only | Force OTP to be re-read. Will result in the internal control registers being overwritten to their out-of-reset default state.                                                                                                                                                                                                                                                                                                                                                                            |
| 1   | RESERVED    | 0     |            | Reserved. Always write bits to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0   | RESET       | 0     | write-only | Forces a full reset, equivalent to a power supply brownout.<br>All internal registers will be cleared to '0', then the OPN<br>defaults will be reloaded into the registers from OTP.                                                                                                                                                                                                                                                                                                                     |
|     |             |       |            | Note use of this bit is not recommended. A reset means<br>that any enabled DCDC outputs are going to be disabled<br>(i.e, when their mode bitfields are cleared to '0') until the<br>OTP default settings are loaded (which can take up to<br>400usec). The output voltage will be maintained during<br>this period only by the output capacitor, resulting in a pow-<br>er supply-brownout if the load current is large enough to<br>pull the output capacitor voltage below the brownout<br>threshold. |
| _   |             |       |            | Recommend use of the OTP_REREAD bit instead, which will simply repaint the EFP01 registers with the default set-<br>tings from OTP. Any converters enabled by default will re-<br>main enabled when using OTP_REREAD.                                                                                                                                                                                                                                                                                    |

## 6.2.12 CC\_MODE

| Offset | Bit Position |   |   |   |           |           |           |   |  |  |
|--------|--------------|---|---|---|-----------|-----------|-----------|---|--|--|
| 0x12   | 7            | 6 | 5 | 4 | 3         | 2         | 1         | 0 |  |  |
| Reset  |              | • |   |   | 0         | 0         | 0x00      |   |  |  |
| Access |              |   |   |   | read-only | read-only | read-only |   |  |  |
| Name   |              |   |   |   | sc_mode   | CCB_MODE  |           |   |  |  |

## Table 6.12. CC\_MODE

| Bit | Name     | Reset | Access    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|----------|-------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | RESERVED | 0     |           | Reserved. Always write bits to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 3   | SC_MODE  | 0     | read-only | Single Cell Mode indicator. Determined at power-on,<br>based on voltage applied to VDDA pin. If a valid voltage is<br>present at the VDDA pin, SC_MODE = 1; otherwise,<br>SC_MODE = 0.                                                                                                                                                                                                                                                                               |
| 2   | CCB_MODE | 0     | read-only | Mode of buck converter driving VOB.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |          |       |           | Calibration of the Coulomb counter ( # of Coulombs per<br>pulse, or CPP ) depends on the mode of the converter.<br>Calibration involves forcing the current mode (so it's not<br>switching back and forth) for the calibration operation,<br>which yields # of Coulombs per pulse (CPP) in that mode.<br>If reading the CCB_MODE as part of the counter unload-<br>ing process shows that the mode has changed, firmware<br>should compute the CPP for the new mode. |
|     |          |       |           | Note that addressing this read-only register causes an in-<br>hibition in the updating of the register, to ensure that the<br>capture of the register is not corrupted by changes during<br>the capture process. Users should address these registers<br>only when they are actively reading them.                                                                                                                                                                   |
|     | Value    | Mode  |           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|     | 0        | BUCK  |           | Buck Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|     | 1        | LDOB  |           | LDO Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

| Bit | Name     | Reset | Access    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|----------|-------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0 | CCA_MODE | 0x00  | read-only | Mode of buck/boost converter driving VOA.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |          |       |           | Calibration of the Coulomb counter ( # of Coulombs per<br>pulse, or CPP ) depends on the mode of the converter.<br>Calibration involves forcing the current mode (so it's not<br>switching back and forth) for the calibration operation,<br>which yields # of Coulombs per pulse (CPP) in that mode.<br>If reading the CCA_MODE as part of the counter unload-<br>ing process shows that the mode has changed, firmware<br>should compute the CPP for the new mode.<br>Note that addressing this read-only register causes an in-<br>hibition in the updating of the register, to ensure that the<br>capture of the register is not corrupted by changes during<br>the capture process. Users should address these registers<br>only when they are actively reading them. |
|     | Value    | Mode  |           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|     | 0        | BUCK  |           | Buck Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     | 1        | AUTO  |           | Autonomous Buck/Boost Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|     | 2        | BOOST |           | Boost Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|     | 3        | LDO   |           | LDO C Parallel Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

## 6.2.13 CCA\_MSBY

| Offset | Bit Position                                                            |           |  |  |  |  |  |  |  |  |  |
|--------|-------------------------------------------------------------------------|-----------|--|--|--|--|--|--|--|--|--|
| 0x13   | 7         6         5         4         3         2         1         0 |           |  |  |  |  |  |  |  |  |  |
| Reset  | 0x00                                                                    |           |  |  |  |  |  |  |  |  |  |
| Access |                                                                         | read-only |  |  |  |  |  |  |  |  |  |
| Name   |                                                                         | CCA_MSBY  |  |  |  |  |  |  |  |  |  |

## Table 6.13. CCA\_MSBY

| Bit | Name     | Reset                   | Access                                                                                                                                                                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|----------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | CCA_MSBY | CCA_MSBY 0x00 read-only | Most significant byte of Coulomb counter value for VOA.<br>Each count represents a number of PFM pulses, deter-<br>mined by the prescaler setting (CC_CTRL.CC_PRESCL). |                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     |          |                         |                                                                                                                                                                        | Note that this value is spread over 2 registers and may be<br>continuously updated. To ensure that the capture of the<br>register is not corrupted by changes during the capture<br>process, addressing this read-only register causes an in-<br>hibition in the updating of the register. Because this can<br>result in some small amount of missed Coulomb counter<br>counts, users should address these registers only when<br>they are actively reading them. |
|     |          |                         |                                                                                                                                                                        | To ensure coherence when reading the most significant<br>and least significant bytes, a MSBY register read causes<br>the corresponding LSBY register value to be stored into a<br>shadow register. Reading the LSBY register will then re-<br>turn the value stored in the LSBY shadow register.                                                                                                                                                                  |

#### 6.2.14 CCA\_LSBY

| Offset | Bit Position    |          |  |  |  |  |  |  |  |  |
|--------|-----------------|----------|--|--|--|--|--|--|--|--|
| 0x14   | 7 6 5 4 3 2 1 0 |          |  |  |  |  |  |  |  |  |
| Reset  | 0x00            |          |  |  |  |  |  |  |  |  |
| Access | read-only       |          |  |  |  |  |  |  |  |  |
| Name   |                 | CCA_LSBY |  |  |  |  |  |  |  |  |

# Table 6.14. CCA\_LSBY

| Bit | Name     | Reset                   | Access                                                                                                                                                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|----------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | CCA_LSBY | CCA_LSBY 0x00 read-only | Least significant byte of Coulomb counter for VOA. Each count represents a number of PFM pulses, determined by the prescaler setting (CC_CTRL.CC_PRESCL). |                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     |          |                         |                                                                                                                                                           | Note that this value is spread over 2 registers and may be<br>continuously updated. To ensure that the capture of the<br>register is not corrupted by changes during the capture<br>process, addressing this read-only register causes an in-<br>hibition in the updating of the register. Because this can<br>result in some small amount of missed Coulomb counter<br>counts, users should address these registers only when<br>they are actively reading them. |
|     |          |                         |                                                                                                                                                           | To ensure coherence when reading the most significant<br>and least significant bytes, a MSBY register read causes<br>the corresponding LSBY register value to be stored into a<br>shadow register. Reading the LSBY register will then re-<br>turn the value stored in the LSBY shadow register.                                                                                                                                                                  |

#### 6.2.15 CCB0\_MSBY

| Offset | Bit Position |           |   |           |   |   |   |   |  |  |  |
|--------|--------------|-----------|---|-----------|---|---|---|---|--|--|--|
| 0x15   | 7            | 6         | 5 | 4         | 3 | 2 | 1 | 0 |  |  |  |
| Reset  | 0x00         |           |   |           |   |   |   |   |  |  |  |
| Access |              | read-only |   |           |   |   |   |   |  |  |  |
| Name   |              |           |   | Aasw vauu |   |   |   |   |  |  |  |

## Table 6.15. CCB0\_MSBY

| Bit | Name      | Reset | Access    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|-----------|-------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | CCB0_MSBY | 0x00  | read-only | Most significant byte of Coulomb counter for VOB in EM0.<br>Each count represents a number of PFM pulses, deter-<br>mined by the prescaler setting (CC_CTRL.CC_PRESCL).                                                                                                                                                                                                                                                                                           |
|     |           |       |           | Note that this value is spread over 2 registers and may be<br>continuously updated. To ensure that the capture of the<br>register is not corrupted by changes during the capture<br>process, addressing this read-only register causes an in-<br>hibition in the updating of the register. Because this can<br>result in some small amount of missed Coulomb counter<br>counts, users should address these registers only when<br>they are actively reading them. |
|     |           |       |           | To ensure coherence when reading the most significant<br>and least significant bytes, a MSBY register read causes<br>the corresponding LSBY register value to be stored into a<br>shadow register. Reading the LSBY register will then re-<br>turn the value stored in the LSBY shadow register.                                                                                                                                                                  |

#### 6.2.16 CCB0\_LSBY

| Offset | Bit Position                                                            |  |  |  |    |  |  |  |  |  |
|--------|-------------------------------------------------------------------------|--|--|--|----|--|--|--|--|--|
| 0x16   | 7         6         5         4         3         2         1         0 |  |  |  |    |  |  |  |  |  |
| Reset  | 0x00                                                                    |  |  |  |    |  |  |  |  |  |
| Access | read-only                                                               |  |  |  |    |  |  |  |  |  |
| Name   |                                                                         |  |  |  | J, |  |  |  |  |  |

# Table 6.16. CCB0\_LSBY

| Bit | Name      | Reset | Access    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|-----------|-------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | CCB0_LSBY | 0x00  | read-only | Least significant byte of Coulomb counter for VOB in EM0.<br>Each count represents a number of PFM pulses, deter-<br>mined by the prescaler setting (CC_CTRL.CC_PRESCL).                                                                                                                                                                                                                                                                                          |
|     |           |       |           | Note that this value is spread over 2 registers and may be<br>continuously updated. To ensure that the capture of the<br>register is not corrupted by changes during the capture<br>process, addressing this read-only register causes an in-<br>hibition in the updating of the register. Because this can<br>result in some small amount of missed Coulomb counter<br>counts, users should address these registers only when<br>they are actively reading them. |
|     |           |       |           | To ensure coherence when reading the most significant<br>and least significant bytes, a MSBY register read causes<br>the corresponding LSBY register value to be stored into a<br>shadow register. Reading the LSBY register will then re-<br>turn the value stored in the LSBY shadow register.                                                                                                                                                                  |

#### 6.2.17 CCB2\_MSBY

| Offset | Bit Position                                                            |  |  |           |    |  |  |  |  |  |
|--------|-------------------------------------------------------------------------|--|--|-----------|----|--|--|--|--|--|
| 0x17   | 7         6         5         4         3         2         1         0 |  |  |           |    |  |  |  |  |  |
| Reset  |                                                                         |  |  | 0x        | 00 |  |  |  |  |  |
| Access |                                                                         |  |  |           |    |  |  |  |  |  |
| Name   |                                                                         |  |  | Vasm carr |    |  |  |  |  |  |

## Table 6.17. CCB2\_MSBY

| Bit | Name      | Reset | Access    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|-----------|-------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | CCB2_MSBY | 0x00  | read-only | Most significant byte of Coulomb counter for VOB in EM2.<br>Each count represents a number of PFM pulses, deter-<br>mined by the prescaler setting (CC_CTRL.CC_PRESCL).                                                                                                                                                                                                                                                                                           |
|     |           |       |           | Note that this value is spread over 2 registers and may be<br>continuously updated. To ensure that the capture of the<br>register is not corrupted by changes during the capture<br>process, addressing this read-only register causes an in-<br>hibition in the updating of the register. Because this can<br>result in some small amount of missed Coulomb counter<br>counts, users should address these registers only when<br>they are actively reading them. |
|     |           |       |           | To ensure coherence when reading the most significant<br>and least significant bytes, a MSBY register read causes<br>the corresponding LSBY register value to be stored into a<br>shadow register. Reading the LSBY register will then re-<br>turn the value stored in the LSBY shadow register.                                                                                                                                                                  |

#### 6.2.18 CCB2\_LSBY

| Offset | Bit Position                                                            |           |  |                     |    |  |  |  |  |  |  |
|--------|-------------------------------------------------------------------------|-----------|--|---------------------|----|--|--|--|--|--|--|
| 0x18   | 7         6         5         4         3         2         1         0 |           |  |                     |    |  |  |  |  |  |  |
| Reset  |                                                                         |           |  | 0x                  | 00 |  |  |  |  |  |  |
| Access |                                                                         | read-only |  |                     |    |  |  |  |  |  |  |
| Name   |                                                                         |           |  | עםט - גםטט<br>עםט - | J, |  |  |  |  |  |  |

# Table 6.18. CCB2\_LSBY

| Bit | Name      | Reset | Access    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|-----------|-------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | CCB2_LSBY | 0x00  | read-only | Least significant byte of Coulomb counter for VOB in EM2.<br>Each count represents a number of PFM pulses, deter-<br>mined by the prescaler setting (CC_CTRL.CC_PRESCL).                                                                                                                                                                                                                                                                                          |
|     |           |       |           | Note that this value is spread over 2 registers and may be<br>continuously updated. To ensure that the capture of the<br>register is not corrupted by changes during the capture<br>process, addressing this read-only register causes an in-<br>hibition in the updating of the register. Because this can<br>result in some small amount of missed Coulomb counter<br>counts, users should address these registers only when<br>they are actively reading them. |
|     |           |       |           | To ensure coherence when reading the most significant<br>and least significant bytes, a MSBY register read causes<br>the corresponding LSBY register value to be stored into a<br>shadow register. Reading the LSBY register will then re-<br>turn the value stored in the LSBY shadow register.                                                                                                                                                                  |

## 6.2.19 CCC\_MSBY

| Offset | Bit Position |                 |  |    |    |  |  |  |  |  |  |
|--------|--------------|-----------------|--|----|----|--|--|--|--|--|--|
| 0x19   | 7            | 7 6 5 4 3 2 1 0 |  |    |    |  |  |  |  |  |  |
| Reset  |              |                 |  | 0x | 00 |  |  |  |  |  |  |
| Access |              | read-only       |  |    |    |  |  |  |  |  |  |
| Name   |              |                 |  |    |    |  |  |  |  |  |  |

#### Table 6.19. CCC\_MSBY

| Bit | Name     | Reset | Access    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|----------|-------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | CCC_MSBY | 0x00  | read-only | Most significant byte of Coulomb counter for VOC in LDOC stand-alone mode. Each count represents a number of PFM pulses, determined by the prescaler setting (CC_CTRL.CC_PRESCL).                                                                                                                                                                                                                                                                                                                       |
|     |          |       |           | Note that during the calibratin of all 3 Coulomb Counters,<br>the CCC counter is used for counting the 10MHz clock cy-<br>cles that occur during the calibration event. Until the next<br>subsequent CC_CLR event, reading the CCC_MSBY and<br>CCC_LSBY registers returns the 16-bit result from the<br>10MHz counting operation. To preserve any existing count<br>in the CCC counter, firmware should read and store the<br>CCC registers before initiating a Coulomb Counter calibra-<br>tion event. |
|     |          |       |           | Note that this value is spread over 2 registers and may be<br>continuously updated. To ensure that the capture of the<br>register is not corrupted by changes during the capture<br>process, addressing this read-only register causes an in-<br>hibition in the updating of the register. Because this can<br>result in some small amount of missed Coulomb counter<br>counts, users should address these registers only when<br>they are actively reading them.                                       |
|     |          |       |           | To ensure coherence when reading the most significant<br>and least significant bytes, a MSBY register read causes<br>the corresponding LSBY register value to be stored into a<br>shadow register. Reading the LSBY register will then re-<br>turn the value stored in the LSBY shadow register.                                                                                                                                                                                                        |

## 6.2.20 CCC\_LSBY

| Offset | Bit Position                                                            |           |  |                    |    |  |  |  |  |  |  |
|--------|-------------------------------------------------------------------------|-----------|--|--------------------|----|--|--|--|--|--|--|
| 0x1A   | 7         6         5         4         3         2         1         0 |           |  |                    |    |  |  |  |  |  |  |
| Reset  |                                                                         |           |  | 0x                 | 00 |  |  |  |  |  |  |
| Access |                                                                         | read-only |  |                    |    |  |  |  |  |  |  |
| Name   |                                                                         |           |  | 200 - 200<br>- 200 |    |  |  |  |  |  |  |

## Table 6.20. CCC\_LSBY

| Bit | Name     | Reset | Access    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|----------|-------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | CCC_LSBY | 0x00  | read-only | Least significant byte of Coulomb counter for VOC in LDOC stand-alone mode. Each count represents a number of PFM pulses, determined by the prescaler setting (CC_CTRL.CC_PRESCL).                                                                                                                                                                                                                                                                                                                      |
|     |          |       |           | Note that during the calibratin of all 3 Coulomb Counters,<br>the CCC counter is used for counting the 10MHz clock cy-<br>cles that occur during the calibration event. Until the next<br>subsequent CC_CLR event, reading the CCC_MSBY and<br>CCC_LSBY registers returns the 16-bit result from the<br>10MHz counting operation. To preserve any existing count<br>in the CCC counter, firmware should read and store the<br>CCC registers before initiating a Coulomb Counter calibra-<br>tion event. |
|     |          |       |           | Note that this value is spread over 2 registers and may be<br>continuously updated. To ensure that the capture of the<br>register is not corrupted by changes during the capture<br>process, addressing this read-only register causes an in-<br>hibition in the updating of the register. Because this can<br>result in some small amount of missed Coulomb counter<br>counts, users should address these registers only when<br>they are actively reading them.                                       |
|     |          |       |           | To ensure coherence when reading the most significant<br>and least significant bytes, a MSBY register read causes<br>the corresponding LSBY register value to be stored into a<br>shadow register. Reading the LSBY register will then re-<br>turn the value stored in the LSBY shadow register.                                                                                                                                                                                                        |

#### 6.2.21 VDD\_AVG\_MSN

| Offset | Bit Position |   |   |   |           |   |   |   |  |  |
|--------|--------------|---|---|---|-----------|---|---|---|--|--|
| 0x1B   | 7            | 6 | 5 | 4 | 3         | 2 | 1 | 0 |  |  |
| Reset  |              |   |   |   | 0x00      |   |   |   |  |  |
| Access |              |   |   |   | read-only |   |   |   |  |  |
| Name   |              |   |   |   |           |   |   |   |  |  |

## Table 6.21. VDD\_AVG\_MSN

| Bit | Name        | Reset | Access    | Description                                                                                                                                                                                                                                                                                                                                |
|-----|-------------|-------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | RESERVED    | 0     |           | Reserved. Always write bits to 0.                                                                                                                                                                                                                                                                                                          |
| 3:0 | VDD_AVG_MSN | 0x00  | read-only | Most significant nibble of measured VDDA or VDDB pin<br>IIR low-pass filtered average voltage since last clear. The<br>time constant of the IIR filter is set by<br>ADC_CC_CTRL.ADC_IIR_TAU. The VDDA pin will be<br>measured only if a supply is present on that pin (i.e.,<br>CC_MODE.SC_MODE=1), otherwise the VDDB pin is<br>measured. |
|     |             |       |           | Note that this value is spread over 2 registers and may be<br>continuously updated. To ensure that the capture of the<br>register is not corrupted by changes during the capture<br>process, addressing this read-only register causes an in-<br>hibition in the updating of the register.                                                 |
|     |             |       |           | To ensure coherence when reading the most significant<br>and least significant bytes, a MSBY register read causes<br>the corresponding LSBY register value to be stored into a<br>shadow register. Reading the LSBY register will then re-<br>turn the value stored in the LSBY shadow register.                                           |
|     |             |       |           | VDDB (mV) = ((VDD_xxx_MSN<<8) + VDD_xxx_LSBY) ×<br>1.49                                                                                                                                                                                                                                                                                    |
|     |             |       |           | VDDA (mV) = ((VDD_xxx_MSN<<8) + VDD_xxx_LSBY) × 1.01                                                                                                                                                                                                                                                                                       |

#### 6.2.22 VDD\_AVG\_LSBY

| Offset | Bit Position                                                            |  |  |    |    |  |  |  |  |  |  |
|--------|-------------------------------------------------------------------------|--|--|----|----|--|--|--|--|--|--|
| 0x1C   | 7         6         5         4         3         2         1         0 |  |  |    |    |  |  |  |  |  |  |
| Reset  |                                                                         |  |  | 0x | 00 |  |  |  |  |  |  |
| Access | read-only                                                               |  |  |    |    |  |  |  |  |  |  |
| Name   |                                                                         |  |  |    |    |  |  |  |  |  |  |

#### Table 6.22. VDD\_AVG\_LSBY

| Bit | Name         | Reset | Access    | Description                                                                                                                                                                                                                                                                                                                               |
|-----|--------------|-------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | VDD_AVG_LSBY | 0x00  | read-only | Least significant byte of measured VDDA or VDDB pin IIR<br>low-pass filtered average voltage since last clear. The time<br>constant of the IIR filter is set by<br>ADC_CC_CTRL.ADC_IIR_TAU. The VDDA pin will be<br>measured only if a supply is present on that pin (i.e.,<br>CC_MODE.SC_MODE=1), otherwise the VDDB pin is<br>measured. |
|     |              |       |           | Note that this value is spread over 2 registers and may be<br>continuously updated. To ensure that the capture of the<br>register is not corrupted by changes during the capture<br>process, addressing this read-only register causes an in-<br>hibition in the updating of the register.                                                |
|     |              |       |           | To ensure coherence when reading the most significant<br>and least significant bytes, a MSBY register read causes<br>the corresponding LSBY register value to be stored into a<br>shadow register. Reading the LSBY register will then re-<br>turn the value stored in the LSBY shadow register.                                          |
|     |              |       |           | VDDB (mV) = ((VDD_xxx_MSN<<8) + VDD_xxx_LSBY) ×<br>1.49                                                                                                                                                                                                                                                                                   |
|     |              |       |           | VDDA (mV) = ((VDD_xxx_MSN<<8) + VDD_xxx_LSBY) × 1.01                                                                                                                                                                                                                                                                                      |

#### 6.2.23 VDD\_MIN\_MSN

| Offset | Bit Position |   |   |   |           |   |   |   |  |  |
|--------|--------------|---|---|---|-----------|---|---|---|--|--|
| 0x1D   | 7            | 6 | 5 | 4 | 3         | 2 | 1 | 0 |  |  |
| Reset  |              |   |   |   | 0x00      |   |   |   |  |  |
| Access |              |   |   |   | read-only |   |   |   |  |  |
| Name   |              |   |   |   |           |   |   |   |  |  |

#### Table 6.23. VDD\_MIN\_MSN

| Bit | Name        | Reset | Access    | Description                                                                                                                                                                                                                                                                                      |
|-----|-------------|-------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | RESERVED    | 0     |           | Reserved. Always write bits to 0.                                                                                                                                                                                                                                                                |
| 3:0 | VDD_MIN_MSN | 0x00  | read-only | Most significant nibble of measured VDDA or VDDB volt-<br>age min since last clear. The VDDA pin will be measured<br>only if a supply is present on that pin (i.e.,<br>CC_MODE.SC_MODE=1), otherwise the VDDB pin is<br>measured.                                                                |
|     |             |       |           | Note that this value is spread over 2 registers and may be<br>continuously updated. To ensure that the capture of the<br>register is not corrupted by changes during the capture<br>process, addressing this read-only register causes an in-<br>hibition in the updating of the register.       |
|     |             |       |           | To ensure coherence when reading the most significant<br>and least significant bytes, a MSBY register read causes<br>the corresponding LSBY register value to be stored into a<br>shadow register. Reading the LSBY register will then re-<br>turn the value stored in the LSBY shadow register. |
|     |             |       |           | VDDB (mV) = ((VDD_xxx_MSN<<8) + VDD_xxx_LSBY) ×<br>1.49                                                                                                                                                                                                                                          |
|     |             |       |           | VDDA (mV) = ((VDD_xxx_MSN<<8) + VDD_xxx_LSBY) × 1.01                                                                                                                                                                                                                                             |

#### 6.2.24 VDD\_MIN\_LSBY

| Offset | Bit Position                                                            |           |  |               |  |  |  |  |  |  |
|--------|-------------------------------------------------------------------------|-----------|--|---------------|--|--|--|--|--|--|
| 0x1E   | 7         6         5         4         3         2         1         0 |           |  |               |  |  |  |  |  |  |
| Reset  | 0x00                                                                    |           |  |               |  |  |  |  |  |  |
| Access |                                                                         | read-only |  |               |  |  |  |  |  |  |
| Name   |                                                                         |           |  | Ado F NIM COM |  |  |  |  |  |  |

#### Table 6.24. VDD\_MIN\_LSBY

| Bit | Name         | Reset | Access    | Description                                                                                                                                                                                                                                                                                      |
|-----|--------------|-------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | VDD_MIN_LSBY | 0x00  | read-only | Least significant byte of measured VDDA or VDDB voltage<br>min since last clear. The VDDA pin will be measured only<br>if a supply is present on that pin (i.e.,<br>CC_MODE.SC_MODE=1), otherwise the VDDB pin is<br>measured.                                                                   |
|     |              |       |           | Note that this value is spread over 2 registers and may be<br>continuously updated. To ensure that the capture of the<br>register is not corrupted by changes during the capture<br>process, addressing this read-only register causes an in-<br>hibition in the updating of the register.       |
|     |              |       |           | To ensure coherence when reading the most significant<br>and least significant bytes, a MSBY register read causes<br>the corresponding LSBY register value to be stored into a<br>shadow register. Reading the LSBY register will then re-<br>turn the value stored in the LSBY shadow register. |
|     |              |       |           | VDDB (mV) = ((VDD_xxx_MSN<<8) + VDD_xxx_LSBY) ×<br>1.49                                                                                                                                                                                                                                          |
|     |              |       |           | VDDA (mV) = ((VDD_xxx_MSN<<8) + VDD_xxx_LSBY) × 1.01                                                                                                                                                                                                                                             |

#### 6.2.25 VDD\_MAX\_MSN

| Offset | Bit Position |   |   |   |           |   |   |   |  |  |
|--------|--------------|---|---|---|-----------|---|---|---|--|--|
| 0x1F   | 7            | 6 | 5 | 4 | 3         | 2 | 1 | 0 |  |  |
| Reset  |              |   |   |   | 0x00      |   |   |   |  |  |
| Access |              |   |   |   | read-only |   |   |   |  |  |
| Name   |              |   |   |   |           |   |   |   |  |  |

#### Table 6.25. VDD\_MAX\_MSN

| Bit | Name        | Reset | Access    | Description                                                                                                                                                                                                                                                                                      |
|-----|-------------|-------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | RESERVED    | 0     |           | Reserved. Always write bits to 0.                                                                                                                                                                                                                                                                |
| 3:0 | VDD_MAX_MSN | 0x00  | read-only | Most significant nibble of measured VDDA or VDDB volt-<br>age max since last clear. The VDDA pin will be measured<br>only if a supply is present on that pin (i.e.,<br>CC_MODE.SC_MODE=1), otherwise the VDDB pin is<br>measured.                                                                |
|     |             |       |           | Note that this value is spread over 2 registers and may be<br>continuously updated. To ensure that the capture of the<br>register is not corrupted by changes during the capture<br>process, addressing this read-only register causes an in-<br>hibition in the updating of the register.       |
|     |             |       |           | To ensure coherence when reading the most significant<br>and least significant bytes, a MSBY register read causes<br>the corresponding LSBY register value to be stored into a<br>shadow register. Reading the LSBY register will then re-<br>turn the value stored in the LSBY shadow register. |
|     |             |       |           | VDDB (mV) = ((VDD_xxx_MSN<<8) + VDD_xxx_LSBY) ×<br>1.49                                                                                                                                                                                                                                          |
|     |             |       |           | VDDA (mV) = ((VDD_xxx_MSN<<8) + VDD_xxx_LSBY) × 1.01                                                                                                                                                                                                                                             |

#### 6.2.26 VDD\_MAX\_LSBY

| Offset | Bit Position                                                            |           |  |  |  |  |  |  |  |  |
|--------|-------------------------------------------------------------------------|-----------|--|--|--|--|--|--|--|--|
| 0x20   | 7         6         5         4         3         2         1         0 |           |  |  |  |  |  |  |  |  |
| Reset  | 0x00                                                                    |           |  |  |  |  |  |  |  |  |
| Access |                                                                         | read-only |  |  |  |  |  |  |  |  |
| Name   |                                                                         |           |  |  |  |  |  |  |  |  |

## Table 6.26. VDD\_MAX\_LSBY

| Bit | Name         | Reset | Access    | Description                                                                                                                                                                                                                                                                                      |
|-----|--------------|-------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | VDD_MAX_LSBY | 0x00  | read-only | Least significant byte of measured VDDA or VDDB voltage<br>max since last clear. The VDDA pin will be measured only<br>if a supply is present on that pin (i.e.,<br>CC_MODE.SC_MODE=1), otherwise the VDDB pin is<br>measured.                                                                   |
|     |              |       |           | Note that this value is spread over 2 registers and may be<br>continuously updated. To ensure that the capture of the<br>register is not corrupted by changes during the capture<br>process, addressing this read-only register causes an in-<br>hibition in the updating of the register.       |
|     |              |       |           | To ensure coherence when reading the most significant<br>and least significant bytes, a MSBY register read causes<br>the corresponding LSBY register value to be stored into a<br>shadow register. Reading the LSBY register will then re-<br>turn the value stored in the LSBY shadow register. |
|     |              |       |           | VDDB (mV) = ((VDD_xxx_MSN<<8) + VDD_xxx_LSBY) ×<br>1.49                                                                                                                                                                                                                                          |
|     |              |       |           | VDDA (mV) = ((VDD_xxx_MSN<<8) + VDD_xxx_LSBY) × 1.01                                                                                                                                                                                                                                             |

## 6.2.27 TEMP\_MSN

| Offset        | Bit Position |   |   |   |           |   |   |   |  |  |  |
|---------------|--------------|---|---|---|-----------|---|---|---|--|--|--|
| 0x21<br>Reset | 7            | 6 | 5 | 4 | 3         | 2 | 1 | 0 |  |  |  |
| Reset         |              |   |   |   | 0x00      |   |   |   |  |  |  |
| Access        |              |   |   |   | read-only |   |   |   |  |  |  |
| Name          |              |   |   |   |           |   | 1 |   |  |  |  |

#### Table 6.27. TEMP\_MSN

| Bit | Name     | Reset | Access    | Description                                                                                                                                                                                                                                                                                      |
|-----|----------|-------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | RESERVED | 0     |           | Reserved. Always write bits to 0.                                                                                                                                                                                                                                                                |
| 3:0 | TEMP_MSN | 0x00  | read-only | Most significant nibble of most recently measured temper-<br>ature.                                                                                                                                                                                                                              |
|     |          |       |           | Note that this value is spread over 2 registers and may be<br>continuously updated. To ensure that the capture of the<br>register is not corrupted by changes during the capture<br>process, addressing this read-only register causes an in-<br>hibition in the updating of the register.       |
|     |          |       |           | To ensure coherence when reading the most significant<br>and least significant bytes, a MSBY register read causes<br>the corresponding LSBY register value to be stored into a<br>shadow register. Reading the LSBY register will then re-<br>turn the value stored in the LSBY shadow register. |
|     |          |       |           | Temperature (C) = 40 + (convert_from_2s_comple-<br>ment((TEMP_MSN<<8) + TEMP_LSBY) + 2) / 6.04236                                                                                                                                                                                                |

#### 6.2.28 TEMP\_LSBY

| Offset | Bit Position                                                            |  |  |             |   |  |  |  |  |  |
|--------|-------------------------------------------------------------------------|--|--|-------------|---|--|--|--|--|--|
| 0x22   | 7         6         5         4         3         2         1         0 |  |  |             |   |  |  |  |  |  |
| Reset  | 0x00                                                                    |  |  |             |   |  |  |  |  |  |
| Access | read-only                                                               |  |  |             |   |  |  |  |  |  |
| Name   |                                                                         |  |  | TEMP - CONT | J |  |  |  |  |  |

## Table 6.28. TEMP\_LSBY

| Bit | Name      | Reset | Access    | Description                                                                                                                                                                                                                                                                                      |
|-----|-----------|-------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | TEMP_LSBY | 0x00  | read-only | Least significant byte of most recently measured tempera-<br>ture.                                                                                                                                                                                                                               |
|     |           |       |           | Note that this value is spread over 2 registers and may be<br>continuously updated. To ensure that the capture of the<br>register is not corrupted by changes during the capture<br>process, addressing this read-only register causes an in-<br>hibition in the updating of the register.       |
|     |           |       |           | To ensure coherence when reading the most significant<br>and least significant bytes, a MSBY register read causes<br>the corresponding LSBY register value to be stored into a<br>shadow register. Reading the LSBY register will then re-<br>turn the value stored in the LSBY shadow register. |
|     |           |       |           | Temperature (C) = 40 + (convert_from_2s_comple-<br>ment((TEMP_MSN<<8) + TEMP_LSBY) + 2) / 6.04236                                                                                                                                                                                                |

#### 6.2.29 VOA\_SW\_STAT

| Offset |   |   |   | Bit Po | sition |   |   |              |
|--------|---|---|---|--------|--------|---|---|--------------|
| 0x23   | 7 | 6 | 5 | 4      | 3      | 2 | 1 | 0            |
| Reset  |   | • |   |        |        |   |   | 0            |
| Access |   |   |   |        |        |   |   | read-only    |
| Name   |   |   |   |        |        |   |   | VOA_SW_ISLOW |

### Table 6.29. VOA\_SW\_STAT

| Bit | Name         | Reset | Access    | Description                                                                                                                     |
|-----|--------------|-------|-----------|---------------------------------------------------------------------------------------------------------------------------------|
| 7:1 | RESERVED     | 0     |           | Reserved. Always write bits to 0.                                                                                               |
| 0   | VOA_SW_ISLOW | 0     | read-only | Asserted when the VOA_SW is enabled (see<br>VOA_SW_CON), but the VOA_SW pin voltage is still well<br>below the VOA pin voltage. |
|     |              |       |           | Polling this after enabling the switch is the recommended method of determining whether the VOA switch turn-on has completed.   |

## 6.2.30 I2C\_CTRL

| Offset |   |   |   | Bit Po | sition |   |   |            |
|--------|---|---|---|--------|--------|---|---|------------|
| 0x40   | 7 | 6 | 5 | 4      | 3      | 2 | 1 | 0          |
| Reset  |   |   |   |        |        |   |   | 0          |
| Access |   |   |   |        |        |   |   | read-write |
| Name   |   |   |   |        |        |   |   | I2C_PU     |

#### Table 6.30. I2C\_CTRL

| Bit | Name     | Reset | Access     | Description                                 |
|-----|----------|-------|------------|---------------------------------------------|
| 7:1 | RESERVED | 0     |            | Reserved. Always write bits to 0.           |
| 0   | I2C_PU   | 0     | read-write | Enable internal I2C pull-ups on SDA and SCL |

# 6.2.31 CC\_CTRL

| Offset |   | Bit Position |  |            |            |   |   |   |
|--------|---|--------------|--|------------|------------|---|---|---|
| 0x41   | 7 | 6 5          |  | 4          | 3          | 2 | 1 | 0 |
| Reset  |   | 0x00         |  | 0          | 0x00       |   |   |   |
| Access |   | read-write   |  | read-write | read-write |   |   |   |
| Name   |   | пзапт ОО     |  | cc_en      |            |   |   |   |

## Table 6.31. CC\_CTRL

| Bit | Name      | Reset | Access     | Description                                                                                                  |
|-----|-----------|-------|------------|--------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED  | 0     |            | Reserved. Always write bits to 0.                                                                            |
| 6:5 | CC_THRSH  | 0x00  | read-write | Determines threshold for declaring Coulomb counter full and setting the the STATUS_G.CC_FULL flag.           |
|     |           |       |            | Note that the STATUS_G.CC_FULL flag will be set when<br>*any* of the Coulomb counters reaches the threshold. |
|     | Value     | Mode  |            | Description                                                                                                  |
|     | 0         | 50PCT |            | 50% of maximum count                                                                                         |
|     | 1         | 62PCT |            | 62.5% of maximum count                                                                                       |
|     | 2         | 75PCT |            | 75% of maximum count                                                                                         |
|     | 3         | 87PCT |            | 87.5% of maximum count                                                                                       |
| 4   | CC_EN     | 0     | read-write | Enable all Coulomb counters                                                                                  |
| 3:2 | CC_PRESCL | 0x00  | read-write | Coulomb counter prescaler. Affects all Coulomb counters, but does not affect calibration.                    |
|     |           |       |            | Each count in the Coulomb counter results registers repre-<br>sents 2^(16-2*CC_PRESCL) PFM pulses.           |
| 1:0 | RESERVED  | 0     |            | Reserved. Always write bits to 0.                                                                            |

#### 6.2.32 EM\_CRSREG\_CTRL

| Offset | Bit Position |             |             |            |            |    |     |                |
|--------|--------------|-------------|-------------|------------|------------|----|-----|----------------|
| 0x43   | 7            | 6           | 5           | 4          | 3          | 2  | 1   | 0              |
| Reset  | 0            | 0           | 0           | 0          | 0          | 0x | :00 | 0              |
| Access | read-write   | read-write  | read-write  | read-write | read-write |    |     | read-write     |
| Name   | CRSREG_EN_C  | CRSREG_EN_B | CRSREG_EN_A | CRSREG_BYP | FORCE_EM0  | Ŭ  |     | DIRECT_MODE_EN |

# Table 6.32. EM\_CRSREG\_CTRL

| 7       CRSREG_EN_C       0       read-write       If set, VOC coarse regulator will be enabled in E         6       CRSREG_EN_B       0       read-write       If set, VOB coarse regulator will be enabled in E         5       CRSREG_EN_A       0       read-write       If set, VOA coarse regulator will be enabled in E         4       CRSREG_BYP       0       read-write       If set, any enabled coarse regulator outputs are VDDB through an internal switch.         3       FORCE_EM0       0       read-write       Force EM0 state on any I2C start condition. Red to always set FORCE_EM0=1 when using Direct to always set FORCE_EM0=1 when using Direct Refer to usage notes in the EM_SEL bit description of that this rbit may not accurately reflect the current mode state when FORCE_EM0 =1 and EM_SEL is set to 2, the E ters EM2 mode. If an I2C read/write occurs at the the EFP01 automatically enters EM0, but the EM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | M4 mode<br>M4 mode<br>shorted to<br>ommend<br>t Mode.        |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| 5       CRSREG_EN_A       0       read-write       If set, VOA coarse regulator will be enabled in E         4       CRSREG_BYP       0       read-write       If set, any enabled coarse regulator outputs are VDDB through an internal switch.         3       FORCE_EM0       0       read-write       Force EM0 state on any I2C start condition. Rec to always set FORCE_EM0=1 when using Direct to always set FORCE_EM0=1 when using Direct Refer to usage notes in the EM_SEL bit description and the this rbit may not accurately reflect the current mode state when FORCE_EM0 is set. For example state state when FORCE_EM0 is set. For example state | M4 mode<br>shorted to<br>ommend<br>t Mode.                   |
| 4       CRSREG_BYP       0       read-write       If set, any enabled coarse regulator outputs are VDDB through an internal switch.         3       FORCE_EM0       0       read-write       Force EM0 state on any I2C start condition. Red to always set FORCE_EM0=1 when using Direct to always set FORCE_EM0=1 when using Direct Refer to usage notes in the EM_SEL bit description         2:1       EM_SEL       0x00       read-write       Selects energy mode when not using direct mod that this rbit may not accurately reflect the current mode state when FORCE_EM0 is set. For example state when FORCE_EM0 is set. For example state when FORCE_EM0 =1 and EM_SEL is set to 2, the Example term EM2 mode. If an I2C read/write occurs at the term EM2 mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | shorted to<br>ommend<br>t Mode.                              |
| 3       FORCE_EM0       0       read-write       Force EM0 state on any I2C start condition. Rector to always set FORCE_EM0=1 when using Director Refer to usage notes in the EM_SEL bit description         2:1       EM_SEL       0x00       read-write       Selects energy mode when not using direct mode that this rbit may not accurately reflect the current mode state when FORCE_EM0 is set. For example FORCE_EM0 =1 and EM_SEL is set to 2, the E ters EM2 mode. If an I2C read/write occurs at the ters EM2 mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ommend<br>t Mode.                                            |
| 2:1       EM_SEL       0x00       read-write       Selects energy mode when not using direct mode that this rbit may not accurately reflect the current mode state when FORCE_EM0 is set. For example FORCE_EM0 = 1 and EM_SEL is set to 2, the E ters EM2 mode. If an I2C read/write occurs at the ters EM2 mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | t Mode.                                                      |
| that this rbit may not accurately reflect the curren<br>mode state when FORCE_EM0 is set. For exam<br>FORCE_EM0 =1 and EM_SEL is set to 2, the E<br>ters EM2 mode. If an I2C read/write occurs at th                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                              |
| field is not updated and will still read 2.<br>Firmware can reliably determine the current EFF<br>mode as shown below:<br>EFP01 Energy Mode =<br>EM_CRSREG_CTRL.FORCE_EM0 ? 'EM0' :<br>EM_CRSREG_CTRL.EM_STSEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | nt energy<br>iple, if<br>FP01 en-<br>at point,<br>/_SEL bit- |
| Value Mode Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                              |
| 0 EM0 Energy Mode 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                              |
| 1 RESERVED Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                              |
| 2 EM2 Energy Mode 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                              |
| 3 EM4 Energy Mode 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                              |

| Bit | Name           | Reset | Access     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|----------------|-------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | DIRECT_MODE_EN | 0     | read-write | Set to enable Direct Mode. After DIRECT_MODE_EN is<br>set, on the next I2C stop condition the EFP01 will disable<br>the internal pullups on the I2C lines. At that point, the<br>EFP01's I2C pins are expecting to be driven by push-pull<br>outputs from the host processor to control the energy<br>mode state. If FORCE_EM0==1, an I2C start condition<br>(SCL=1, SDA=0) will cause EFP01 to exit Direct Mode and<br>re-enable the internal I2C pullups. |

## 6.2.33 VOA\_V

| Offset |   | Bit Position |                                                               |  |       |  |  |  |  |
|--------|---|--------------|---------------------------------------------------------------|--|-------|--|--|--|--|
| 0x49   | 7 | 6            | 6         5         4         3         2         1         0 |  |       |  |  |  |  |
| Reset  |   |              | 0x00                                                          |  |       |  |  |  |  |
| Access |   |              | read-write                                                    |  |       |  |  |  |  |
| Name   |   |              |                                                               |  | V_A_V |  |  |  |  |

# Table 6.33. VOA\_V

| Bit | Name     | Reset | Access     | Description                                                                                                                                                                                                                                                           |
|-----|----------|-------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED | 0     |            | Reserved. Always write bits to 0.                                                                                                                                                                                                                                     |
| 6:0 | VOA_V    | 0x00  | read-write | Controls DCDC A output voltage target in EM0/EM2                                                                                                                                                                                                                      |
|     |          |       |            | VOA target =1.7374 V + ( VOA_V * 0.0306 V )                                                                                                                                                                                                                           |
|     |          |       |            | Note in Boost modes, it is possible to program the VOA target to a higher voltage than supported in the datasheet. The system designer should ensure that the VOA_V output voltage programming does not exceed the datasheet Output Programmable Voltage Range value. |
|     |          |       |            | The VOA Output Accuracy specifications should be taken<br>into consideration to ensure the output voltage range<br>meets the load's input voltage requirements.                                                                                                       |

# 6.2.34 VOC\_V

| Offset | Bit Position |   |            |   |   |   |   |   |  |
|--------|--------------|---|------------|---|---|---|---|---|--|
| 0x4B   | 7            | 6 | 5          | 4 | 3 | 2 | 1 | 0 |  |
| Reset  |              |   | 0x00       |   |   |   |   |   |  |
| Access |              |   | read-write |   |   |   |   |   |  |
| Name   | VOC_V        |   |            |   |   |   |   |   |  |

## Table 6.34. VOC\_V

| Bit | Name     | Reset | Access     | Description                                                                                                                                                     |
|-----|----------|-------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RESERVED | 0     |            | Reserved. Always write bits to 0.                                                                                                                               |
| 5:0 | VOC_V    | 0x00  | read-write | Controls LDO C output voltage target in EM0/EM2                                                                                                                 |
|     |          |       |            | VOC target = 1.7178 V + ( VOC_V * 0.0305 V )                                                                                                                    |
|     |          |       |            | The VOC Output Accuracy specifications should be taken<br>into consideration to ensure the output voltage range<br>meets the load's input voltage requirements. |

# 6.2.35 VOB\_EM0\_V

| Offset | Bit Position |            |   |   |   |   |   |   |
|--------|--------------|------------|---|---|---|---|---|---|
| 0x4C   | 7            | 6          | 5 | 4 | 3 | 2 | 1 | 0 |
| Reset  | 0            | 0x00       |   |   |   |   |   |   |
| Access | read-write   | read-write |   |   |   |   |   |   |
| Name   | OOR_DIS      | VOB_EM0_V  |   |   |   |   |   |   |

# Table 6.35. VOB\_EM0\_V

| Bit | Name      | Reset | Access     | Description                                                                                                     |
|-----|-----------|-------|------------|-----------------------------------------------------------------------------------------------------------------|
| 7   | OOR_DIS   | 0     | read-write | Set to disable the "Out of Range" detector feature in all converters. This will disable all the STATUS_V flags. |
| 6:0 | VOB_EM0_V | 0x00  | read-write | Controls DCDC B output voltage target in EM0                                                                    |
|     |           |       |            | VOB target in EM0 = 0.8095 V + ( VOB_EM0_V * 0.0223 V )                                                         |
|     |           |       |            | The VOB Output Accuracy specifications should be taken into consideration to ensure the output voltage range    |

into consideration to ensure the output voltage range meets the load's input voltage requirements.

## 6.2.36 VOB\_EM2\_V

| Offset | Bit Position |            |                                                               |  |           |  |  |  |  |  |  |
|--------|--------------|------------|---------------------------------------------------------------|--|-----------|--|--|--|--|--|--|
| 0x4D   | 7            | 6          | 6         5         4         3         2         1         0 |  |           |  |  |  |  |  |  |
| Reset  |              | 0x00       |                                                               |  |           |  |  |  |  |  |  |
| Access |              | read-write |                                                               |  |           |  |  |  |  |  |  |
| Name   |              |            |                                                               |  | VOB_EM2_V |  |  |  |  |  |  |

## Table 6.36. VOB\_EM2\_V

| Bit | Name      | Reset | Access     | Description                                                                                                                                               |
|-----|-----------|-------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED  | 0     |            | Reserved. Always write bits to 0.                                                                                                                         |
| 6:0 | VOB_EM2_V | 0x00  | read-write | Controls DCDC B output voltage target in EM2                                                                                                              |
|     |           |       |            | VOB target in EM2 =0.8095 V + ( VOB_EM2_V * 0.0223 V )                                                                                                    |
|     |           |       |            | The VOB Output Accuracy specifications should be taken into consideration to ensure the output voltage range meets the load's input voltage requirements. |

## 6.2.37 BIAS\_SW

| Offset | Bit Position              |     |   |      |   |            |       |   |  |  |
|--------|---------------------------|-----|---|------|---|------------|-------|---|--|--|
| 0x4E   | 7                         | 6   | 5 | 4    | 3 | 2          | 1     | 0 |  |  |
| Reset  | 0x                        | :00 |   | 0x00 |   | 0x00       |       |   |  |  |
| Access | read-write<br>read-write  |     |   |      |   | read-write |       |   |  |  |
| Name   | VOA_SW_CON re<br>BIAS2 re |     |   |      |   |            | BIASO |   |  |  |

## Table 6.37. BIAS\_SW

| Bit | Name       | Reset    | Access     | Description                                                                                             |
|-----|------------|----------|------------|---------------------------------------------------------------------------------------------------------|
| 7:6 | VOA_SW_CON | 0x00     | read-write | Enables switch between VOA output and VOA_SW pin                                                        |
|     |            |          |            | Note that if VOA is low, enabling the VOA_SW is disal-<br>lowed, and can cause extra quiescent current. |
|     | Value      | Mode     |            | Description                                                                                             |
|     | 0          | OFF      |            | Disabled unconditionally                                                                                |
|     | 1          | ON       |            | Enabled in EM0, EM2, and EM4                                                                            |
|     | 2          | ONINEM0  |            | Enabled in EM0 only                                                                                     |
|     | 3          | ONINEM02 |            | Enabled in EM0 and EM2 only                                                                             |
| 5:3 | BIAS2      | 0x00     | read-write | Controls bias of all DCDCs and LDOs in EM2                                                              |
|     | Value      | Mode     |            | Description                                                                                             |
|     | 0          | 87NA     |            |                                                                                                         |
|     | 1          | 100NA    |            |                                                                                                         |
|     | 2          | 114NA    |            |                                                                                                         |
|     | 3          | 147NA    |            |                                                                                                         |
|     | 4          | 325NA    |            |                                                                                                         |
|     | 5          | 386NA    |            |                                                                                                         |
|     | 6          | 453NA    |            |                                                                                                         |
|     | 7          | 600NA    |            |                                                                                                         |
| 2:0 | BIASO      | 0x00     | read-write | Controls bias of all DCDCs and LDOs in EM0                                                              |
|     | Value      | Mode     |            | Description                                                                                             |
|     | 0          | 87NA     |            |                                                                                                         |
|     | 1          | 100NA    |            |                                                                                                         |
|     | 2          | 114NA    |            |                                                                                                         |
|     |            |          |            |                                                                                                         |

#### EFP01 Energy Friendly PMIC Family Data Sheet Register Definitions

| 3       147NA         4       325NA         5       386NA         6       453NA | Bit | Name | R  | eset Acces | ss Description |  |
|---------------------------------------------------------------------------------|-----|------|----|------------|----------------|--|
| 5         386NA           6         453NA                                       |     | 3    | 14 | I7NA       |                |  |
| 6 453NA                                                                         |     | 4    | 32 | 25NA       |                |  |
|                                                                                 |     | 5    | 38 | 36NA       |                |  |
|                                                                                 |     | 6    | 45 | 53NA       |                |  |
| 7 600NA                                                                         |     | 7    | 60 | 00NA       |                |  |

## 6.2.38 BB\_IPK

| Offset | Bit Position |            |   |            |   |       |   |   |  |
|--------|--------------|------------|---|------------|---|-------|---|---|--|
| 0x4F   | 7            | 6          | 5 | 4          | 3 | 2     | 1 | 0 |  |
| Reset  |              | 0x00       |   | 0x00       |   |       |   |   |  |
| Access |              | read-write |   | read-write |   |       |   |   |  |
| Name   |              | BB_IPK_EM2 |   |            |   | BB_PK |   |   |  |

## Table 6.38. BB\_IPK

| Bit | Name       | Reset | Access     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|------------|-------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | BB_IPK_EM2 | 0x00  | read-write | Peak Current setting for DCDC A in EM2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|     |            |       |            | Note that unlike DCDC B, there is only a single Coulomb counter for DCDC A that is used in both EM0 and EM2 modes. Therefore, if Coulomb counting is used with DCDC A, BB_IPK_EM2 must be set such that the peak current in EM2 is the same as the peak current in EM0 to ensure the charge per pulse is the same in both energy modes. Roughly equivalent peak currents in EM2 and EM0 can be achieved by setting BB_IPK_EM2 = ( BB_IPK - 2 ) / 4. The BB_IPK_EM2 setting is used differently depending on the operating mode of the DCDC A converter, but the resulting peak currents for all modes are derived from the following base peak current equation: $IPK\_BASE = 0.090A + ( 0.009A * ( (4 * BB_IPK\_EM2 ) + 2) )$ |
|     |            |       |            | -,,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|     |            |       |            | Although the IPK_BASE equation differs between EM2<br>and EM0, the equations that govern the resulting peak cur-<br>rent for each operating mode are the same as documen-<br>ted in the BB_IPK description.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

| Bit | Name   | Reset | Access     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|--------|-------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4:0 | BB_IPK | 0x00  | read-write | Peak Current setting for DCDC A in EM0. The BB_IPK setting is used differently depending on the operating mode of the DCDC A converter, but the resulting peak currents for all modes are derived from the following base peak current equation:                                                                                                                                                                                                                                                                            |
|     |        |       |            | IPK_BASE= 0.090A + ( 0.009A * BB_IPK )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|     |        |       |            | When DCDC A is operating in Buck mode:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|     |        |       |            | Buck Mode Peak current in EM0 (Amps) = IPK_BASE + (25ns * (VDDB - VOA) ) / L                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|     |        |       |            | In Boost and NTM modes, the peak current depends on<br>the battery voltage (VBAT), which varies depending on the<br>hardware configuration: VBAT is the VDDA pin voltage in<br>Single-Cell Boost Configuration, VBAT is the VDDB pin<br>voltage in Wired Boost Configuration, and VBAT is the<br>voltage at the battery in Boost Bootstrap Configuration.                                                                                                                                                                   |
|     |        |       |            | When DCDC A is operating in NTM mode:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|     |        |       |            | NTM Mode Peak current in EM0 (Amps) = 1.15 *<br>IPK_BASE + (25ns * VBAT ) / L                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     |        |       |            | When DCDC A is operating in Boost mode with no peak current adjustment:                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|     |        |       |            | Boost Mode (NOADJ=1) Peak current in EM0 (Amps) =<br>2.35 * IPK_BASE + (25ns * VBAT ) / L                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     |        |       |            | To disable the peak current adjustment in Boost mode, set BB_CTRL6.BB_IPK_NOADJ=1.                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|     |        |       |            | When DCDC A is operating in Boost mode with peak cur-<br>rent adjustment enabled:                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|     |        |       |            | Boost Mode (NOADJ=0) Peak current in EM0 (Amps) =<br>2.35 * MIN( IPK_BASE * VOA / (2 * VBAT), 385mA ) +<br>(25ns * VBAT ) / L                                                                                                                                                                                                                                                                                                                                                                                               |
|     |        |       |            | When operating in Boost mode with peak current adjust-<br>ment, the peak current will be adjusted to maintain a near<br>constant output load current over the battery voltage<br>range, where the expected output load current is approxi-<br>mately IPK_BASE / 2. The Peak Current Adjustment fea-<br>ture requires that BB_CTRL6.BB_IPK_NOADJ=0, that<br>BB_CTRL5.BB_IPK_BOOST_ADJ is programmed as rec-<br>ommended in its register description, and that<br>ADC_CC_CTRL.ADC_INTERVAL > 0 to enable ADC op-<br>erations. |

#### 6.2.39 BB\_CTRL3

| Offset | Bit Position |               |   |            |    |            |         |   |  |
|--------|--------------|---------------|---|------------|----|------------|---------|---|--|
| 0x50   | 7            | 6             | 5 | 4          | 3  | 2          | 1       | 0 |  |
| Reset  | 0x00         |               |   | 0x         | 00 |            | 0x00    |   |  |
| Access | I read-write |               |   | read_write |    | read-write |         |   |  |
| Name   |              | NTM_LDO_THRSH |   |            |    |            | BB_MODE |   |  |

## Table 6.39. BB\_CTRL3

| Bit | Name          | Reset    | Access     | Description                                                                                                                         |  |  |
|-----|---------------|----------|------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7:5 | NTM_LDO_THRSH | 0x00     | read-write | Sets the threshold for DCDC A in Buck/Boost mode to en-<br>ter either NTM or LDO operating modes (depending on<br>BB_MODE setting). |  |  |
|     |               |          |            | DV=VDDB-VOA for buck/NTM boundary is:                                                                                               |  |  |
|     |               |          |            | (DV_rising ? 25mV : 0) + 105mV + ( 87.5mV *<br>NTM_LDO_THRSH )<br>DV=VOA-VDDB for boost/NTM boundary is:                            |  |  |
|     |               |          |            |                                                                                                                                     |  |  |
|     |               |          |            | (DV_rising ? 25mV : 0) + 60mV + ( 50mV *<br>NTM_LDO_THRSH )                                                                         |  |  |
| 4:3 | NTM_DUR       | 0x00     | read-write | NTM duration in Buck/Boost mode.                                                                                                    |  |  |
|     |               |          |            | Normalized to the time required for charging the inductor to Ipeak.                                                                 |  |  |
|     | Value         | Mode     |            | Description                                                                                                                         |  |  |
|     | 0             | 60PCT    |            | 60%                                                                                                                                 |  |  |
|     | 1             | 83PCT    |            | 83%                                                                                                                                 |  |  |
|     | 2             | 107PCT   |            | 107%                                                                                                                                |  |  |
|     | 3             | 130PCT   |            | 130%                                                                                                                                |  |  |
| 2:0 | BB_MODE       | 0x00     | read-write | Buck/Boost converter's mode control. In EM4, Buck/Boost converter is disabled regardless of this setting.                           |  |  |
|     | Value         | Mode     |            | Description                                                                                                                         |  |  |
|     | 0             | DISABLED |            | Disabled                                                                                                                            |  |  |
|     | 1             | AUTONOM  | OUS        | Autonomous Buck/Boost/NTM mode switching Used in Buck/Boost configuration.                                                          |  |  |
|     | 2             | FORCEBUC | CK         | Forced Buck mode only. Used in Buck/Boost configura-<br>tion.                                                                       |  |  |

| Bit | Name | Reset Access | Description                                                                                                                    |
|-----|------|--------------|--------------------------------------------------------------------------------------------------------------------------------|
|     | 3    | FORCENTM     | Forced NTM mode only. Used in Buck/Boost configuration.                                                                        |
|     | 4    | FORCEBOOST   | Forced Boost mode only. Used in Buck/Boost configura-<br>tion.                                                                 |
|     | 5    | WIREDBUCKLDO | Wired Buck mode only with auto switch to LDO mode<br>when input voltage is too low. Used in Wired Buck w/LDO<br>Configuration. |
|     | 6    | WIREDBUCK    | Wired Buck mode only. Used in Wired Buck configuration.                                                                        |
|     | 7    | WIREDBOOST   | Wired Boost mode only. Used in Wired Boost configura-<br>tion.                                                                 |

# 6.2.40 BB\_CTRL5

| Offset |               | Bit Position |   |             |               |  |  |  |  |  |  |
|--------|---------------|--------------|---|-------------|---------------|--|--|--|--|--|--|
| 0x51   | 7             | 6            | 5 | 5 4 3 2 1 0 |               |  |  |  |  |  |  |
| Reset  | 0x0           | 00           |   |             | 0x00          |  |  |  |  |  |  |
| Access | read-write    |              |   |             | read-write    |  |  |  |  |  |  |
| Name   | BB DRVR SPEED | 1            |   |             | LUA ROOST ADI |  |  |  |  |  |  |

## Table 6.40. BB\_CTRL5

| Bit | Name             | Reset | Access     | Description                                                                                                                                                                                             |
|-----|------------------|-------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | BB_DRVR_SPEED    | 0x00  | read-write | DCDC A pre-driver speed control. Recommend to set to 2 for the highest efficiency, but will also generate the most EMI. Lower settings can be used to reduce EMI at the expense of efficiency.          |
| 5:0 | BB_IPK_BOOST_ADJ | 0x00  | read-write | When BB_IPK_NOADJ==0, the value of<br>BB_IPK_BOOST_ADJ controls the adjustments made to<br>the boost mode peak current as the battery voltage drops.<br>When BB_IPK_NOADJ==1, this field has no effect. |
|     |                  |       |            | For Single Cell Mode, BB_IPK_BOOST_ADJ should be<br>programmed:                                                                                                                                         |
|     |                  |       |            | BB_IPK_BOOST_ADJ = ROUND(2*(LN(0.294*4096*VOA/<br>1.22*(BB_IPK+12)/43)*23.6-163.8),0)                                                                                                                   |
|     |                  |       |            | For non-Single Cell Modes, BB_IPK_BOOST_ADJ should be programmed:                                                                                                                                       |
|     |                  |       |            | BB_IPK_BOOST_ADJ = ROUND(2*(LN(0.2*4096*VOA/<br>1.22*(BB_IPK+12)/43)*23.6-157.2),0)                                                                                                                     |

#### 6.2.41 BB\_CTRL6

| Offset |              | Bit Position |                          |                                         |    |  |    |    |  |
|--------|--------------|--------------|--------------------------|-----------------------------------------|----|--|----|----|--|
| 0x52   | 7            | 6            | 5                        | 5 4 3 2 1 0                             |    |  |    |    |  |
| Reset  | 0            | 0            |                          | 0x                                      | 00 |  | 0x | 00 |  |
| Access | read-write   | read-write   | read-write<br>read-write |                                         |    |  |    |    |  |
| Name   | BB_IPK_NOADJ | SW_FAST      |                          | BB_IRLCON<br>BB_TOFF_MAX<br>BB_TOFF_MAX |    |  |    |    |  |

## Table 6.41. BB\_CTRL6

| Bit | Name         | Reset | Access     | Description                                                                                                                                                                                                                                                                                       |
|-----|--------------|-------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | BB_IPK_NOADJ | 0     | read-write | If 0, the boost mode peak current in EM0 is increased as<br>the battery voltage drops to allow a near constant maxi-<br>mum output current to be delivered to the load.                                                                                                                           |
|     |              |       |            | If 1, the voltage-dependent adjustment of peak current in EM0 is disabled.                                                                                                                                                                                                                        |
|     |              |       |            | Peak current adjustment is always disabled in EM2 re-<br>gardless of this setting.                                                                                                                                                                                                                |
| 6   | SW_FAST      | 0     | read-write | VOA switch driver uses high speed mode when asserted.<br>Recommend to set SW_FAST=0, unless the load on<br>VOA_SW is > 55mA during the switching process. Firm-<br>ware should wait until VOA_SW_STAT.VOA_SW_ISLOW<br>has transitioned to 0 before enabling a larger load than<br>55mA on VOA_SW. |
| 5:2 | BB_IRI_CON   | 0x00  | read-write | Controls inrush current for DCDC A by forcing a minimum<br>time between pulse events (i.e. Tsw, the switching period).<br>Inrush current limiting may be needed for operation with<br>batteries that have a large internal impedance and/or limi-<br>ted output current.                          |
|     |              |       |            | If BB_IRI_CON>0, the minimum switching period (Tsw) is determined by the following equation:                                                                                                                                                                                                      |
|     |              |       |            | Tsw (ns) = 300ns * ( 2 * BB_IRI_CON + 1 )                                                                                                                                                                                                                                                         |
|     |              |       |            | If BB_IRI_CON==0, there is no bound on the switching pe-<br>riod.                                                                                                                                                                                                                                 |
|     |              |       |            | The resulting battery current can be calculated as: (L * lpk^2) / (2 * (VDDB - VOA) * Tsw ). To maintain a constant current limit over the battery voltage range, firmware should occasionally read the battery voltage and recalculate the BB_IRI_CON value.                                     |

| Bit | Name        | Reset   | Access     | Description                                                                                                                                                                                                                                                         |
|-----|-------------|---------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0 | BB_TOFF_MAX | 0x00    | read-write | Allows setting a limit for Toff max in Boost modes to en-<br>sure there is no hang-up when inductor fails to discharge<br>naturally. Allows operation in boost or wired boost modes<br>with VOA slightly lower than battery voltage. No limit if<br>BB_TOFF_MAX==0. |
|     | Value       | Mode    |            | Description                                                                                                                                                                                                                                                         |
|     | 0           | NOLIMIT |            | No Limit                                                                                                                                                                                                                                                            |
|     | 1           | 0P9US   |            | 0.9us                                                                                                                                                                                                                                                               |
|     | 2           | 1P5US   |            | 1.5us                                                                                                                                                                                                                                                               |
|     | 3           | 2P1US   |            | 2.1us                                                                                                                                                                                                                                                               |

## 6.2.42 LDOB\_CTRL

| Offset |                 |            | Bit Position |            |            |   |   |   |  |
|--------|-----------------|------------|--------------|------------|------------|---|---|---|--|
| 0x53   | 7               | 6          | 5            | 4          | 3          | 2 | 1 | 0 |  |
| Reset  | 0               | 0          | 0×           | :00        | 0x00       |   |   |   |  |
| Access | read-write      | read-write | 1            | read-write | read-write |   |   |   |  |
| Name   | LDO_NO_AUTO_BYP | LDOB_BYP   |              |            |            |   |   |   |  |

## Table 6.42. LDOB\_CTRL

| Bit | Name            | Reset | Access     | Description                                                                                                                                                          |
|-----|-----------------|-------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | LDO_NO_AUTO_BYP | 0     | read-write | If set, neither LDO B or LDO C goes into bypass automati-<br>cally.                                                                                                  |
| 6   | LDOB_BYP        | 0     | read-write | If set, when LDO B is enabled it acts only as a bypass switch                                                                                                        |
| 5:4 | LDOB_VMIN       | 0x00  | read-write | Defines voltage at which output current becomes voltage<br>independent for LDO B. Recommended to set<br>LDOB_VMIN based on the target VOB voltage as given<br>below: |
|     |                 |       |            | LDOB_VMIN=3 for VOB targets >=2.7V                                                                                                                                   |
|     |                 |       |            | LDOB_VMIN=2 for VOB targets between 2.4V and 2.7V                                                                                                                    |
|     |                 |       |            | LDOB_VMIN=1 for VOB targets between 2.0V and 2.4V                                                                                                                    |
|     |                 |       |            | LDOB_VMIN=0 for VOB targets < 2.0V                                                                                                                                   |
| 3:0 | LDOB_IGAIN      | 0x00  | read-write | Determines the maximum output current supported by LDO B. Recommend to set to the maximum expected load current plus some margin.                                    |
|     |                 |       |            | i_max = VOB / (2.76 * ( 17 - LDOB_IGAIN ) )                                                                                                                          |

#### 6.2.43 LDOC\_CTRL

| Offset | Bit Position |            |    |     |            |   |   |   |  |
|--------|--------------|------------|----|-----|------------|---|---|---|--|
| 0x54   | 7            | 6          | 5  | 4   | 3          | 2 | 1 | 0 |  |
| Reset  | 0            | 0          | 0x | :00 | 0x00       |   |   |   |  |
| Access | read-write   | read-write |    |     | read-write |   |   |   |  |
| Name   | LDOC_ENA_SA  | LDOC_ВҮР   |    |     |            |   |   |   |  |

## Table 6.43. LDOC\_CTRL

| Bit | Name        | Reset | Access     | Description                                                                                                                                                                                                                                                                                                                                                                               |
|-----|-------------|-------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | LDOC_ENA_SA | 0     | read-write | If set, LDO C is enabled in StandAlone mode, independent of the DCDC A Buck/Boost converter.                                                                                                                                                                                                                                                                                              |
|     |             |       |            | In EM4, this bit is treated as zero, which means LDO C will be disabled.                                                                                                                                                                                                                                                                                                                  |
|     |             |       |            | Standalone Mode should not be enabled if the DCDC A is configured for wiredBuckLDO (BB_MODE==5) and the VOA and VOC outputs are shorted together in hardware. If LDOC_ENA_SA is set in that configuration, both LDOC C and DCDC A will attempt to drive the same output, with the higher voltage winning. This may trip the overvoltage protection, resulting in unintended current draw. |
| 6   | LDOC_BYP    | 0     | read-write | If set, LDO C acts only as a bypass switch (i.e., the input is shorted to the output).                                                                                                                                                                                                                                                                                                    |
| 5:4 | LDOC_VMIN   | 0x00  | read-write | Defines voltage at which output current becomes voltage<br>independent for LDO C. Recommended to set<br>LDOC_VMIN based on the target VOC voltage as given<br>below:                                                                                                                                                                                                                      |
|     |             |       |            | LDOC_VMIN=3 for VOC targets >=2.7V                                                                                                                                                                                                                                                                                                                                                        |
|     |             |       |            | LDOC_VMIN=2 for VOC targets between 2.4V and 2.7V                                                                                                                                                                                                                                                                                                                                         |
|     |             |       |            | LDOC_VMIN=1 for VOC targets between 2.0V and 2.4V                                                                                                                                                                                                                                                                                                                                         |
|     |             |       |            | LDOC_VMIN=0 for VOC targets < 2.0V                                                                                                                                                                                                                                                                                                                                                        |
| 3:0 | LDOC_IGAIN  | 0x00  | read-write | Determines the maximum output current supported by LDO C. Recommend to set to the maximum expected load current plus some margin.                                                                                                                                                                                                                                                         |
|     |             |       |            | i_max = VOC / (2.76 * ( 17 - LDOC_IGAIN ) )                                                                                                                                                                                                                                                                                                                                               |

#### 6.2.44 LDOC\_BB\_CTRL

| Offset | Bit Position |   |            |   |            |   |   |   |  |
|--------|--------------|---|------------|---|------------|---|---|---|--|
| 0x55   | 7            | 6 | 5          | 4 | 3          | 2 | 1 | 0 |  |
| Reset  | 0            |   | 0x00       |   | 0x00       |   |   |   |  |
| Access | read-write   |   | read-write |   | read-write |   |   |   |  |
| Name   | SEQ_BB_FIRST |   | BB_TON_MAX |   |            |   |   |   |  |

## Table 6.44. LDOC\_BB\_CTRL

| Bit | Name         | Reset   | Access     | Description                                                                                                                                                                                                                                                             |
|-----|--------------|---------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | SEQ_BB_FIRST | 0       | read-write | For Bootstrap modes (i.e., modes where the VDDB is sup-<br>plied from VOA output), setting this bit delays the enabling<br>of the DCDC B Buck converter and/or LDO C (in stand<br>alone) until after VOA has reached regulation.                                        |
| 6:4 | BB_TON_MAX   | 0x00    | read-write | Max Ton is bounded to 70ns*(4*BB_TON_MAX+1)                                                                                                                                                                                                                             |
|     |              |         |            | No bound if BB_TON_MAX==0                                                                                                                                                                                                                                               |
|     | Value        | Mode    |            | Description                                                                                                                                                                                                                                                             |
|     | 0            | NOLIMIT |            |                                                                                                                                                                                                                                                                         |
|     | 1            | 350NS   |            |                                                                                                                                                                                                                                                                         |
|     | 2            | 630NS   |            |                                                                                                                                                                                                                                                                         |
|     | 3            | 910NS   |            |                                                                                                                                                                                                                                                                         |
|     | 4            | 1190NS  |            |                                                                                                                                                                                                                                                                         |
|     | 5            | 1470NS  |            |                                                                                                                                                                                                                                                                         |
|     | 6            | 1750NS  |            |                                                                                                                                                                                                                                                                         |
|     | 7            | 2030NS  |            |                                                                                                                                                                                                                                                                         |
| 3:0 | VOC_IRI_CON  | 0x00    | read-write | Controls inrush current for LDO C by forcing a minimum<br>time between pulse events (i.e. Tsw, the switching period).<br>Inrush current limiting may be needed for operation with<br>batteries that have a large internal impedance and/or limi-<br>ted output current. |
|     |              |         |            | If VOC_IRI_CON>0, the minimum switching period (Tsw) is determined by the following equation:                                                                                                                                                                           |
|     |              |         |            | Tsw (ns) = 300ns * ( 2 * VOC_IRI_CON + 1 )                                                                                                                                                                                                                              |
|     |              |         |            | If VOC_IRI_CON==0, there is no bound on the switching period.                                                                                                                                                                                                           |

## 6.2.45 BK\_CTRL0

| Offset |   |   |   | Bit Po | sition |   |                |            |
|--------|---|---|---|--------|--------|---|----------------|------------|
| 0x56   | 7 | 6 | 5 | 4      | 3      | 2 | 1              | 0          |
| Reset  |   |   |   |        |        |   | 0              | 0          |
| Access |   |   |   |        |        |   | read-write     | read-write |
| Name   |   |   |   |        |        |   | BK_DIS_OV_PROT | CLAMPB     |

## Table 6.45. BK\_CTRL0

| Bit | Name           | Reset | Access     | Description                                                                                                                                                                                                        |
|-----|----------------|-------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:2 | RESERVED       | 0     |            | Reserved. Always write bits to 0.                                                                                                                                                                                  |
| 1   | BK_DIS_OV_PROT | 0     | read-write | If set, disables overvoltage protection on Buck output.                                                                                                                                                            |
|     |                |       |            | Intended use is when not using EM4, but switching back<br>and forth between EM0 and EM2 with substantially differ-<br>ent voltages programmed.                                                                     |
|     |                |       |            | If cleared, each transition to lower voltage (i.e., EM0-<br>>EM2) would cause VOB to be unnecessarily pulled down.                                                                                                 |
| 0   | CLAMPB         | 0     | read-write | If asserted and in EM4 mode, a diode-connected NMOS<br>and 10KOhm pull-down on VOB is enabled. Intended for<br>use when VOB target is in the range 1V-1.2V and actual<br>load on VOB is < 3uA at high temperature. |

## 6.2.46 BK\_CTRL1

| Offset | Bit Position |      |  |            |    |                      |   |   |
|--------|--------------|------|--|------------|----|----------------------|---|---|
| 0x57   | 7 6 5        |      |  | 4          | 3  | 2                    | 1 | 0 |
| Reset  |              | 0x00 |  | 0x(        | 00 | 0x00                 |   |   |
| Access | read-write   |      |  | read-write |    | read-write           |   |   |
| Name   | BK_TON_MAX   |      |  | HCOM<br>M  |    | מאמע<br>גמברבת<br>אמ |   |   |

## Table 6.46. BK\_CTRL1

| Bit | Name          | Reset    | Access     | Description                                                                                                                                                                                    |
|-----|---------------|----------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | BK_TON_MAX    | 0x00     | read-write | Max Ton is bounded to 70ns * ( 4 * BK_TON_MAX + 1 )                                                                                                                                            |
|     |               |          |            | Ton is not bounded if BK_TON_MAX==0                                                                                                                                                            |
|     | Value         | Mode     |            | Description                                                                                                                                                                                    |
|     | 0             | NOLIMIT  |            |                                                                                                                                                                                                |
|     | 1             | 350NS    |            |                                                                                                                                                                                                |
|     | 2             | 630NS    |            |                                                                                                                                                                                                |
|     | 3             | 910NS    |            |                                                                                                                                                                                                |
|     | 4             | 1190NS   |            |                                                                                                                                                                                                |
|     | 5             | 1470NS   |            |                                                                                                                                                                                                |
|     | 6             | 1750NS   |            |                                                                                                                                                                                                |
|     | 7             | 2030NS   |            |                                                                                                                                                                                                |
| 4:3 | BK_MODE       | 0x00     | read-write | Sets the mode of the DCDC B converter. Regardless of this setting, in EM4 the DCDC B converter will be disabled.                                                                               |
|     | Value         | Mode     |            | Description                                                                                                                                                                                    |
|     | 0             | DISABLED |            | Off                                                                                                                                                                                            |
|     | 1             | BUCKONLY |            | Buck Mode Only                                                                                                                                                                                 |
|     | 2             | LDOONLY  |            | LDOB enabled, Buck Disabled                                                                                                                                                                    |
|     | 3             | BUCKLDO  |            | Buck or LDOB, depending on DV=VDDB-VOB                                                                                                                                                         |
| 2:1 | BK_DRVR_SPEED | 0x00     | read-write | DCDC B pre-driver speed control. Recommend to set to 2 for the highest efficiency, but will also generate the most EMI. Lower settings can be used to reduce EMI at the expense of efficiency. |
| 0   | RESERVED      | 0        |            | Reserved. Always write bits to 0.                                                                                                                                                              |

## 6.2.47 BK\_IPK

| Offset | Bit Position |      |   |            |   |       |  |  |  |
|--------|--------------|------|---|------------|---|-------|--|--|--|
| 0x58   | 7            | 6    | 2 | 1          | 0 |       |  |  |  |
| Reset  |              | 0x00 |   | 0x00       |   |       |  |  |  |
| Access | read-write   |      |   | read-write |   |       |  |  |  |
| Name   | BK_IPK_EM2   |      |   |            |   | ВК_РК |  |  |  |

## Table 6.47. BK\_IPK

| Bit | Name       | Reset | Access     | Description                                                                                                                |
|-----|------------|-------|------------|----------------------------------------------------------------------------------------------------------------------------|
| 7:5 | BK_IPK_EM2 | 0x00  | read-write | Peak Current setting for DCDC B in EM2.                                                                                    |
|     |            |       |            | Buck converter peak current in EM2 (Amps) = 0.090A +<br>0.009A * ( ( BK_IPK_EM2 * 4 ) + 2) + (25ns * (VDDB -<br>VOB) ) / L |
| 4:0 | BK_IPK     | 0x00  | read-write | Peak Current setting for DCDC B in EM0.                                                                                    |
|     |            |       |            | Buck converter peak current in EM0 (Amps) = 0.090A +<br>( 0.009A * BK_IPK ) + (25ns * (VDDB - VOB) ) / L                   |

#### 6.2.48 BK\_CTRL2

| Offset | Bit Position |   |               |   |            |   |   |   |  |
|--------|--------------|---|---------------|---|------------|---|---|---|--|
| 0x59   | 7            | 6 | 5             | 4 | 3          | 2 | 1 | 0 |  |
| Reset  |              |   | 0x00          |   | 0x00       |   |   |   |  |
| Access |              |   | read-write    |   | read-write |   |   |   |  |
| Name   |              |   | BK_LD0_THRESH |   |            |   |   |   |  |

## Table 6.48. BK\_CTRL2

| Bit | Name          | Reset | Access     | Description                                                                                                                                                                                                                                                              |
|-----|---------------|-------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED      | 0     |            | Reserved. Always write bits to 0.                                                                                                                                                                                                                                        |
| 6:4 | BK_LDO_THRESH | 0x00  | read-write | Sets threshold for switching DCDC B to LDO B,                                                                                                                                                                                                                            |
|     |               |       |            | DV=VDDB-VOB for buck/LDO boundary is:                                                                                                                                                                                                                                    |
|     |               |       |            | (DV_rising ? 25mV : 0) +105mV<br>+87.5mV*BK_LDO_THRESH                                                                                                                                                                                                                   |
| 3:0 | BK_IRI_CON    | 0x00  | read-write | Controls inrush current for DCDC B by forcing a minimum<br>time between pulse events (i.e. Tsw, the switching period).<br>Inrush current limiting may be needed for operation with<br>batteries that have a large internal impedance and/or limi-<br>ted output current. |
|     |               |       |            | If BK_IRI_CON>0, the minimum switching period (Tsw) is<br>determined by the following equation:                                                                                                                                                                          |
|     |               |       |            | Tsw (ns) = 300ns * ( 2 * BK_IRI_CON + 1 )                                                                                                                                                                                                                                |
|     |               |       |            | If BK_IRI_CON==0, there is no bound on the switching period.                                                                                                                                                                                                             |
|     |               |       |            | The resulting battery current can be calculated as: (L * Ipk^2) / (2 * (VDDB - VOB) * Tsw ). To maintain a constant current limit over the battery voltage range, firmware should occasionally read the battery voltage and recalculate the BK_IRI_CON value.            |

## 6.2.49 ADC\_CC\_CTRL

| Offset |            | Bit Position |               |             |  |  |              |  |  |  |
|--------|------------|--------------|---------------|-------------|--|--|--------------|--|--|--|
| 0x5C   | 7          | 6            | 6 5 4 3 2 1 0 |             |  |  |              |  |  |  |
| Reset  | 0x00       |              |               |             |  |  | 0x00         |  |  |  |
| Access | read-write |              |               |             |  |  | read-write   |  |  |  |
| Name   |            |              |               | ADC_IIR_TAU |  |  | ADC_INTERVAL |  |  |  |

## Table 6.49. ADC\_CC\_CTRL

| Bit | Name         | Reset | Access     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|--------------|-------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RESERVED     | 0     |            | Reserved. Always write bits to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 5:3 | ADC_IIR_TAU  | 0x00  | read-write | Determines the time constant used in the ADC's averaging<br>low-pass IIR filter voltage reading. Time constant =<br>2^(ADC_IIR_TAU)                                                                                                                                                                                                                                                                                                                                                 |
| 2:0 | ADC_INTERVAL | 0x00  | read-write | If ADC_INTERVAL > 0, automated ADC measurements<br>are enabled in EM0 and EM2. The automated measure-<br>ments will be triggered when the count of all pulse events<br>in all of the enabled converters is equal to 2^(ADC_IN-<br>TERVAL+3). To ensure that measurements occur even<br>when pulse events are very infrequent, an ADC measure-<br>ment will be triggered approximately every ~400msec at a<br>minimum when ADC_INTERVAL > 0, regardless of the<br>pulse event count. |
|     |              |       |            | If ADC_INTERVAL > 0 and BB_CTRL2.BB_IPK_NOADJ = 0, automatic inductor peak current adjustments in boost mode will be enabled.                                                                                                                                                                                                                                                                                                                                                       |
|     |              |       |            | If ADC_INTERVAL = 0, there will be no automatic ADC measurements enabled, which means NO temperature-<br>dependent bias refresh and/or boost-mode automated in-<br>ductor peak current adjustments. In addition, any flags or<br>bits requiring the ADC (e.g., STATUS_G.VDD_LOW and<br>STATUS_G.TEMP_FAULT) will not be updated.                                                                                                                                                    |

## 6.2.50 ADC\_LIMITS

| Offset | Bit Position           |                 |      |  |  |  |      |  |  |
|--------|------------------------|-----------------|------|--|--|--|------|--|--|
| 0x5D   | 7                      | 7 6 5 4 3 2 1 0 |      |  |  |  |      |  |  |
| Reset  |                        |                 | 0x00 |  |  |  | 0x00 |  |  |
| Access | read-write             |                 |      |  |  |  |      |  |  |
| Name   | ADC_V_LIM<br>ADC_T_LIM |                 |      |  |  |  |      |  |  |

## Table 6.50. ADC\_LIMITS

| Bit | Name      | Reset | Access     | Description                                                                                  |
|-----|-----------|-------|------------|----------------------------------------------------------------------------------------------|
| 7:3 | ADC_V_LIM | 0x00  | read-write | Sets voltage threshold for the STATUS_G.VDD_LOW flag.                                        |
|     |           |       |            | If measuring VDDA (i.e., SC_MODE==1): VDD_LOW<br>threshold = 800mV + ( ADC_V_LIM * 32.42mV ) |
|     |           |       |            | If measuring VDDB (i.e, SC_MODE==0): VDD_LOW<br>threshold = 1699mV + ( ADC_V_LIM * 47.66mV ) |
| 2:0 | ADC_T_LIM | 0x00  | read-write | Defines temperature limit for over temperature fault, STA-<br>TUS_G.TEMP_FAULT.              |
|     |           |       |            | Over temperature limit (°C) = 115°C +<br>( 5.55°C*ADC_T_LIM )                                |

## 7. OTP Definitions

#### 7.1 OTP Definition

Note: Some registers will have their default values automatically overwritten by OTP-programmed values out of reset. Therefore, the actual values of those registers after reset may differ from the default reset values listed in the Register Description table. The table below shows the expected value of those registers out of reset.

| OTP Register Name  | OTP Address | Description                                                                      |
|--------------------|-------------|----------------------------------------------------------------------------------|
| OTP_I2C_CTRL       | 0x00        | Contains value loaded into the I2C_CTRL register out of reset                    |
| OTP_CC_CTRL        | 0x01        | Contains value loaded into the CC_CTRL register out of reset                     |
| OTP_EM_CRSREG_CTRL | 0x03        | Contains value loaded into the EM_CRSREG_CTRL register out of reset              |
| OTP_VOA_V          | 0x09        | Contains value loaded into the VOA_V register out of reset                       |
| OTP_VOC_V          | 0x0B        | Contains value loaded into the VOC_V register out of reset                       |
| OTP_VOB_EM0_V      | 0x0C        | Contains value loaded into the VOB_EM0_V register out of reset                   |
| OTP_VOB_EM2_V      | 0x0D        | Contains value loaded into the VOB_EM2_V register out of reset                   |
| OTP_BIAS_SW        | 0x0E        | Contains value loaded into the BIAS_SW register out of reset                     |
| OTP_BB_IPK         | 0x0F        | Contains value loaded into the BB_IPK register out of reset                      |
| OTP_BB_CTRL3       | 0x10        | Contains value loaded into the BB_CTRL3 register out of reset                    |
| OTP_BB_CTRL5       | 0x11        | Contains value loaded into the BB_CTRL5 register out of reset                    |
| OTP_BB_CTRL6       | 0x12        | Contains value loaded into the BB_CTRL6 register out of reset                    |
| OTP_LDOB_CTRL      | 0x13        | Contains value loaded into the LDOB_CTRL register out of reset                   |
| OTP_LDOC_CTRL      | 0x14        | Contains value loaded into the LDOC_CTRL register out of reset                   |
| OTP_LDOC_BB_CTRL   | 0x15        | Contains value loaded into the LDOC_BB_CTRL register out of reset                |
| OTP_BK_CTRL0       | 0x16        | Contains value loaded into the BK_CTRL0 register out of reset                    |
| OTP_BK_CTRL1       | 0x17        | Contains value loaded into the BK_CTRL1 register out of reset                    |
| OTP_BK_IPK         | 0x18        | Contains value loaded into the BK_IPK register out of reset                      |
| OTP_BK_CTRL2       | 0x19        | Contains value loaded into the BK_CTRL2 register out of reset                    |
| OTP_ADC_CC_CTRL    | 0x1C        | Contains value loaded into the ADC_CC_CTRL register out of reset                 |
| OTP_ADC_LIMITS     | 0x1D        | Contains value loaded into the ADC_LIMITS register out of reset                  |
| OTP_UID_LOW        | 0x20        | Lower byte of Device Unique ID                                                   |
| OTP_UID_HIGH       | 0x21        | Upper byte of Device Unique ID                                                   |
| OTP_TEMP_CODE      | 0x2F        | Temperature Grade: 0=Undefined, 1=G (-40 °C to +105 °C), 2=I (-40 °C to +125 °C) |
| OTP_OPN_NUM        | 0x30        | OPN (4=EFP0104, 8=EFP0108, 11=EFP0111)                                           |
| OTP_OPN_REV        | 0x31        | OPN definition revision                                                          |
| OTP_CCCAL_LOW      | 0x33        | Coulomb Counter Calibration for CC_LVL=3 load current                            |
| OTP_CCCAL_HIGH     | 0x34        | Coulomb Counter Calibration for CC_LVL=7 load current                            |
| OTP_OSC10MHZ_CAL   | 0x35        | 10MHz Oscillator Calibration Constant                                            |

#### 7.2 OTP Defaults

**Note:** Some registers will have their default values automatically overwritten by OTP-programmed values out of reset. Therefore, the actual values of those registers after reset may differ from the default reset values listed in the Register Description table. The table below shows the expected value of those registers out of reset.

| Register Name  | EFP0104_G REV=2 | EFP0108_G REV=2 | EFP0109_G REV=3 | EFP0111_G REV=3 |
|----------------|-----------------|-----------------|-----------------|-----------------|
| I2C_CTRL       | 0x09            | 0x09            | 0x09            | 0x09            |
| CC_CTRL        | 0x68            | 0x68            | 0x68            | 0x68            |
| EM_CRSREG_CTRL | 0x28            | 0xA8            | 0xE8            | 0xE8            |
| VOA_V          | 0x04            | 0x04            | 0x34            | 0x72            |
| VOC_V          | 0x00            | 0x00            | 0x05            | 0x05            |
| VOB_EM0_V      | 0x80            | 0x80            | 0xAF            | 0xAF            |
| VOB_EM2_V      | 0x00            | 0x00            | 0x2F            | 0x2F            |
| BIAS_SW        | 0x0F            | 0x0F            | 0x0F            | 0x0F            |
| BB_IPK         | 0x92            | 0x4A            | 0x6C            | 0x4A            |
| BB_CTRL3       | 0xB5            | 0x17            | 0x17            | 0x17            |
| BB_CTRL5       | 0x80            | 0x80            | 0x9B            | 0xA7            |
| BB_CTRL6       | 0x03            | 0x02            | 0x02            | 0xBA            |
| LDOB_CTRL      | 0x00            | 0x00            | 0x0C            | 0x0C            |
| LDOC_CTRL      | 0x0C            | 0x0C            | 0x8C            | 0x8C            |
| LDOC_BB_CTRL   | 0x50            | 0xF0            | 0xF0            | 0xC0            |
| BK_CTRL0       | 0x00            | 0x00            | 0x00            | 0x00            |
| BK_CTRL1       | 0xE4            | 0xE4            | 0xFC            | 0xBC            |
| ВК_ІРК         | 0x00            | 0x00            | 0x6C            | 0x91            |
| BK_CTRL2       | 0x50            | 0x50            | 0x50            | 0x40            |
| ADC_CC_CTRL    | 0x3F            | 0x3F            | 0x3F            | 0x07            |
| ADC_LIMITS     | 0x18            | 0x18            | 0x18            | 0x78            |

## 8. Pin Definitions

#### 8.1 EFP01 Device Pinout



Figure 8.1. EFP01 Device Pinout (Top View)

The following table provides package pin connections and general descriptions of pin functionality.

#### Table 8.1. EFP01 Device Pinout

| Pin Name | Pin(s) | Description                                                                                                                              | Pin Name | Pin(s) | Description               |
|----------|--------|------------------------------------------------------------------------------------------------------------------------------------------|----------|--------|---------------------------|
| GND      | 1      | Thermal Ground Connection                                                                                                                | GND      | 2      | Thermal Ground Connection |
| VDDA     | 3      | Low-Voltage Circuitry Supply Input for<br>Single-cell Boost (EFP0108) devices.<br>For all other devices, this pin should be<br>grounded. | VOB      | 4      | DCDC B Output             |
| LB       | 5      | DCDC B Switching Node                                                                                                                    | GND      | 6      | Thermal Ground Connection |
| LA1      | 7      | DCDC A Switching Node 1                                                                                                                  | VDDB     | 8      | DCDC A and B Input        |

#### EFP01 Energy Friendly PMIC Family Data Sheet Pin Definitions

| Pin Name | Pin(s) | Description                                                  | Pin Name | Pin(s) | Description                 |
|----------|--------|--------------------------------------------------------------|----------|--------|-----------------------------|
| DCDC_GND | 9      | DCDC Ground. Return path for power-<br>train switch current. | VOA      | 10     | DCDC A Output               |
| LA2      | 11     | DCDC A Switching Node 2                                      | VOA_SW   | 12     | DCDC A Switched Output      |
| VOC      | 13     | LDO C Output                                                 | VIO      | 14     | IO Supply                   |
| I2C_SCL  | 15     | I2C Clock                                                    | GND      | 16     | Thermal Ground Connection   |
| I2C_SDA  | 17     | I2C Data                                                     | IRQn     | 18     | Active Low Interrupt Output |
| GND      | 19     | Thermal Ground Connection                                    | GND      | 20     | Thermal Ground Connection   |
| GND      | 21     | Paddle. Thermal Ground Connection                            |          |        |                             |

## 9. QFN20 Package Specifications

#### 9.1 QFN20 Package Dimensions



Figure 9.1. QFN20 Package Drawing

| Dimension | Min      | Тур  | Мах  |  |
|-----------|----------|------|------|--|
| A         | 0.80     | 0.85 | 0.90 |  |
| A1        | 0.00     | 0.02 | 0.05 |  |
| A3        | 0.20 REF |      |      |  |
| b         | 0.18     | 0.25 | 0.30 |  |
| С         | 0.20     | 0.25 | 0.30 |  |
| D         | 3.00 BSC |      |      |  |
| D2        | 1.60     | 1.70 | 1.80 |  |
| е         | 0.50 BSC |      |      |  |
| E         | 3.00 BSC |      |      |  |
| E2        | 1.60     | 1.70 | 1.80 |  |
| f         | 2.45 BSC |      |      |  |
| К         | 0.20     | _    |      |  |
| L         | 0.30     | 0.40 | 0.50 |  |
| R         | 0.09     | _    | 0.15 |  |
| ааа       | _        | —    | 0.15 |  |
| bbb       | _        | _    | 0.10 |  |
| ссс       | _        | —    | 0.08 |  |
| ddd       | _        | —    | 0.10 |  |
| eee       | _        | —    | 0.10 |  |
| 999       | _        | _    | 0.05 |  |
| Note:     | •        | •    | •    |  |

#### Table 9.1. QFN20 Package Dimensions

#### Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

#### 9.2 QFN20 PCB Land Pattern



Figure 9.2. QFN20 PCB Land Pattern Drawing (Top View)

| Dimension | Тур  |
|-----------|------|
| C1        | 3.00 |
| C2        | 3.00 |
| Y2        | 1.80 |
| X2        | 1.80 |
| e         | 0.50 |
| f         | 2.45 |
| W         | 0.30 |
| X1        | 0.30 |
| Y1        | 0.80 |
| R1        | 0.15 |
| R2        | 0.05 |

#### Table 9.2. QFN20 PCB Land Pattern Dimensions

Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification.

3. This Land Pattern Design is based on the IPC-SM-782 guidelines.

4. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05mm.

5. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad.

6. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.

7. The stencil thickness should be 0.125 mm (5 mils).

8. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.

9. The above notes and stencil design are shared as recommendations only. The customer may find it necessary to use different parameters and fine tune their SMT process as required for their application and tooling

10. A No-Clean, Type-3 solder paste is recommended.

11. The recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components.

#### 9.3 QFN20 Package Marking





The package marking consists of the following:

- PPPP The part number designation.
  - 1. Family Code (1 character)
  - 2. Feature Set Code (2 characters)
  - 3. Temperature Grade (G = -40 to 85 °C)
- TTTT A trace or manufacturing code.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.

## 10. Revision History

#### **Revision 1.0**

June, 2020

- · Corrected typical single-output enabled quiescent current on front page
- Corrected EFP0109GM20 max input voltage range in Table 3.1 OPN-Specific Features on page 8
- Corrected DCDC A Max Output Current Equations in 3.2.1.2 Peak Current Configuration
- Corrected LDO Max Output Current Equation 3.2.3.3 Maximum Output Current
- Added section explaining Ton\_max limiting use in boost mode 
   Boost Mode T<sub>ON\_MAX</sub> on page 15
- Added notes clarifying that Direct Mode is intended for use-cases where EFP01 is the only device on the I2C bus to the I2C 3.6.1 Inter-Integrated Circuit Interface (I<sup>2</sup>C) and Direct Mode 3.3.1.2 Direct Mode Control sections
- Added note pointing to the AN1188: EFP01 Coulomb Counter app note in 3.4.1 Coulomb Counter
- · Updated link to Silicon Labs Quality webpage 5.1.1 Absolute Maximum Ratings
- Updated values in Electrical Specifications 5.1.3 General Operating Conditions
  - · Added Max On-Resistance values
  - Added typical ADC voltage and temperature accuracy specifications
  - · Added Max Output Load Current minimum values to the VOA, VOB, VOC Electrical Spec tables, along with updated conditions
  - Updated Typ Line/Load Regulation values
  - Updated VOC output startup time value
- Documented issues with use of the CMD.RESET bit in the 6.1 Register Map

# Revision 0.5

March, 2020

- Updated QFN20 Land Pattern Diagram 9.2 QFN20 PCB Land Pattern
- Updated all OPNs in Ordering Information Table
- Updated Ordering Information Table to add new OPN: EFP0109
- Updates to Electrical Specifications Table 5.1.3 General Operating Conditions
  - Added Typical Performance Curves
- Updates to System Overview 3.1 Introduction
  - · Added voltage configuration sections
  - · Added Startup and Shutdown behavior sections
- Updates to Register Definitions 6.1 Register Map

#### **Revision 0.3**

September, 2019

- Updates to Ordering Information Table Table 2.1 Ordering Information on page 3
- Updates to Electrical Specifications Table 5.1.3 General Operating Conditions
- Updates System Overview 3.1 Introduction
- · Updates to Register Definitions 6.1 Register Map
- Updates to OTP Register Definitions 7.1 OTP Definition
- Updates to Pin Definitions

#### Revision 0.2

October, 2018

• Updated package marking decoder.

#### **Revision 0.1**

May, 2017

· Initial release.

Silicon Labs

# Simplicity Studio<sup>4</sup>



#### **Simplicity Studio**

One-click access to MCU and wireless tools, documentation, software, source code libraries & more. Available for Windows, Mac and Linux!







www.silabs.com/quality

Support and Community community.silabs.com

#### Disclaimer

Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice to the product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Without prior notification, Silicon Labs may update product firmware during the manufacturing process for security or reliability reasons. Such changes will not alter the specifications or the performance of the product. Silicon Labs shall have no liability for the consequences of use of the information supplied in this document. This document does not imply or expressly grant any license to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any FDA Class III devices, applications for which FDA premarket approval is required, or Life Support Systems without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. Silicon Labs disclaims all express and implied warranties and shall not be responsible or liable for any injuries or damages related to use of a Silicon Labs product in such unauthorized applications

#### Trademark Information

Silicon Laboratories Inc.®, Silicon Laboratories®, Silcon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga Logo®, ClockBuilder®, CMEMS®, DSPLL®, EFM8®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadioPRO®, Gecko®, Gecko OS, Gecko OS Studio, ISOmodem®, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress®, Zentri, the Zentri logo and Zentri DMS, Z-Wave®, and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. Wi-Fi is a registered trademark of the Wi-Fi Alliance. All other products or brand names mentioned herein are trademarks of their respective holders.



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA

# http://www.silabs.com