## **Enhanced LLC Controller with Adaptive Dead Time Control** #### DESCRIPTION The HR1001 is an enhanced LLC controller which provides new features of adaptive dead time adjustment (ADTA) and capacitive mode protection (CMP). The adaptive dead time adjustment automatically inserts a dead time between the two complimentary gate outputs. This is ensured by keeping the outputs off while sensing the dv/dt current of the half-bridge switching node. The ADTA features easier design, lower EMI, and higher efficiency. HR1001 incorporates anti-capacitive mode protection which prevents potentially destructive capacitive mode switching if the output is shorted or has a severe over load. This feature protects the **MOSFET** during abnormat condition, making the converter robust. HR1001 has a programmable oscillator that sets both the maximum and minimum switching It starts up at a programmed frequencies. maximum switching frequency and decays until the control loop takes over to prevent excessive inrush current. enters a controlled burst-mode HR1001 operation at light-load to minimize the power consumption and tighten output regulation. HR1001 provides rich protection features which nclude two-level OCP with external latch shutdown, auto-recovery, brown in/out, CMP, and OTP, improving converter design safety with minimal extra components. #### **FEATURES** - Adaptive dead-time adjustment - Capacitive mode protection - 50% Duty Cycle, Variable Frequency Control For Resonant Half-Bridge Converte - 600V High-Side Gate Driver with Integrated Bootstrap Diode with High dv/dt immunity High-Accuracy Oscillator - Operates up to 600kHz Two-Level Over-Current Protection: Frequency-Shift and Latched Shutdown with Programmable Duration Time - Latched Disable Input for Easy Protections - Remote ON/OFF Control and Brown-Out Protection through the BO Pin - Programmable Burst-Mode Operation at Light-Load - Non-Linear Soft-Start for Monotonic Output Voltage Rise - SOIC-16 package #### **APPLICATIONS** - LCD and PDP TVs - **Desktop PCs and Servers** - Telecom SMPS - AC-DC Adapter, Open-Frame SMPS - Video Game Consoles - **Electronic Lighting Ballast** All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc. ### TYPICAL APPLICATION ### ORDERING INFORMATION | Part Number* | Package | Top Marking | | |-----------------------------------------------|--------------------------------|-------------|------| | HR1001GS | SOIC-16 | See Below | | | * For Tape 8 | & Reel, add suffix –Z (e.g. HF | R1001GS–Z) | ,GH | | | TOP MARKING | | CKS! | | | M <u>PSYYWW</u> | | | | | HR1001 | N | | | | LLLLLLLL | 47 | | | | | 40 | | | MPS: MPS prefix:<br>YY: year code; | | ROAB | | | WW: week code: | 1,0 | ,00 | | | HR1001: part number;<br>LLLLLLLL: lot number; | a Y | 2 | | | ELLELELE. IOT HUMBON, | | | | | | | | | | P/ | ACKAGE REFEREN | CF | | ### TOP MARKING ### CKAGE REFERENCE | ABSOLUTE MAXIMUM RATINGS (1) BST pin voltage0.3V to 618V SW pin voltage3V to 600V Max. voltage slew rate of SW pin50V/ns Supply voltage V <sub>CC</sub> Self limited Sink current of HBVS pin±65mA Voltage on HBVS pin0.3V to Self limited | Recomm<br>Supply Vo<br>Analog inp<br>Operating<br>Thermal<br>SOIC16 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Source current of FSET pin | Notes: 1) Exceeding 2) The maximum ambient th T <sub>A</sub> . The m any ambie (MAX)-T <sub>A</sub> ) dissipation regulator shutdown damage. 3) The device operating 4) Measured | | MOT PECONNIERDE | ON | | Recommended Operating | Conditions (3) | |-------------------------------------------|------------------| | Supply Voltage VCC | 13V to 15.5V | | Analog inputs and outputs | 0.3V to 6V | | Operating Junction Temp (T <sub>J</sub> ) | -40°C to + 125°C | | Thermal Resistance (4) | $oldsymbol{ heta}_{JA}$ | $\boldsymbol{ heta}$ JC | |------------------------|-------------------------|-------------------------| | SOIC16 | 80 | 35° | #### Notes: - Exceeding these ratings may damage the device. - Exceeding these ratings may damage the derice. The maximum allowable power dissipation is a function of the maximum junction temperature $T_{\rm J}$ (MAX), the junction-to-ambient thermal resistance $\theta_{\rm JA}$ and the ambient temperature $T_{\rm A}$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_{\rm D}$ (MAX) = $(T_{\rm J})(MAX)$ - $T_{\rm A})/\theta_{\rm JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. damage. - The device is not guaranteed to function outside of its operating conditions. Measured on JESD51-7, 4-layer PCB. ### **ELECTRICAL CHARACTERISTICS** VCC=13V, $C_{HG}$ = $C_{LG}$ =1nF; CT=470pF, $R_{FSET}$ =12k $\Omega$ , $T_{J}$ =-40°C ~ 125°C, Min & Max are guaranteed by characterization, typical is test under 25°C, unless otherwise specified. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |----------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------|------|------|------|-------| | IC supply voltage (VCC) | | • | | | | | | VCC operating range | | | 8.9 | | 15.5 | V | | VCC high threshold, IC switch-on | Vссн | | 10.3 | 11 | 11.7 | V | | VCC low threshold, IC switch-off | Vccl | | 7.5 | 8.2 | 8.9 | V | | Hysteresis | $V_{\text{hys}}$ | | | 2.8 | | 7 | | VCC clamp voltage | $V_{\text{Clamp}}$ | I <sub>Clamp</sub> =1mA | | 16.5 | .0 | V | | IC supply current (VCC) | | | | | SIC | | | Start-up current | I <sub>start-up</sub> | Before the device turns on, VCC=VCC <sub>H</sub> -0.2V | | 250 | 320 | μΑ | | Out and a summer | Iq | Device on, V <sub>Burst</sub> <1.25V,<br>RFSET=12k,(Fmin=60kHz) | N | 1.2 | 1.5 | mA | | Quiescent current | I <sub>q-f</sub> | Device on, V <sub>Burst</sub> <1.25V<br>RFSET=3.57k,(Fburst=200k) | 1 | 1.42 | 1.8 | mA | | Operating current | I <sub>op</sub> | Device on, V <sub>Burst</sub> =V <sub>FSF</sub> | VA | 3 | 5 | mA | | Residual consumption | I <sub>r</sub> | VCC<8V or $V_{LATCH}$ 1.85V or $V_{CS}$ >1.5V or $V_{BO}$ <5.5V or $V_{BO}$ <5.5V or OTP. | 240 | 350 | 420 | μA | | High-side floating-gate-driver s | upply (BST | We | | | | - | | BST pin leakage current | I <sub>LKBST</sub> | V <sub>BST</sub> =600V T <sub>J</sub> =25°C | | | 12 | μA | | SW pin leakage current | LKSW | V <sub>SW</sub> =582V, T <sub>J</sub> =25°C | | | 12 | μA | | Current Sensing (CS) | Mr. | | | | | | | Input bias current | lcs | Vcs=0 to Vcslatch | | | 2 | μΑ | | Frequency shift threshold | Vcsx | | 0.71 | 0.78 | 0.85 | V | | OCP threshold | V <sub>CS-OCP</sub> | | 1.41 | 1.5 | 1.59 | V | | Current polarity comparator ref. when HG turns off | Vcspr | | 50 | 85 | 131 | mV | | Current polarity comparator ref. when LG turns off | Vcsnr | | -131 | -85 | -50 | mV | | Cine voltage sensing (BO) | | | | | | | | Start up threshold voltage | $V_{\text{th-on}}$ | | | 2.30 | 2.4 | V | | Turn off threshold voltage | $V_{\text{th-off}}$ | | 1.72 | 1.81 | | V | | Clamp level | $V_{\text{clamp}}$ | | 5.1 | 5.5 | 5.9 | V | # **ELECTRICAL CHARACTERISTICS** (continued) VCC=13V, $C_{HG}=C_{LG}=1nF$ ; CT=470pF, $R_{FSET}=12k\Omega$ , $T_{J}=-40^{\circ}C\sim125^{\circ}C$ , Min & Max are guaranteed by characterization, typical is test under 25°C, unless otherwise specified. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |----------------------------------------------------------------|-----------------------|-----------------------------------------------------------------------|------|------|----------|-----------| | Latch function (LATCH) | <u> </u> | | | | <u> </u> | | | Input bias current (V <sub>LATCH</sub> =0 to V <sub>th</sub> ) | ILATCH | | | | 1 | μA | | LATCH threshold | $V_{th}$ | | 1.72 | 1.85 | 1.95 | V | | Oscillator | | <u> </u> | | | | | | Output duty cycle | D | T <sub>J</sub> =25C | 48 | 50 | 52 | % | | , , , | | T <sub>J</sub> =-40 ~ 125C | 47 | 50 | 53 | <b>\%</b> | | Oscillation frequency | f <sub>osc</sub> | CT≤150pF, R <sub>FSET</sub> ≤2k | | | 600 | kHz | | CT peak value | $V_{CFp}$ | | | 3.8 | CIU | V | | CT valley value | $V_{CFv}$ | | | 0.9 | | V | | Voltage reference at FSET pin | $V_{REF}$ | | 1.87 | (2)V | 2.05 | V | | | t <sub>DMIN</sub> | Снвvs=5pF typically | 180 | 235 | 290 | ns | | Dead-Time | tomax | | CN | 1 | | μs | | | t <sub>D_float</sub> | HBVS pin floating | 260 | 300 | 400 | ns | | Timer for CMP | t <sub>D-CMP</sub> | 2 | 10 | 52 | | μs | | Half Bridge Voltage Sense(HBVS | ) | | 11. | | T | | | Voltage clamp | V <sub>HBVS-C</sub> | \$0,0 | | 7.6 | | V | | Minimum voltage change rate can be detected | dv <sub>min</sub> /dt | Сыв∨s=5pF typically | | | 180 | V/µs | | Turn on delay | Td | Slope finish to turn on delay | | 100 | | ns | | Soft start function (SS) | | | | | | 1 | | Discharge resistance | $R_d$ | Vcs>Vcsx | | 130 | | Ω | | Standby function (Burst) | CV | | | | T | T | | Disable threshold | $V_{th}$ | | 1.17 | 1.23 | 1.28 | V | | Hysteresis | V <sub>hys</sub> | | 30 | | 150 | mV | | Delayed shutdown (TIMER) | | | | | | | | Charge current | ICHARGE | V <sub>TIMER</sub> =1V, V <sub>CS</sub> =0.85V<br>T <sub>J</sub> =25C | 80 | 130 | 180 | μA | | Threshold for forced operation at maximum frequency | V <sub>th1</sub> | | 1.80 | 2 | 2.10 | V | | Shut down threshold | $V_{th2}$ | | 3.2 | 3.5 | 3.7 | V | | Restart threshold | V <sub>th3</sub> | | 0.21 | 0.28 | 0.35 | V | | Low-side gate driver (LG, referen | ced to GNE | D) | | | | | | Peak source current (5) | I <sub>sourcepk</sub> | | | 0.75 | | Α | | Peak sink current (5) | I <sub>sinkpk</sub> | | | 0.87 | | Α | | Sourcing resistor | R <sub>source</sub> | LG_R@Isrc=0.1A | | 4 | | Ω | | Sinking resistor | Rsink | LG_R@Isnk=0.1A | | 2 | | Ω | | Fall time | t <sub>f</sub> | | | 30 | | ns | ## **ELECTRICAL CHARACTERISTICS** (continued) VCC=13V, C<sub>HG</sub>=C<sub>LG</sub>=1nF; CT=470pF, R<sub>FSET</sub>=12kΩ, T<sub>J</sub>=-40°C ~ 125°C, Min & Max are guaranteed by characterization, typical is test under 25°C, unless otherwise specified. | Rise time UVLO saturation High side gate driver (HG, reference Peak source current (5) Peak sink current (5) Sourcing resistor Sinking resistor Fall time Rise time Thermal Shutdown Thermal shutdown threshold (5) Thermal shutdown recovery threshold (5) Notes: 5) Guaranteed by design | Isourcepk Isinkpk Rsource Rsink tf tr | HG_R@Isrc=0.01A<br>HG_R@Isnk=0.01A | EN | 0.74<br>0.87<br>4<br>2<br>30<br>150<br>120 | 1 | ns<br>V<br>A<br>A<br>Ω<br>ns<br>ns | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------|-----------|--------------------------------------------|-----|------------------------------------| | High side gate driver (HG, reference Peak source current (5) Peak sink current (5) Sourcing resistor Sinking resistor Fall time Rise time | Isourcepk Isinkpk Rsource Rsink tf tr | Isink=2mA I) HG_R@Isrc=0.01A HG_R@Isnk=0.01A | EN | 0.87<br>4<br>2<br>30 | 1 | A<br>Λ<br>Ω<br>ns<br>ns | | Peak source current (5) Peak sink current (5) Sourcing resistor Sinking resistor Fall time Rise time | Isourcepk Isinkpk Rsource Rsink tf tr | HG_R@Isrc=0.01A<br>HG_R@Isnk=0.01A | EN | 0.87<br>4<br>2<br>30 | 51G | Ω<br>Ω<br>ns<br>ns | | Peak sink current (5) Sourcing resistor Sinking resistor Fall time Rise time | Isinkpk Rsource Rsink tf | HG_R@Isnk=0.01A | EN | 0.87<br>4<br>2<br>30 | 5\G | Ω<br>Ω<br>ns<br>ns | | Sourcing resistor Sinking resistor Fall time Rise time | R <sub>source</sub> R <sub>sink</sub> t <sub>f</sub> t <sub>r</sub> | HG_R@Isnk=0.01A | EN | 4<br>2<br>30 | SIG | Ω<br>Ω<br>ns<br>ns | | Sinking resistor Fall time Rise time | $R_{\text{sink}}$ $t_{\text{f}}$ | HG_R@Isnk=0.01A | EN | 30 | S/G | Ω<br>ns<br>ns | | Fall time Rise time | t <sub>f</sub> | | EN | 30 | 510 | ns<br>ns<br>°C | | Rise time | tr | FORO | EN | 30 | 5 | ns<br>°C | | Rise time Thermal Shutdown Thermal shutdown threshold <sup>(5)</sup> Thermal shutdown recovery threshold <sup>(5)</sup> Notes: 5) Guaranteed by design | tr | FORO | EN | 150<br>120 | | °C | | Thermal Shutdown Thermal shutdown threshold <sup>(5)</sup> Thermal shutdown recovery threshold <sup>(5)</sup> Notes: Guaranteed by design | | FORO | EN | 150<br>120 | | | | Thermal shutdown threshold <sup>(5)</sup> Thermal shutdown recovery threshold <sup>(5)</sup> Notes: Guaranteed by design | | FORO | EN | 150<br>120 | | | | Thermal shutdown recovery threshold <sup>(5)</sup> Notes: Guaranteed by design | | FORO | NB<br>ONB | 120 | | °C | | Notes: 5) Guaranteed by design | | FORO | 71E | | | | | Thermal Shutdown threshold <sup>(5)</sup> Thermal shutdown recovery threshold <sup>(5)</sup> Notes: (i) Guaranteed by design | EN | 2 TO HI | | | | | © 2019 MPS. All Rights Reserved. ### TYPICAL PERFORMANCE CHARACTERISTICS (continued) Performance waveforms are generated using the evaluation board built with design example on page 22, VAC=120V, V<sub>out</sub>=24V, I<sub>out</sub>=4.16A, T<sub>A</sub>=25°C, unless otherwise noted. ### TYPICAL PERFORMANCE CHARACTERISTICS (continued) Performance waveforms are generated using the evaluation board built with design example on page 22, VAC=120V, $V_{out}$ =24V, $I_{out}$ =4.16A, $T_A$ =25°C, unless otherwise noted. ### **PIN FUNCTIONS** | Pin# | Name | Description | |------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | SS | Soft-start. Connect an external capacitor with from pin to GND and a resistor to FSET pin to set the maximum oscillator frequency and the time constant for the frequency shift during start-up. An internal switch discharges the capacitor when the chip turns off (VCC < UVLO, BO < 1.81V or > 5.5V, LATCH > 1.85V, CS >1.5V, TIMER > 2V, thermal shutdown) to guarantee soft-start. | | 2 | TIMER | Period between over-current and shutdown. Connect a capacitor and a resistor from this pin to GND to set both the maximum duration from an over-current condition before the IC stops switching, and the delay before the IC resumes switching. Each time the CS voltage exceeds 0.8V, an internal 130µA source charges the capacitor; an external resistor slowly discharges this capacitor. If the pin voltage reaches 2V, the soft-start capacitor discharges completely, raising its switching frequency to its maximum value. The 130µA source remains on. When the voltage exceeds 3.5V the IC stops switching and the internal current source turns off, and the pin voltage decays. The IC enters soft-start when the voltage drops below 0.3V. This converter works intermittently with very low average input power under short-circuit conditions. | | 3 | СТ | Time-Set. An internal current source programmed by an external network connected to FSET charges and discharges a capacitor connected to GND. This determines the converter's switching frequency. | | 4 | FSET | Switching Frequency Set. Provides a precise 2V reference. A resistor connected from this pin to GND defines a current that sets the minimum oscillator frequency. Connect the phototransistor of an opto-coupler to this pin through a resistor to close the feedback loop that modulates the oscillator frequency to regulate the converter's output voltage. The value of this resistor will set the maximum operating frequency. An R-C series connected from this pin to GND sets frequency shift at start-up to prevent excessive inrush energy. | | 5 | BURST | Burst-Mode Operation Threshold. The pin senses the voltage related to the feedback control, which is compared to an internal reference (1.25V). When BURST voltage is lower than this reference, the IC enters an idle state and reduces its quiescent current. When the feedback drives BURST above 1.35V (100mV hysteresis), the chip resumes switching. Soft-start is not invoked. This function enables burst-mode operation when the load falls below a programmed level, determined by connecting an appropriate resistor to the optocoupler to FSET (see block diagram). Connect BURST to FSET if burst-mode is not used. | | NO | CS | Current Sense of Half-bridge. Uses a sense resistor or a capacitive divider to sense the primary current, this pin has multiple function as following: 1. Over Current Regulate: As the voltage exceeds a 0.8V threshold (with 50mV hysteresis), the soft-start capacitor on pin 1 discharges internally: The frequency increases, limiting the power throughput. Under an output short circuit, this normally results in a nearly-constant peak-primary current. TIMER limits the duration of this condition. 2. Over Current Protection: If the current continues to build up despite the frequency increase, when Vcs>1.5V, OCP is triggered in Latch mode: requiring cycling the IC supply voltage to restart: The latch is removed as the VCC voltage drops below the UVLO threshold. 3. Capacitive Mode Protection: At the moment of LG turns off, CS compares with Vcsnr CMP threshold, if CS> Vcsnr, it blocks HG gate turn-on until slope is detected or the CMP timer is complete. At the moment of HG turns off, CS compares with Vcspr CMP threshold, if CSHB< Vcspr, it block the LS gate turn-on until slope is detected or the CMP timer is complete. Connect the pin to GND if the function is not used. | # PIN FUNCTIONS (continued) | Pin# | Name | Description | |------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | ВО | This pin sensing the input voltage and provide brown out and brown in protection. If the providage is larger than 2.3v, then IC enable the gate driver. And if the pin voltage is below 1.9V, then disable the IC. | | 8 | LATCH | IC Latch Off. When LATCH exceeds 1.85V, the IC shuts down and lowers its bias curre to its near pre-start-up level. LATCH is reset when VCC voltage discharges below its UVI threshold. Connect LATCH to GND if not used. | | 9 | HBVS | Half bridge dv/dt sense. In order to detect the dv/dt of the half-bridge, a high volta capacitor is connected between SW and HBVS, The dv/dt current through this HVBS used to adaptively adjust the dead-time between high side gate and low side gate. | | 10 | GND | Ground. Current return for both the low-side gate-driver and the IC bias connect external ground connections with a trace to this pin; one for signals and a second pulsed current returns. | | 11 | LG | Low-Side Gate Driver output. The driver is capable of 0.8A source/sink peak current drive the lower MOSFET of the half-bridge. The pin is pulled to GND during UVLO. | | 12 | VCC | Supply Voltage. Supplies both the IC bias and the low-side gate driver. A small bypa capacitor (e.g., 0.1µF) can help provide a clean bias voltage for the IC signal. | | 13 | N.C. | High-Voltage Spacer. Not internally connected—isolates the high-voltage pin and eas compliance with safety regulations (creepage-distance) on the PCB. | | 14 | SW | High-Side Switch Source. Current return for the high-side gate-drive current. Require careful layout to avoid large spikes below ground. | | 15 | HG | High-Side Floating Cate-Driver output. Capable 0.8A source/sink peak current to drive tupper MOSFET of the half-bridge. An internal resistor connected to SW ensures that the pin does not float during UVLO. | | 16 | BST | Bias for Floating Voltage Supply, High-Side Gate Driver. Connect a bootstrap capacitor between this pin and SW. This capacitor is charged by an internal bootstrap diode driven in-phase with the low-side gate-drive. | ### **FUNCTIONAL BLOCK DIAGRAM** #### APPLICATION INFORMATION #### **Oscillator** Figure 2 shows the block diagram of the oscillator. A modulated current repeatedly charges and discharges the CT capacitor between its peak valley thresholds which determines the oscillator frequency. Figure 2: Oscillator Block Diagram As can be seen by figure 2, FSET sets the CT charging current, Iset ( $I_{S-1}$ ). When CT passes its peak threshold (3.8V), the latch is set and a discharge current source of twice the charge current is enabled. The difference of these two currents forces the charge and discharge of CY to be equal. When the voltage on the CT capacitor falls below its valley threshold (0.9V), the latch is reset, turning off $I_{S-2}$ . This starts a new switching cycle. Figure 3 shows the detailed waveform of the oscillator. Figure 3: CT Waveform and Gate Signal The RC network externally connected to FSET pin determines normal switching frequency as well as the soft start switching frequency. - Rf<sub>min</sub> from FSET to GND contributes the maximum resistance of the external RC network when the phototransistor does not conduct. This sets the FSET minimum source current, which defines the minimum switching frequency - Under normal operation, the phototransistor adjusts the current flow through Rf<sub>max</sub> to modulate the frequency for output voltage regulation. When the phototransistor is saturated, the current through Rf<sub>max</sub> is at its maximum, setting the frequency at its maximum. An RC in series connected between FSET - An RC in series connected between FSET and GND shifts the frequency at start-up. (Please see the soft-start section for details.) Based on the above description, the following equations describe the minimum and maximum frequency: $$f_{min} = \frac{1}{3 \cdot CT \cdot Rf_{min}}$$ $$f_{\text{max}} = \frac{1}{3 \cdot \text{CT} \cdot (\text{Rf}_{\text{min}} \mid\mid \text{Rf}_{\text{max}})}$$ Typically, the CT capacitance is between 0.1nF and 1nF. The values of $Rf_{min}$ and $Rf_{max}$ are calculated by the following equations: $$Rf_{min} = \frac{1}{3 \cdot CT \cdot f_{min}}$$ $$Rf_{max} = \frac{Rf_{min}}{\frac{f_{max}}{f_{min}} - 1}$$ It is recommended to use a CT capacitor (<=330pF) for best overall temperature performance. #### **Soft-Start Operation** For the resonant half-bridge converter, the power delivered is inversely proportional its switching frequency. To ensure the converter starts or restarts with safe currents, the soft start forces a high initial switching frequency until the value is controlled by the closed loop. The soft start is achieved using an external RC series circuit as shown in Figure 4. Figure 4: Soft-Start Block When start-up begins, the SS voltage is 0V, so the soft-start resistor ( $R_{SS}$ ) is in parallel to $Rf_{min}$ : $Rf_{ming}$ and $R_{SS}$ determine the initial frequency as: $$f_{\text{start}} = \frac{1}{3 \cdot \text{CT} \cdot (\text{Rf}_{\text{min}} || \text{R}_{\text{ss}})}$$ During start-up, the $C_{SS}$ charges until its voltage reaches the reference (2V), and the current through $R_{SS}$ decays to zero. This period takes about $5\times$ ( $R_{SS}\times C_{SS}$ ). During this period, the switching frequency change follows an exponential curve the $C_{SS}$ charge initially reduces the frequency relatively quickly but the rate gradually decreases. After this period ends, the output voltage is still not regulated, and the feedback loop will take over start-up. With soft-start, the input current increases gradually until the output voltage is regulated. Select the soft-start RC network using the equations below: $$R_{ss} = \frac{Rf_{min}}{\frac{f_{start}}{f_{min}} - 1}$$ $$C_{ss} = \frac{3 \cdot 10^{-3}}{R_{co}}$$ Select an initial frequency, $f_{start}$ , at least $4xf_{min}$ . Select $C_{SS}$ as a trade-off between the desired soft-start operation and the OCP speed (see the next section for details). #### **Adaptive Dead-Time Adjustment** When operating in inductive mode, the soft switching of the power MOSFETs results in high efficiency of the resonant converter. A fixed dead time may result in hard switching at light load and much larger Lm. A dead time too long may lead to loss of ZVS, the current may change polarity during dead time, which results in capacitive mode switching. The adaptive dead-time control automatically adjusts the dead-time by detecting the dv/dt of half-bridge switch node (SW). HR1001 incorporates an intelligent ADTA logic circuit, which detects SW's dv/dt and automatically inserts the proper dead time. The external circuit is quite simple, connecting a capacitor (5pF typically) between SW and HBVS to sense dv/dt. Figure 5 shows the simplified block diagram of ADTA and Figure 6 shows operation waveform of ADTA respectively. Figure 5: Block Diagram of ADTA Figure 6: Operation waveform of ADTA When HG switches off, SW voltage swings from high to low due to the resonant tank current *ir*, accordingly this negative dv/dt will pull current from HBVS via C<sub>HBVS</sub>. HBVS will be pulled down by the dv/dt current from C<sub>HBVS</sub>. If the dv/dt current is higher than the internal comparison current, then HBVS is pulled down clamped at zero. When SW stops slewing and the differential current stops, then HBVS starts to ramp up. LG turns on after a delay which is the minimum dead time. The time duration of HG turn-off to LG turn-on is defined as the dead time. When LG switches off, SW voltage swings from low to high, and a positive dv/dt current is detected via G<sub>MBVS</sub>. The dead time between LG turn-off and HG turn-off is automatically maintained when sensing the dv/dt current. To avoid damaging HBVS, care must be taken in selecting Chbvs. to keep the dv/dt current lower than 65mA. Use the expression below to keep the current below 65mA. $$i_d = \left| C_{HBVS} \frac{dv}{dt} \right| < 65 mA$$ If $C_{HBVS}$ is designed too low to sense the dv/dt, the minimum voltage change rate dvmin/dt must be accounted for to design the right $C_{HBVS}$ . First, calculate the peak magnetizing current Im: $$I_{m} = \frac{V_{in}}{8 \cdot L_{m} \cdot f_{max}}$$ Then, CHBVS can be designed as: $$C_{\text{HBVS}} > \frac{700 \text{uA}}{I_{\text{m}}} \frac{C_{\text{oss}}}{2}$$ Where, $C_{oss}$ is the output capacitance when Vds is near zero volts (user can refer to the Coss characteristics curve in MOSFET's datasheet). In a typical design, Lm=870uH, Vin=450Vdc, fsmax=140kHz, $C_{HBVS}$ is calculated to be 4.5pF, indicating 5pF is suitable for most MOSFETs. Figure 7 illustrates a possible dead time by ADTA logic. Note that there are three kinds possible dead time; minimum dead time (DTmin), Maximum dead time (DTmax), and adjusted dead time (DTadj), which is between TDmin and TDmax. ADTA logic sets a DTmin=235ns. When the SW's transition time is smaller than DTmin, the logic does not let the gate turn which guards against shoot-through between the low side and high side FETs. A maximum dead-time (DTmax=1us) forces the gate to turn on, preventing the lost of duty cycle or soft switching. ADTA automatically adjusts the dead time and ensures ZVS. It enables more flexibility in MOSFET and Lm selection. It prevents hard switching if the design does not carefully account for light or no load. At light load switching frequency goes high and magnetizing current goes low, risking hard switching that can lead to a thermal or reliability issue. Figure 7: Dead Time Style in ADTA If HBVS is not connected, the internal circuit never detects differential current from HBVS, keeping the dead time fixed at 300ns. Figure 8 and Figure 9 show the waveforms of the dead time when HG turns off and when LG turns off respectively. ADTA logic automatically inserts the dead time according to the transition shape of SW. If HBVS pin is pulled down too low from the negative current of C<sub>HBVS</sub>, the dead time from HG turn-off to LG turn-on may be too long. In order to clamp HBVS at zero, and ensure optimum dead time, a SCHOTTKY diode D1, like BAT54, is strongly recommended connected on HBVS to GND. Figure 8: Dead Time at High-to-Low Transition Figure 9: Dead Time at Low-to-High Transition Capacitive Mode Protection. When the resonant HB converter output is in over-load or short circuit, it may cause the converter to run into capacitive region. In capacitive mode, the voltage applied to resonant tank is lagging the current of the resonant tank. Under this condition, the body diode of the one MOSFET is conducting, and the turn-on of the other MOSFET should be prevented to avoid device failure. The functional block diagram of CMP is shown in Figure 10. Figure 11 shows the operating current principle of the capacitive mode protection. CSPOS and CSNEG stands for the current polarity, which is generated by comparing voltage of CS with internal $V_{\text{CSNR}}$ and $V_{\text{CSPR}}$ voltage reference. At time to LG is turned off. CSNEG is high, which means the current is in the correct direction, operating in inductive mode. At time t1, HG is turned off. CSPOS is high, which also means the current is in the correct direction, operating in inductive mode. At time t2, it is the second instance of LG turning off. CSNEG is low, indicating the current is in the wrong direction (low side MOSFET body diode is conducting). This means the converter is operating in capacitive mode. SW does not swing high until the current returns to the correct polarity. DT stays high and Vosc is stopped, preventing the other MOSFET from turning on. It effectively avoids capacitive switching. At time t3, the current returns back to the correct polarity, and the other MOSFET turns on after the dv/dt is current detected. Between times t2 to t5, the correct current polarity cannot be detected or the current is so little that it is unable to pull down or up SW. Eventually, the timer (52us) for CMP expires, and the other MOSFET will be forced to switch on. As shown in dash line. Figure 10: Block diagram of CMP and OCI Figure 11: Operating Principle of CMP When capacitive mode operation is detected, Vss-control signal goes high, turning on an internal MOSFET to discharge Css. This increases the frequency very high and quickly to limit output power. Vss-control is reset and softstart in activated when the first gate driver is switched off after CMP. The switching frequency will smoothly decrease until the control loop takes over. Figure 12: Capacitive Mode Protection Waveform Figure 12 shows the CMP behavior when output is shorted. The current polarity goes wrong at the time when LG switches off, the CMP logic immediately detects this capacitive mode and prevents HG's turn-on. This avoids destructive capacitive switching. As soon as current *ir* goes to the right polarity, SW ramps up, dv/dt is detected, and HG turns on at ZVS condition. #### **Over Current Protection (OCP)** HR1001 provides a two levels over-current protection as is shown in the Figure 10. 1. The first level occurs when the voltage on CS exceeds 0.8V, two actions will take place. First, the internal transistor connected between SS and GND turns on for at least 10us, which discharges $C_{SS.}$ This creates a sharp increase in the oscillator frequency, reducing the energy transferred to the output. Second, an internal $130\mu A$ current source turns on to charge $C_{Timer}$ , ramping TIMER voltage. If the CS voltage drops below 0.8v(10mv hysterisis) before TIMER reaches 2V, then Css is enabled and the charging of $C_{\text{TIMER}}$ is stopped. The converter returns to normal operation. $t_{\rm OC}$ is the time for the voltage on $C_{\rm Timer}$ to rise from 0V to 2V. It is a delay time for over current regulation. There is no simple relationship between $t_{\rm OC}$ and $C_{\rm Timer}$ . Select $C_{\rm Timer}$ based on experimental results (based on experiments: $C_{\rm Timer}$ may increase operating time by 100ms). If CS voltage is still larger than 0.8V after the $C_{\mathsf{Timer}}$ rises to 2V , Css is discharged. At the same time, the internal 130uA continues to charge $C_{\mathsf{TIMER}}$ until the voltage of TIMER reaches 3.5v, and turns off all gate drivers. The time that TIMER voltage rises from 2v to 3.5v is approximately: $$t_{OP} = 10^4 \cdot C_{Timer}$$ The above condition continues until TIMER voltage decreases to 0.3V due to $R_{\text{Timer}}$ slowly discharging $C_{\text{Timer}}$ at which time the IC restarts. This time period is: $$t_{\text{OFF}} = R_{\text{Timer}} \cdot C_{\text{Timer}} \cdot ln \frac{3.5}{0.3} \approx 2.5 R_{\text{Timer}} \cdot C_{\text{Timer}}$$ 2. The second level over-current protection triggers when the CS voltage rises to 1.5V. This condition normally happens when the CS voltage continues to rise during a short circuit. The IC stops switching immediately and latches off until Vcc drops below UVLO. The operation's time sequence of OCP is shown in the Figure 13 OCP limits the energy transferred from the primary to the secondary during an over-load or short circuit condition. Excessive power consumption due to high continuous currents can damage the secondary-side windings and the rectifiers. The TIMER provides additional protection to reduce the average power consumption: When OCP triggers, the converter enters a hiccup-like protection mode that operates intermittently. Refer to below timing for above procedure. Figure 13: OCP Timing Sequence ### **Current Sensing** There are two current sensing methods: Generally, lossless current sensing solution is commonly used in high power application, As shown in Figure 14. Figure 14: Current Sensing with Lossless Network To design the lossless current sensing network, Use the equations below: $$Cs \le \frac{Cr}{100}$$ To avoid triggering the capacitive detection threshold $V_{\text{CSNR}}$ or $V_{\text{CSNR}}$ , Rs should fulfill the condition below: $$R_S > \frac{85mV}{I_m} (1 + \frac{C_r}{C_S})$$ In addition, Rs must be lower than the equation below: $$Rs < \frac{0.8}{I_{C_{rpk}}} \cdot (1 + \frac{C_r}{C_s})$$ I<sub>Crpk</sub> is the peak current of the resonant tank at low input voltage and full load which is expressed as: $$I_{Crpk} = \sqrt{(\frac{NV_{O}f_{s}}{4L_{m}})^{2} + (\frac{I_{O}\pi}{2N})^{2}}$$ Where, N is the turns ratio of the transformer, lo and Vo is the output current and voltage, fs is the switching frequency, and Lm is the magnetizing inductance. R1 and C1 network is used to attenuate switching noise on CS. The time constant should be in the range of 100ns. An alternate solution uses a sense resistor in series with the resonant tank, as shown in the Figure 15. This method is simple but causes unnecessary power loss on the sense resistor. Figure 15: Current Sensing with a Sense Resistor Design the sense resistor from follow the equation: $$R_{_{S}} = \frac{0.8}{I_{_{Crpk}}}$$ ## Input Voltage Sensing (BI/BO) The HR1001 stops switching when the input voltage drops below a specified value, and restarts when the input voltage goes back to normal. This function guarantees that the resonant half-bridge converter always operates within the specified input voltage range. The IC senses voltage on BO through the tap of a resistor divider connected to the rectified AC voltage or the PFC output. Figure 16 shows the line-sensing internal block diagram. Figure 16: Input Voltage Sensing Block If the BO voltage is higher than 2.3V, then the IC provides gate driver output; the IC won't shut down the gate driver until the BO voltage drops below 1.81V. First, select a value for $R_{\perp}$ large enough to reduce power loss at no load. Then $R_{\perp}$ is calculated by: $$R_{H} \cdot \frac{1.81}{V_{IN-min} - 1.81}$$ For additional protection, when the BO voltage exceeds the internal 5.5V clamp voltage, the IC shuts down When the BO voltage is between 2.3 V and 5.5V, the IC operates normally. ### **Burst-Mode Operation** Under light-load or in the absence of a load, the maximum frequency limits the resonant half-bridge switching frequency. To control the output voltage and limit power consumption, the HR1001 enables compatible converters to operate in burst-mode to greatly reduce the average switching frequency, thus reducing the average residual magnetizing current and the associated losses. Operating in burst-mode requires setting BURST on the HR1001. If the voltage on the BURST drops below 1.25V, HR1001 will shut down the HG and LG gate drive outputs, leaving only the 2V reference voltage on FSET and SS to retain the previous state and minimize HR1001's power consumption. When the voltage on BURST exceeds 1.25V by 100mV, HR1001 resumes normal operation. Based on the Burst-mode operating principle, the BURST voltage must connect to the feedback loop. Figure 17 shows a typical circuit, connecting the BURST to the feedback signal for narrow-input-voltage range applications: Figure 17: Bust-Mode Operation Set-Up In addition to setting the oscillator maximum frequency at start up, $Rf_{max}$ also determines the maximum burst-mode frequency. After confirming $f_{max}$ , calculate $Rf_{max}$ as below: $$Rf_{max} = \frac{3}{8} \cdot \frac{Rf_{min}}{\frac{f_{max}}{f_{min}} - 1}$$ Here, $f_{max}$ corresponds to a load point, $P_{Burst}$ , where the peak current flow through the transformer is too low to cause audible noise. The above introduction is based on a narrow input voltage range. As a property of the resonant circuit, input voltage also determines the switching frequency. That means the P<sub>Burs</sub> has a large variance over the wide input voltage range. To stabilize P<sub>Burst</sub> over the input range, use the circuit in Figure 18 to insert the input voltage signal into feedback loop. Figure 18: Bust-mode Operation Set-up for Wide Input Voltage Range $R_{B1}$ and $R_{B2}$ from Figure 18 correct against the wide input voltage range. Select both resistors based on experimental results. Note that the total resistance of $R_{B1}$ and $R_{B2}$ should be much bigger than $R_H$ to minimize the effect on BO voltage. During burst-mode operation, when the load is lower than $P_{Burst}$ , the switching frequency is clamped at the maximum frequency. The output voltage must rise over the set value, which would increase the current flowing through the opto-coupler. Therefore, the voltage on $R_{max}$ must rise due to the increased opto-transistor current. The BURST voltage would then drop below 1.25V, triggering the gate signal OFF state. Until the output voltage falls below the setting value, the current flow through opto-coupler then decreases, causing BURST voltage to rise. When the voltage exceeds 1.25V+100mV, the IC restarts to generate the gate signal. The IC will continue to operate in this mode under no-load or light-load to decrease average power consumption. #### **Latch Operation** The HR1001 provides a simple latch-off function through LATCH. Applying an external voltage over 1.85V causes the IC to enter a latched shutdown. After IC is latched, its consumption drops, as shown by the residual current in the EC table. Resetting the IC requires dropping the VCC voltage below the UVLO threshold. Figure 19: Latch Function Block #### **High-Side Gate Driver** The external BST capacitor provides energy to the high-side gate driver. An integrated bootstrap diode charges this capacitor through VCC. This diode simplifies the external driving circuit for the high-side switch, allowing the BST capacitor to charge when the low side MOSFET is on. To provide enough gate driver energy and considering the BST capacitor charge time, use a 100nF-to-470nF capacitor for the BST capacitor. Figure 20: High-Side Gate Driver #### **Low-Side Gate Driver** a pins Lipanoon B LG provides the gate driver signal for the lowside MOSFET. The maximum absolute rating table shows that the maximum LG voltage is 16V. Under some conditions, a large voltage spike occurs on the LG due to oscillations from the long gate-driver wire, the MOSFET parasitic capacitance, and the small gate-driver resistor. This voltage spike is dangerous to the LG, so a 15V Zener diode close to the LG and GND pins is recommended.. Figure 21 Low-Side Gate Driver ### **Design Example** A 100W LED Driver is designed with below specifications: | Input AC voltage | 90-305VAC | |------------------|-----------| | Output voltage | 24V | | Output current | 4.16A | Figure Figure 22 shows the detailed application schematic. The typical performance and circuit waveforms have been shown in the Typical Performance Characteristics section. Figure 22: Design Example for 24V/4.16A Output ### **CONTROL FLOW CHARTS** Figure.23: Control flow chart VCC A LG/HG Soft Start ### TYPICAL APPLICATION CIRCUITS **LATCH CS** 1.5V 0.8V TIMER **Burst** 1.25V UVLO Brown-Brown-**Burst** Normal OTP OCP In Soft Start Latch Shutdown OCP Latch **OCP** out Mode ### **PACKAGE INFORMATIO** **NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.