











**TMP1075** SBOS854D-MARCH 2018-REVISED OCTOBER 2019

# TMP1075 Temperature Sensor With I<sup>2</sup>C and SMBus Interface in Industry Standard LM75 **Form Factor and Pinout**

### Features

- Accuracy for TMP1075DGK / TMP1075D:
  - ±1°C (Maximum) From -40°C to +110°C
  - ±2°C (Maximum) From -55°C to +125°C
- Accuracy for TMP1075DSG
  - ±1°C (Maximum) From -40°C to +75°C
  - ±2°C (Maximum) From -55°C to +125°C
- Low Power Consumption:
  - 2.7-μA Average Current
  - 0.37-μA Shutdown Current
- Wide Supply Range: 1.7 V to 5.5 V
- Temperature Independent of Supply
- Digital Interface: SMBus, I<sup>2</sup>C
- 100% software compatibility with industry standard LM75 and TMP75
- Can Coexist in I<sup>3</sup>C Mixed Fast Mode Bus
- Resolution: 12 Bits
- Supports up to 32 Device Addresses
- Alert Pin Function
- **NIST Traceability**

## **Applications**

- Power-Supply Temperature Monitoring
- Computer Peripheral Thermal Protection
- **Notebook Computers**
- Cell Phones
- **Battery Management**
- Office Machines
- Thermostat Controls
- **Environmental Monitoring and HVAC**
- Electro Mechanical Device Temperature

#### Simplified Schematic



## 3 Description

The TMP1075 is the most accurate and lowest power replacement to the industry standard LM75 and TMP75 digital temperature sensors. Available in SOIC-8 and VSSOP-8 packages, the TMP1075 offers pin-to-pin and software compatibility to quickly upgrade any existing xx75 design. An additional new package with the TMP1075 is 2x2 mm DFN reducing the PCB footprint by 79% compared to an SOIC package.

The TMP1075 has a ±1°C accuracy over a wide temperature range and offers an on-chip 12-bit analog-to-digital converter (ADC) providing temperature resolution of 0.0625°C.

Compatible with two-wire SMBus and I<sup>2</sup>C interfaces, the TMP1075 supports up to 32 devices address and provides SMBus Reset and Alert function.

The TMP1075 is designed for accurate and costeffective temperature measurement in virtually any telecommunication, enterprise, industrial personal electronics equipment.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE         | BODY SIZE (NOM)   |
|-------------|-----------------|-------------------|
|             | VSSOP / DGK (8) | 3.00 mm × 3.00 mm |
| TMP1075     | SOIC / D (8)    | 4.90 mm × 3.91 mm |
|             | WSON / DSG (8)  | 2.00 mm × 2.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Temperature Accuracy (DGK & D)





## **Table of Contents**

| 1 | Features 1                           |    | 8.3 Feature Description                              | . 11 |
|---|--------------------------------------|----|------------------------------------------------------|------|
| 2 | Applications 1                       |    | 8.4 Device Functional Modes                          | . 17 |
| 3 | Description 1                        |    | 8.5 Register Map                                     | . 20 |
| 4 | Revision History2                    | 9  | Application and Implementation                       | 24   |
| 5 | Description (continued)4             |    | 9.1 Application Information                          | . 24 |
| 6 | Pin Configuration and Functions 4    |    | 9.2 Typical Application                              | . 24 |
| 7 | Specifications                       | 10 | Power Supply Recommendations                         | 26   |
| • | 7.1 Absolute Maximum Ratings         | 11 | Layout                                               | 26   |
|   | 7.2 ESD Ratings                      |    | 11.1 Layout Guidelines                               | . 26 |
|   | 7.3 Recommended Operating Conditions |    | 11.2 Layout Example                                  | . 26 |
|   | 7.4 Thermal Information              | 12 | Device and Documentation Support                     | 27   |
|   | 7.5 Electrical Characteristics       |    | 12.1 Receiving Notification of Documentation Updates |      |
|   | 7.6 Timing Requirements              |    | 12.2 Community Resources                             |      |
|   | 7.7 Switching Characteristics        |    | 12.3 Trademarks                                      |      |
|   | 7.8 Typical Characteristics          |    | 12.4 Electrostatic Discharge Caution                 | . 27 |
| 8 | Detailed Description                 |    | 12.5 Glossary                                        |      |
| U | 8.1 Overview                         | 13 | Mechanical, Packaging, and Orderable                 | 27   |
|   | 8.2 Functional Block Diagram         |    | IIIOIIIIauoii                                        | 21   |
|   |                                      |    |                                                      |      |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from Revision C (January 2019) to Revision D                                 | Page |
|---|-------------------------------------------------------------------------------------|------|
| • | Added software compatibility to feature list                                        | 1    |
| • | Updated absolute max for Power supply V+ to 6.5V from 6V                            | 5    |
| • | Updated absolute max for Input voltage on SCL, SDA, A1, A0 to 6.5V from 6V          | 5    |
| • | Updated V <sub>IH</sub> minimum limit from 0.8(V+) to 0.7(V+)                       | 6    |
| • | Updated V <sub>IL</sub> maximum limit from 0.2(V+) to 0.3(V+)                       | 6    |
| • | Updated pointer register to be part of the serial interface description             | 12   |
| • | Updated the register map table to new format                                        | 20   |
| • | Added access type codes for register bits                                           |      |
| • | Updated temperature register format and bit definition table                        | 20   |
| • | Updated configuration register format and bit definition table                      | 21   |
| • | Updated low limit register format and bit definition table                          |      |
| • | Updated high limit register format and bit definition table                         | 22   |
| • | Updated device ID register format and bit definition table                          |      |
| C | hanges from Revision B (December 2018) to Revision C                                | Page |
| • | Changed TMP1075DSG package moved from Preview to Production Data                    | 1    |
| • | Changed min/max limit from 1.5°C to 1°C in the Temperature Accuracy (DGK & D) graph | 1    |

Product Folder Links: TMP1075



| Changes from Revision A (June 2018) to Revision B                                               | Page                     |
|-------------------------------------------------------------------------------------------------|--------------------------|
| Added TMP1075DSG package                                                                        | 1                        |
| • Updated description section of the data sheet and added a Description (continued) section     | 1                        |
| Changed names from CR1 and CR0 to R1 and R0                                                     | 6                        |
| Added TMP1075 Configuration register support for single byte read and write                     | 21                       |
| Added Software support section for migrating from xx75 to TMP1075                               | 25                       |
| Changes from Original (March 2018) to Revision A                                                | Page                     |
| Changed the TMP1075DGK orderable status from Advanced Information to Production Data            | 1                        |
| Added SOIC and DFN packages                                                                     | 1                        |
| Added the Typical Characteristics section                                                       | 7                        |
| Changed the Functional Block Diagram                                                            | 10                       |
| • Changed Digital Temperature Output crossreference from: Temperature Register (0x00) to: Tempe | erature Data Format . 11 |
| Changed the Temperature Data Format table                                                       | 11                       |
| • Changed and renamed the Address Pins and Slave Addresses for the TMP1075 table to Address     | Pins State 12            |
| Changed the Two-Wire Timing Diagrams section                                                    | 15                       |
| Added content to the Device Functional Modes section                                            | 17                       |



## 5 Description (continued)

The TMP1075 devices are specified for operation over a temperature range of −55°C to +125°C.

The TMP1075 units are 100% tested on a production setup that is NIST traceable and verified with equipment that is calibrated to ISO/IEC 17025 accredited standards.

## 6 Pin Configuration and Functions

DGK, D, and DSG Packages 8-Pin VSSOP, SOIC, and WSON Top View



NOTE: Pin 1 is determined by orienting the package marking as indicated in the diagram.

#### **Pin Functions**

|     | PIN   | 1/0 | DESCRIPTION                                                              |
|-----|-------|-----|--------------------------------------------------------------------------|
| NO. | NAME  | l/O | DESCRIPTION                                                              |
| 1   | SDA   | I/O | Serial data. Open-drain output that requires a pullup resistor           |
| 2   | SCL   | I   | Serial clock                                                             |
| 3   | ALERT | 0   | Overtemperature alert; Open-drain output that requires a pullup resistor |
| 4   | GND   | _   | Ground                                                                   |
| 5   | A2    | 1   | Address select A2: Connect to GND or V+                                  |
| 6   | A1    | 1   | Address select A1: Connect to GND, V+, SDA, or SCL                       |
| 7   | A0    | I   | Address select A0: Connect to GND, V+, SDA, or SCL                       |
| 8   | V+    | I   | Supply voltage, 1.7 V to 5.5 V                                           |



## 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                       | MIN  | MAX        | UNIT |
|---------------------------------------|------|------------|------|
| Power supply, V+                      |      | 6.5        | V    |
| Input voltage SCL, SDA, A1, A0        | -0.3 | 6.5        | V    |
| Input voltage A2 pin                  | -0.3 | (V+) + 0.3 | V    |
| Operating temperature                 | -55  | 150        | °C   |
| Junction temperature, T <sub>J</sub>  |      | 150        | °C   |
| Storage temperature, T <sub>stg</sub> | -60  | 130        | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|                             |                         |                                                                     | VALUE | UNIT |
|-----------------------------|-------------------------|---------------------------------------------------------------------|-------|------|
| V                           | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>   | 2000  | \/   |
| V <sub>(ESD)</sub> Electros | lectrostatic discharge  | Charged device model (CDM), per JEDEC specification JESD22-C101 (2) | 1000  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                | MIN | NOM MAX | UNIT |
|------------------------------------------------|-----|---------|------|
| Supply voltage                                 | 1.7 | 5.5     | V    |
| Operating free-air temperature, T <sub>A</sub> | -55 | 125     | °C   |

### 7.4 Thermal Information

|                      |                                              | TMP1075     | TMP1075  | TMP1075    |       |
|----------------------|----------------------------------------------|-------------|----------|------------|-------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DGK (VSSOP) | D (SOIC) | DSG (WSON) | UNIT  |
|                      |                                              | 8 PINS      | 8 PINS   | 8 PINS     |       |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 202.5       | 130.4    | 87.4       | °C/W  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 82          | 76.9     | 111.1      | °C/W  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 124.4       | 72.3     | 54         | °C/W  |
| $\Psi_{JT}$          | Junction-to-top characterization parameter   | 17.9        | 32       | 9.8        | °C/W  |
| $\Psi_{JB}$          | Junction-to-board characterization parameter | 122.6       | 71.9     | 54.4       | °C/W  |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | _           |          | 28.1       | °C/W  |
| $M_{T}$              | Thermal mass                                 | 16.6        | 64.2     | 5.0        | mJ/°C |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



## 7.5 Electrical Characteristics

at  $T_A = -55$ °C to +125°C and V+ = 1.7 V to 5.5 V (unless noted); typical specification are at  $T_A = 25$ °C and V+=3.3 V

|                 | PARAMETER                    |                   | TEST CONDITIONS                                             | MIN     | TYP    | MAX     | UNIT |
|-----------------|------------------------------|-------------------|-------------------------------------------------------------|---------|--------|---------|------|
| TEMPERA         | TURE INPUT                   |                   |                                                             |         |        |         |      |
|                 | Range                        |                   |                                                             | -55     |        | 125     | °C   |
|                 |                              |                   | -40°C to +110°C                                             |         | ±0.25  | ±1      |      |
|                 | Accuracy                     | DGK, D            | -55°C to +125°C                                             |         | ±0.25  | ±2      | °C   |
|                 | (temperature error)          |                   | -40°C to +75°C                                              |         | ±0.25  | ±1      | °C   |
|                 |                              | DSG               | -55°C to +125°C                                             |         | ±0.25  | ±2      | °C   |
|                 | Accuracy (temporal supply    | erature error) vs | PSRR                                                        |         |        | ±0.03   | °C/V |
|                 | Resolution                   |                   | 1 LSB (12 bit)                                              |         | 0.0625 |         | °C   |
|                 | Repeatability <sup>(1)</sup> |                   | 25°C, V+= 3.3 V <sup>(2)</sup>                              |         | 0.0625 |         | °C   |
|                 | Long-term drift (5           | 3)                | 500 hours at 150°C, 5.5V                                    |         | 0.0625 |         | °C   |
| DIGITAL IN      | NPUT/OUTPUT                  |                   |                                                             |         |        |         |      |
|                 | Input capacitano             | ce                |                                                             |         | 5      |         | pF   |
| V <sub>IH</sub> | High-level input             | logic             |                                                             | 0.7(V+) |        |         | V    |
| V <sub>IL</sub> | Low-level input              | logic             |                                                             |         |        | 0.3(V+) | ٧    |
| I <sub>IN</sub> | Leakage input of             | urrent            |                                                             | -0.25   | 0      | 0.25    | μA   |
|                 | Input voltage hy             | steresis          | SCL and SDA pins                                            |         | 600    |         | mV   |
| V <sub>OL</sub> | Low-level output             | t logic           | I <sub>OL</sub> = -3 mA, SDA and ALERT pins                 | 0       | 0.15   | 0.4     | V    |
|                 | ADC Conversion               | n time            | one-shot mode                                               | 4.5     | 5.5    | 7       | ms   |
|                 |                              |                   | R1 = 0, R0 = 0 (default)                                    |         | 27.5   |         |      |
| _               | Commission Time              | _                 | R1 = 0, R0 = 1                                              |         | 55     |         |      |
| T <sub>C</sub>  | Conversion Tim               | е                 | R1 = 1, R0 = 0                                              |         | 110    |         | ms   |
|                 |                              |                   | R1 = 1, R0 = 1                                              |         | 220    |         |      |
|                 | Reset time                   |                   | The time between reset till ADC conversion start            |         | 0.3    |         | ms   |
|                 | Conversion Rate              | e Variation       |                                                             | -10     | 0      | 10      | %    |
| POWER SI        | UPPLY                        |                   |                                                             |         |        |         |      |
|                 | Operating voltage            | ge range          |                                                             | 1.7     | 3.3    | 5.5     | V    |
|                 |                              |                   | R1 = 0, R0 = 0 (default)                                    |         | 10     | 20      | μA   |
|                 |                              |                   | R1 = 0, R0 = 1                                              |         | 5.5    | 9       |      |
| IQ              | Quiescent curre inactive)    | nt (serial bus    | R1 = 1, R0 = 0                                              |         | 4      | 6       | μΑ   |
|                 | mactive)                     |                   | R1 = 1, R0 = 1                                              |         | 2.7    | 4       |      |
|                 |                              |                   | During 5.5 ms active conversion                             |         | 52     | 85      | μΑ   |
|                 |                              |                   | Serial bus active, SCL frequency = 400 kHz,<br>A0=A1=A2=GND |         | 13     |         | μΑ   |
| $I_{SD}$        | Shutdown current             |                   | Serial bus inactive, A0=A1=A2=SCL=SDA=V+, 25°C              |         | 0.37   | 0.65    | μA   |
|                 |                              |                   | Serial bus inactive, A0=A1=A2=SCL=SDA=V+                    |         | 0.37   | 3.5     | μA   |
|                 | D                            |                   | Supply rising, Power-on Reset                               |         | 1.22   |         | .,   |
|                 | Power supply th              | resnoids          | Supply failing, Brown-out Detect                            |         | 1.1    |         | V    |
|                 |                              |                   |                                                             | +       |        |         |      |

Repeatability is the ability to reproduce a reading when the measured temperature is applied consecutively, under the same conditions. One-shot mode setup, 1 sample per minute for 24 hours.

Long-term drift is determined using accelerated operational life testing at a junction temperature of 150°C.



## 7.6 Timing Requirements

minimum and maximum specifications are over -55°C to 125°C and V+ = 1.7 V to 5.5 V (unless otherwise noted)(1)

|                      |                                                                                            | FAST MODE HIGH-SPEED MODE |      |       | LIMIT |      |
|----------------------|--------------------------------------------------------------------------------------------|---------------------------|------|-------|-------|------|
|                      |                                                                                            | MIN                       | MAX  | MIN   | MAX   | UNIT |
| f <sub>(SCL)</sub>   | SCL operating frequency                                                                    | 0.001                     | 0.4  | 0.001 | 2.56  | MHz  |
| t <sub>(BUF)</sub>   | Bus-free time between STOP and START conditions                                            | 1300                      |      | 160   |       | ns   |
| t <sub>(HDSTA)</sub> | Hold time after repeated START condition. After this period, the first clock is generated. | 600                       |      | 160   |       | ns   |
| t <sub>(SUSTA)</sub> | Repeated START condition setup time                                                        | 600                       |      | 160   |       | ns   |
| t <sub>(SUSTO)</sub> | STOP condition setup time                                                                  | 600                       |      | 160   |       | ns   |
| t <sub>(HDDAT)</sub> | Data hold time (2)                                                                         | 0                         |      | 0     | 130   | ns   |
| t <sub>(SUDAT)</sub> | Data setup time                                                                            | 100                       |      | 20    |       | ns   |
| t <sub>(LOW)</sub>   | SCL clock low period                                                                       | 1300                      |      | 250   |       | ns   |
| t <sub>(HIGH)</sub>  | SCL clock high period                                                                      | 600                       |      | 60    |       | ns   |
| t <sub>(VDAT)</sub>  | Data valid time (data response time) (3)                                                   |                           | 900  |       | 130   | ns   |
| t <sub>FDA</sub>     | Data fall time                                                                             |                           | 300  |       | 100   | ns   |
| t <sub>R</sub>       | Clock rise time                                                                            |                           | 300  |       | 40    | ns   |
| t <sub>F</sub>       | Clock fall time                                                                            |                           | 300  |       | 40    | ns   |
| t <sub>timeout</sub> | Timeout (SCL = SDA = GND)                                                                  | 20                        | 30   | 20    | 30    | ms   |
| t <sub>RC</sub>      | Clock/ data rise time for SCL = 100 kHz                                                    |                           | 1000 |       |       | ns   |

<sup>(1)</sup> The host and device have the same V+ value. Values are based on statistical analysis of samples tested during initial release.

(2) The maximum t<sub>(HDDAT)</sub> can be 0.9 µs for fast mode, and is less than the maximum t<sub>(VDAT)</sub> by a transition time.

## 7.7 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                  |                                                 |               | MIN | TYP | MAX | UNIT |
|------------------|-------------------------------------------------|---------------|-----|-----|-----|------|
| t <sub>LPF</sub> | Spike filter for I <sup>3</sup> C compatibility | SCL= 12.5 MHz |     | 50  |     | ns   |



Figure 1. Two-Wire Timing Diagram

<sup>(3)</sup> t<sub>(VDAT)</sub> = time for data signal from SCL LOW to SDA output (HIGH to LOW, depending on which is worse). = time for data signal from SCL LOW to SDA output (HIGH to LOW, depending on which is worse).

# TEXAS INSTRUMENTS

## 7.8 Typical Characteristics

at  $T_A = 25$ °C and V+ = 3.3 V (unless otherwise noted)



Submit Documentation Feedback



## **Typical Characteristics (continued)**

at  $T_A = 25$ °C and V+ = 3.3 V (unless otherwise noted)







Figure 9. Sampling Period Change vs Temperature (1.7 V to 5.5 V)



## 8 Detailed Description

#### 8.1 Overview

The TMP1075 device is a digital temperature sensor that is optimal for thermal management and thermal protection applications. The TMP1075 is a SMBus and is I<sup>2</sup>C interface-compatible. It is also capable of coexisting in an I<sup>3</sup>C bus when in Mixed Fast Mode. The device is specified over a temperature range of −55°C to +125°C. The *Functional Block Diagram* section shows an internal block diagram of TMP1075 device.

The temperature sensor thermal path runs through the package leads as well as the plastic package. The leads provide the primary thermal path due to the lower thermal resistance of the metal.

## 8.2 Functional Block Diagram



Figure 10. Functional Block Diagram



#### 8.3 Feature Description

## 8.3.1 Digital Temperature Output

The digital output from each temperature measurement conversion is stored in the read-only Temperature register. Which is a 12-bit, read-only register that stores the output of the most recent conversion. Two bytes must be read to obtain data. However, only the first 12 MSBs are used to indicate temperature while the remaining 4 LSB are set to zero. Data format for the temperature is listed in Table 1. Negative numbers are represented in binary two's-complement format. After power-up or reset, the Temperature register reads 0°C until the first conversion is complete.

**TEMPERATURE DIGITAL OUTPUT** (°C) **BINARY HEX** 127.9375 7FF0 0111 1111 1111 0000 100 0110 0100 0000 0000 6400 80 0101 0000 0000 0000 5000 0100 1011 0000 0000 4B00 75 50 0011 0010 0000 0000 3200 25 0001 1001 0000 0000 1900 0.25 0000 0000 0100 0000 0040 0.0625 0000 0000 0001 0000 0010 0000 0000 0000 0000 0 0000 -0.0625FFF0 1111 1111 1111 0000 FFC0 -0.251111 1111 1100 0000 E700 -25 1110 0111 0000 0000 -50 1100 1110 0000 0000 CE00 -1281000 000 0000 0000 8000

**Table 1. Temperature Data Format** 

#### 8.3.2 I<sup>2</sup>C and SMBus Serial Interface

The TMP1075 operates as a target device on the two-wire, SMBus and  $I^2C$  interface-compatible bus. Connections to the bus are made through the open-drain I/O line SDA and SCL input pin. The SDA and SCL pins feature integrated spike suppression filters and Schmitt triggers to minimize the effects of input spikes and bus noise. The TMP1075 supports the transmission protocol for fast mode up to 400 kHz and high-speed mode up to 2.56 MHz. All data bytes are transmitted MSB first.

#### 8.3.2.1 Bus Overview

The device that initiates the data transfer is called a host, and the devices controlled by the host are the target. The bus must be controlled by a host device that generates the SCL that controls the bus access and generates the START and STOP conditions.

To address a specific device, a START condition is initiated. This is indicated by the host pulling the data line SDA from a high to low logic level when SCL is high. All target devices on the bus shift in the device address byte on the rising edge of the clock with the last bit indicating whether a read or write operation is intended. During the ninth clock pulse, the device being addressed responds to the host by generating an Acknowledge and pulling SDA low.

Data transfer is then initiated and sent over eight clock pulses followed by an Acknowledge bit. During data transfer, SDA must remain stable when SCL is high because any change in SDA when SCL is high is interpreted as a control signal.

When all data are transferred, the host generates a STOP condition indicated by pulling SDA from low to high logic level when SCL is high.



#### 8.3.2.2 Serial Bus Address

To communicate with the TMP1075, the host must first address devices through an address byte. The device address byte consists of seven address bits and a direction bit indicating the intent of executing a read or write operation.

The TMP1075 features three address pins to allow up to 32 devices to be addressed on a single bus interface. Table 2 describes the pin logic levels used to connect up to 32 devices. The state of pins A0, A1, and A2 is sampled on every bus communication and must be set prior to any activity on the interface.

| A2 | A1 | A0  | 7-BIT ADDRESS | A2 | A1  | A0  | 7-BIT ADDRESS |
|----|----|-----|---------------|----|-----|-----|---------------|
| 0  | 0  | SDA | 1000000       | 0  | SDA | SDA | 1010000       |
| 0  | 0  | SCL | 1000001       | 0  | SDA | SCL | 1010001       |
| 0  | 1  | SDA | 1000010       | 0  | SCL | SDA | 1010010       |
| 0  | 1  | SCL | 1000011       | 0  | SCL | SCL | 1010011       |
| 1  | 0  | SDA | 1000100       | 1  | SDA | SDA | 1010100       |
| 1  | 0  | SCL | 1000101       | 1  | SDA | SCL | 1010101       |
| 1  | 1  | SDA | 1000110       | 1  | SCL | SDA | 1010110       |
| 1  | 1  | SCL | 1000111       | 1  | SCL | SCL | 1010111       |
| 0  | 0  | 0   | 1001000       | 0  | SDA | 0   | 1011000       |
| 0  | 0  | 1   | 1001001       | 0  | SDA | 1   | 1011001       |
| 0  | 1  | 0   | 1001010       | 0  | SCL | 0   | 1011010       |
| 0  | 1  | 1   | 1001011       | 0  | SCL | 1   | 1011011       |
| 1  | 0  | 0   | 1001100       | 1  | SDA | 0   | 1011100       |
| 1  | 0  | 1   | 1001101       | 1  | SDA | 1   | 1011101       |
| 1  | 1  | 0   | 1001110       | 1  | SCL | 0   | 1011110       |
| 1  | 1  | 1   | 1001111       | 1  | SCL | 1   | 1011111       |

**Table 2. Address Pins State** 

#### 8.3.2.3 Pointer Register

Figure 11 shows the internal register structure of the TMP1075, and Table 4 lists the pointer addresses of the register map. Table 3 shows that the register map reset value of the pointer register is 00h.



Figure 11. Internal Register Structure



#### 8.3.2.3.1 Pointer Register Byte [reset = 00h]

### **Table 3. Pointer Register Byte**

| P7 | P6 | P5 | P4 | P3 | P2     | P1      | P0 |
|----|----|----|----|----|--------|---------|----|
| 0  | 0  | 0  | 0  |    | Regist | er Bits |    |

#### 8.3.2.4 Writing and Reading to the TMP1075

Accessing a particular register on the TMP1075 device is accomplished by writing the appropriate value to the Pointer register. After Reset, the register value is set to zero. The value for the Pointer register is the first byte transferred after the device address byte with the R/W bit low. Every write operation to the TMP1075 requires a value for the Pointer register (see Figure 12).

When reading from the TMP1075 device, the last value stored in the Pointer register by a write operation is used to determine which register is read by a read operation. To change the register pointer for a read operation, a new value must be written to the Pointer register. This action is accomplished by issuing a device address byte with the R/W bit low, followed by the Pointer register byte. No additional data are required. The host can then generate a START condition and send the device address byte with the R/W bit high to initiate the read command. See Figure 14 for details of this sequence. If repeated reads from the same register are desired, the Pointer register bytes do not have to be continually sent because the TMP1075 remembers the Pointer register value until the value is changed by the next write operation.

Register bytes are sent MSB first.

#### 8.3.2.5 Operation Mode

The TMP1075 can operate as a receiver or transmitter. As a target device, the TMP1075 never drives the SCL line.

#### 8.3.2.5.1 Receiver Mode

The first byte transmitted by the host is the device address with the  $R/\overline{W}$  bit low. The TMP1075 then acknowledges reception of a valid address. The next byte transmitted by the host is the Pointer register. The TMP1075 then acknowledges reception of the Pointer register byte. The next byte or bytes are written to the register addressed by the Pointer register. The TMP1075 acknowledges reception of each data byte. The host can terminate data transfer by generating a START or STOP condition.

#### 8.3.2.5.2 Transmitter Mode

The first byte is transmitted by the host and is the device address, with the  $R/\overline{W}$  bit high. The target device acknowledges reception of a valid device address. The next byte is transmitted by the device and is the most significant byte of the register indicated by the Pointer register. The host acknowledges reception of the data byte. The next byte transmitted by the device is the least significant byte. The host acknowledges reception of the data byte. The host can terminate data transfer by generating a Not-Acknowledge on reception of any data byte, or generating a START or STOP condition.

#### 8.3.2.6 SMBus Alert Function

The TMP1075 supports the SMBus Alert function. When the TMP1075 is operating in interrupt mode (TM = 1), the ALERT pin of the TMP1075 can be connected as an SMBus Alert signal. When a host senses that an alert condition is present on the ALERT line, the host sends an SMBus Alert command (00011001) on the bus. If the ALERT pin of the TMP1075 is active, the devices acknowledge the SMBus Alert command and respond by returning the device address on the SDA line. The eighth bit (LSB) of the device address byte indicates if the temperature exceeding  $T_{HIGH}$  or falling below  $T_{LOW}$  caused the alert condition. This bit is equal to POL if the temperature is greater than or equal to  $T_{HIGH}$ . This bit is equal to  $\overline{POL}$  if the temperature is less than  $T_{LOW}$ . See Figure 17 for details of this sequence.

If multiple devices on the bus respond to the SMBus Alert command, arbitration during the device address portion of the SMBus Alert command determines which device clears the alert status. If the TMP1075 wins the arbitration, the ALERT pin becomes inactive at the completion of the SMBus Alert command. If the TMP1075 loses the arbitration, the ALERT pin remains active.



#### 8.3.2.7 General Call- Reset Function

The TMP1075 responds to the two-wire general call address (0000 000) if the eighth bit is 0. The device acknowledges the general call address and responds to commands in the second byte. If the second byte is 00000 110, the TMP1075 resets the internal registers to the power-up reset values.

#### 8.3.2.8 High-Speed Mode (HS)

For the two-wire bus to operate at frequencies above 400 kHz, the host device must issue an HS mode host code (00001XXX) as the first byte after a START condition to switch the bus to high-speed operation. The TMP1075 device does not acknowledge this byte, but it does switch the input filters on the SDA and SCL and the output filters on the SDA to operate in HS mode. After the HS mode host code is issued, the host transmits a two-wire device address to initiate a data transfer operation. The bus continues to operate in HS mode until a STOP condition occurs on the bus. Upon receiving the STOP condition, the TMP1075 switches the input and output filters back to fast-mode operation.

#### 8.3.2.9 Coexists in I<sup>3</sup>C Mixed Fast Mode

A bus with both  $I^3C$  and  $I^2C$  interfaces is referred to as a mixed fast mode with clock speeds up to 12.5 MHz. In order for the TMP1075, which is an  $I^2C$  device, to coexist in the same bus, the device incorporated a spike suppression filter of 50 ns on the SDA and SCL pins to avoid any interference to the bus when communicating with  $I^3C$  devices.

#### 8.3.2.10 Time-Out Function

The TMP1075 resets the serial interface if SDA is held low for 25 ms (typical) between a START and STOP condition. The TMP1075 releases the SDA bus is held low and waits for a START condition. To avoid activating the time-out function, a communication speed of at least 1 kHz must be maintained.

#### 8.3.3 Timing Diagrams

The TMP1075 is two-wire SMBus and I<sup>2</sup>C interface-compatible. Figure 12 to Figure 17 describe the various operations on the TMP1075. The following list provides bus definitions.

Bus Idle: Both SDA and SCL lines remain high.

**Start Data Transfer:** A change in the state of the SDA line from high to low when the SCL line is high defines a START condition. Each data transfer is initiated with a START condition.

**Stop Data Transfer:** A change in the state of the SDA line from low to high when the SCL line is high defines a STOP condition. Each data transfer is terminated with a repeated START or STOP condition.

**Data Transfer:** The number of data bytes transferred between a START and a STOP condition is not limited and is determined by the host device. The receiver acknowledges the transfer of data.

**Acknowledge:** Each receiving device, when addressed, is obliged to generate an Acknowledge bit. A device that acknowledges must pull down the SDA line during the Acknowledge clock pulse in such a way that the SDA line is stable low during the high period of the Acknowledge clock pulse. Setup and hold times must be taken into account. On a host receive, the termination of the data transfer can be signaled by the host generating a Not-Acknowledge on the last byte that is transmitted by the target device.



## 8.3.4 Two-Wire Timing Diagrams



Figure 12. Two-Wire Timing Diagram for Write Word Format



Figure 13. Two-Wire Timing Diagram for Write Single Byte Format





Figure 14. Two-Wire Timing Diagram for Read Word Format



Figure 15. Two-Wire Timing Diagram for Read Single Byte Format





Figure 16. General-Call Reset Command Timing Diagram



Figure 17. Timing Diagram for SMBus Alert

#### 8.4 Device Functional Modes

#### 8.4.1 Shutdown Mode (SD)

Shutdown mode (SD) of the TMP1075 device allows the user to conserve power by shutting down all device circuitry except the serial interface, which reduces current consumption to  $0.37~\mu A$  (typical). SD is initiated when the SD bit in the configuration register is set to 1. When SD is equal to 0, the device stays in continuous conversion mode.

#### 8.4.2 One-Shot Mode (OS)

The TMP1075 features a one-shot mode (OS) temperature measurement. When the device is in shutdown mode, writing 1 to the OS bit starts a single temperature conversion. The device returns to the shutdown state at the completion of the single conversion. This feature is useful to reduce power consumption in the TMP1075 when continuous temperature monitoring is not required. When the configuration register is read, the OS bit always reads zero.

#### 8.4.3 Continuous Conversion Mode (CC)

When the device is operating in continuous conversion mode (SD=0), every conversion cycle consists of an active conversion, followed by a standby as shown in Figure 18. The device consumes 52  $\mu$ A (typical) during active conversion, while the low-power standby consumes 0.3  $\mu$ A. Active conversion time is 5.5 ms before the part goes on standby. Table 7 shows the list of conversion cycle configured using [R1:R0] bits in the configuration register.



### **Device Functional Modes (continued)**



Figure 18. Conversion Rate Diagram

#### 8.4.4 Thermostat Mode (TM)

The thermostat mode bit indicates whether ALERT pin operates in comparator mode (TM = 0) or interrupt mode (TM = 1). ALERT pin mode is controlled by TM (bit 9) of the configuration register. Any write to the TM bit changes the ALERT pin to a none active condition, clears the faults count, and clears the alert interrupt history. The ALERT pin can be disabled in both comparator and interrupt modes if both limit registers are set to the rail values  $T_{LOW} = -128$ °C and  $T_{HIGH} = +127.9375$ °C.

#### 8.4.4.1 Comparator Mode (TM = 0)

In comparator mode (TM = 0), the ALERT pin becomes active when the temperature equals or exceeds the value in  $T_{HIGH}$  for a consecutive number of Fault Queue bits [F1:F0]. The ALERT pin remains active until the temperature falls below the indicated  $T_{LOW}$  value for the same number of faults.

The difference between the two limits acts as a hysteresis on the comparator output, and a fault counter prevents false alerts as a result of system noise. The SMBus Alert response function is ignored in the comparator mode.

#### 8.4.4.2 Interrupt Mode (TM = 1)

In interrupt mode (TM = 1), the device starts to compare temperature readings with the High Limit register value. The ALERT pin becomes active when the temperature equals or exceeds  $T_{HIGH}$  for a consecutive number of conversions as set by the Fault Queue bits [F1:F0]. The ALERT pin remains active until it is cleared by one of three events: a read of any register, a successful SMBus Alert response, or a shutdown command. After the ALERT pin is cleared, the device starts to compare temperature readings with the  $T_{LOW}$ . The ALERT pin becomes active again only when the temperature drops below  $T_{LOW}$  for a consecutive number of conversions as set by the Fault Queue bits. The ALERT pin remains active until cleared by any of the same three clearing events. After the ALERT pin is cleared by one of the events, the cycle repeats and the device resumes to compare the temperature to  $T_{HIGH}$ . The interrupt mode history is cleared by a change in the TM=0 bit, setting the device to SD mode, or resetting the device.

## 8.4.4.3 Polarity Mode (POL)

The polarity bit allows the user to adjust the polarity of the ALERT pin output. If the POL bit is set to 0 (default), the ALERT pin becomes active low. When POL bit is set to 1, the ALERT pin becomes active high and the state of the ALERT pin is inverted. The operation of the ALERT pin in various modes is shown in Figure 19.

Product Folder Links: TMP1075

Copyright © 2018-2019, Texas Instruments Incorporated



## **Device Functional Modes (continued)**



Figure 19. Output Transfer Function Diagrams



### 8.5 Register Map

#### Table 4. TMP1075 Register Map

| ADDRESS | TYPE | RESET | ACRONYM | REGISTER NAME               | SECTION |
|---------|------|-------|---------|-----------------------------|---------|
| 00h     | R    | 0000h | TEMP    | Temperature result register | Go      |
| 01h     | R/W  | 00FFh | CFGR    | Configuration register      | Go      |
| 02h     | R/W  | 4B00h | LLIM    | Low limit register          | Go      |
| 03h     | R/W  | 5000h | HLIM    | High limit register         | Go      |
| 0Fh     | R    | 7500h | DIEID   | Device ID register          | Go      |

#### NOTE

TMP1075 Configuration register supports single byte read and write for software compatibility with xx75 standard temperature sensors.

### 8.5.1 Register Descriptions

## Table 5. TMP1075 Access Type Codes

| Access Type            | Code | Description                            |  |  |  |  |
|------------------------|------|----------------------------------------|--|--|--|--|
| Read Type              |      |                                        |  |  |  |  |
| R                      | R    | Read                                   |  |  |  |  |
| Write Type             |      |                                        |  |  |  |  |
| W                      | W    | Write                                  |  |  |  |  |
| Reset or Default Value |      |                                        |  |  |  |  |
| -n                     |      | Value after reset or the default value |  |  |  |  |

#### 8.5.1.1 Temperature Register (address = 00h) [default reset = 0000h]

The Temperature register of the TMP1075 is a 12-bit, read-only register that stores the result of the most recent conversion (see Figure 20). Data is represented in binary two's complement format. The first 12 bits are used to indicate temperature, with all remaining bits equal to zero. The least significant byte does not have to be read if that information is not needed. Following power-up or reset, the Temperature register value is 0°C until the first conversion is complete.

Figure 20. Temperature Register

| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| T11 | T10 | Т9  | T8  | T7  | T6  | T5  | T4  |
| R-0 |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| T3  | T2  | T1  | T0  | 0   | 0   | 0   | 0   |
| R-0 |

#### Table 6. Temperature Register Field Description

| BIT  | FIELD   | TYPE | RESET | DESCRIPTION                                                                            |
|------|---------|------|-------|----------------------------------------------------------------------------------------|
| 15:4 | T[11:0] | R    | 000h  | 12-bit, read-only register that stores the most recent temperature conversion results. |
| 3:0  | _       | R    | 0h    | Not used                                                                               |



## 8.5.1.2 Configuration Register (address = 01h) [default reset = 00FFh]

The Configuration register is an 16-bit read/write register used to store bits that control the operational modes of the temperature sensor. Read and write operations are performed MSB first. The format of the Configuration register for the TMP1075 is shown in Figure 21 followed by a breakdown of the register bits. The power-up or reset value of the Configuration register are all bits equal to 00FFh.

Figure 21. Configuration Register

| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
|-------|-------|-------|-------|-------|-------|-------|-------|
| OS    | R1    | R0    | F1    | F0    | POL   | TM    | SD    |
| R/W-0 |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| 1     | 1     | 1     | 1     | 1     | 1     | 1     | 1     |
| R/W-1 |

**Table 7. Configuration Register Field Description** 

| BIT   | FIELD  | TYPE | RESET | DESCRIPTION                                                                                                                                                                     |
|-------|--------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | OS     | R/W  | 0     | One-shot conversion mode. Writing 1, starts a single temperature conversion. Read returns 0.                                                                                    |
| 14:13 | R[1:0] | R/W  | 0     | Conversion rate setting when device is in continuos conversion mode 00: 27.5 ms conversion rate 01: 55 ms conversion rate 10: 110 ms conversion rate 11: 220 ms conversion rate |
| 12:11 | F[1:0] | R/W  | 0     | Consecutive fault measurements to trigger the alert function 00: 1 fault 01: 2 faults 10: 3 faults 11: 4 faults                                                                 |
| 10    | POL    | R/W  | 0     | Polarity of the output pin 0: Active low ALERT pin 1: Active high ALERT pin                                                                                                     |
| 9     | ТМ     | R/W  | 0     | Selects the function of the ALERT pin 0: ALERT pin functions in comparator mode 1: ALERT pin functions in interrupt mode                                                        |
| 8     | SD     | R/W  | 0     | Sets the device in shutdown mode to conserve power 0: Device is in continuos conversion 1: Device is in shutdown mode                                                           |
| 7:0   | _      | R/W  | FFh   | Not used                                                                                                                                                                        |

#### **NOTE**

Configuration register supports single byte read and write over I<sup>2</sup>C bus to ensure software compatibility with other xx75 standard temperature sensors like TMP75 and LM75. When a single byte write is performed, the data byte on the I<sup>2</sup>C bus updates the register bits 15-8. Similarly when a single byte read is performed, the data bits 15-8 is transferred over the I<sup>2</sup>C bus.



#### 8.5.1.3 Low Limit Register (address = 02h) [default reset = 4B00h]

The register is configured as a 12-bit, read/write register and data is represented in two's complement format. The layout for  $T_{LOW}$  is the same as for the Temperature register and is shown in Figure 22. The default reset value is 4B00h and corresponds to 75°C.

Figure 22. Low Limit Register

| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
|-------|-------|-------|-------|-------|-------|-------|-------|
| L11   | L10   | L9    | L8    | L7    | L6    | L5    | L4    |
| R/W-0 | R/W-1 | R/W-0 | R/W-0 | R/W-1 | R/W-0 | R/W-1 | R/W-1 |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| L3    | L2    | L1    | LO    | 0     | 0     | 0     | 0     |
| R/W-0 |

**Table 8. Low Limit Register Field Description** 

| BIT  | FIELD   | TYPE | RESET | DESCRIPTION                                                                                    |
|------|---------|------|-------|------------------------------------------------------------------------------------------------|
| 15:4 | L[11:0] | R/W  | 4B0h  | 12-bit, read-write register that stores the low limit for comparison with temperature results. |
| 3:0  | _       | R/W  | 0h    | Not used                                                                                       |

### 8.5.1.4 High Limit Register (address = 03h) [default reset = 5000h]

The register is configured as a 12-bit, read/write register and data is represented in two's complement format. The layout for  $T_{HIGH}$  is the same as for the Temperature register and is shown in Figure 23. The default reset value is 5000h and corresponds to 80°C.

Figure 23. High Limit Register

| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
|-------|-------|-------|-------|-------|-------|-------|-------|
| H11   | H10   | H9    | H8    | H7    | H6    | H5    | H4    |
| R/W-0 | R/W-1 | R/W-0 | R/W-1 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| H3    | H2    | H1    | H0    | 0     | 0     | 0     | 0     |
| R/W-0 |

**Table 9. High Limit Register Field Description** 

| BIT  | FIELD   | TYPE | RESET | DESCRIPTION                                                                                     |
|------|---------|------|-------|-------------------------------------------------------------------------------------------------|
| 15:4 | H[11:0] | R/W  | 500h  | 12-bit, read-write register that stores the high limit for comparison with temperature results. |
| 3:0  | _       | R/W  | 0h    | Not used                                                                                        |



## 8.5.1.5 Device ID Register (address = 0Fh) [default reset = 7500]

This read only register reads the device ID as shown in Figure 24.

## Figure 24. Device ID Register

| 15    | 14    | 13    | 12    | 11    | 10    | 9    | 8    |
|-------|-------|-------|-------|-------|-------|------|------|
| DID15 | DID14 | DID13 | DID12 | DID11 | DID10 | DID9 | DID8 |
| R-0   | R-1   | R-1   | R-1   | R-0   | R-1   | R-0  | R-1  |
| 7     | 6     | 5     | 4     | 3     | 2     | 1    | 0    |
| DID7  | DID6  | DID5  | DID4  | DID3  | DID2  | DID1 | DID0 |
| R-0   | R-0   | R-0   | R-0   | R-0   | R-0   | R-0  | R-0  |

## **Table 10. Device ID Register Field Description**

| BIT  | FIELD     | TYPE | RESET | DESCRIPTION                                                                                                                                     |
|------|-----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0 | DID[15:0] | R/W  | 7500h | 16-bit, read-only register that stores the die ID for the device.<br>The MSB reads the static value 75h to indicate the device name for TMP1075 |



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The TMP1075 can measure the PCB temperature of the location where the user mounts the device. The TMP1075 features two-wire SMBus and I<sup>2</sup>C interface compatibility, with the TMP1075 allowing up to 32 devices on one bus. The TMP1075 requires a pullup resistor on the SDA pin, and if needed, on the SCL and ALERT pins. A 0.01-μF bypass capacitor is also required as shown in Figure 25.

### 9.2 Typical Application



Figure 25. Typical Connections

#### 9.2.1 Design Requirements

The recommended value for the pullup resistor is 5 k $\Omega$ . In some applications, the pullup resistor can be lower or higher than 5 k $\Omega$ , but the maximum current through the pullup current is recommended to not exceed 3 mA on the SCL and SDA pins. The SCL, SDA, A0, A1, and ALERT lines can be pulled up to a supply that is higher than V+. The A2 pin can only be connected to GND or V+. When the ALERT pin is not used, it can either be connected GND or left floating.

#### 9.2.2 Detailed Design Procedure

Place the TMP1075 device in close proximity to the heat source that must be monitored with a proper layout for good thermal coupling. This placement ensures that temperature changes are captured within the shortest possible time interval. To maintain accuracy in applications that require air or surface temperature measurement, take care to isolate the package and leads from ambient air temperature. A thermally-conductive adhesive is helpful in achieving accurate surface temperature measurement.



## **Typical Application (continued)**

#### 9.2.2.1 Migrating From the xx75 Device Family

The TMP1075 is designed specifically to be a pin-to-pin compatible replacement with xx75 family of devices. This includes considerations for software compatibility. The two byte registers of the TMP1075 dynamically support single byte read or write, meaning that replacing older xx75 standard temperature sensors should not require any updates to existing code.

## 9.2.3 Application Curve

For application curves, see Table 11:

**Table 11. Table of Graphs** 

| FIGURE   | TITLE                                                |  |  |  |  |
|----------|------------------------------------------------------|--|--|--|--|
| Figure 9 | Sampling Period Change vs Temperature (1.7V to 5.5V) |  |  |  |  |



## 10 Power Supply Recommendations

The TMP1075 operates with a power supply in the range of 1.7 V to 5.5 V. A power-supply bypass capacitor is required for precision and stability. Place this power-supply bypass capacitor as close to the supply and ground pins of the device as possible. A typical value for this supply bypass capacitor is 0.01 μF. Applications with noisy or high-impedance power supplies can require a bigger bypass capacitor to reject power-supply noise.

To minimize device self-heating and improve temperature precision, it is recommended to:

- Use the minimum supply voltage rail available
- Avoid communication over I<sup>2</sup>C bus during ADC conversion
- Use one-shot mode to minimize power consumption
- Set I<sup>2</sup>C signal levels V<sub>IL</sub> close to ground and V<sub>IH</sub> above 90% of V+
- Maintain the I2C bus signals positive edge less than 1 μs by using a pull-up resistor < 10 kΩ</li>
- Connect the address pins A<sub>0</sub> and A<sub>1</sub> to either ground or V+

## 11 Layout

### 11.1 Layout Guidelines

Place the power-supply bypass capacitor as close to the supply and ground pins as possible. The recommended value of this bypass capacitor is 0.01  $\mu$ F. Pullup the open-drain output pins SDA and ALERT through 5  $k\Omega$  pullup resistors. The SCL requires a pullup resistor only if the microprocessor output is open drain.

### 11.2 Layout Example



Figure 26. Layout Example



## 12 Device and Documentation Support

#### 12.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.2 Community Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 12.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





6-Feb-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|-------------------------|---------|
| TMP1075DGKR      | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAUAG             | Level-2-260C-1 YEAR | -55 to 125   | 1075                    | Samples |
| TMP1075DGKT      | ACTIVE | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAUAG             | Level-2-260C-1 YEAR | -55 to 125   | 1075                    | Samples |
| TMP1075DR        | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU               | Level-1-260C-UNLIM  | -55 to 125   | 1075                    | Samples |
| TMP1075DSGR      | ACTIVE | WSON         | DSG                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | NIPDAU               | Level-2-260C-1 YEAR | -55 to 125   | 1AE                     | Samples |
| TMP1075DSGT      | ACTIVE | WSON         | DSG                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU               | Level-2-260C-1 YEAR | -55 to 125   | 1AE                     | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: Til defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



## PACKAGE OPTION ADDENDUM

6-Feb-2020

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 17-Apr-2020

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      |       | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TMP1075DGKR | VSSOP | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TMP1075DGKT | VSSOP | DGK                | 8 | 250  | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TMP1075DR   | SOIC  | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TMP1075DSGR | WSON  | DSG                | 8 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TMP1075DSGT | WSON  | DSG                | 8 | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |

www.ti.com 17-Apr-2020



\*All dimensions are nominal

| 7 til difficilisions are norminal |                     |     |      |      |             |            |             |
|-----------------------------------|---------------------|-----|------|------|-------------|------------|-------------|
| Device                            | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TMP1075DGKR                       | VSSOP               | DGK | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| TMP1075DGKT                       | VSSOP               | DGK | 8    | 250  | 366.0       | 364.0      | 50.0        |
| TMP1075DR                         | SOIC                | D   | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| TMP1075DSGR                       | WSON                | DSG | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TMP1075DSGT                       | WSON                | DSG | 8    | 250  | 210.0       | 185.0      | 35.0        |



SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

## PLASTIC SMALL OUTLINE PACKAGE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



2 x 2, 0.5 mm pitch

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated