LM5017 SNVS783J-JANUARY 2012-REVISED NOVEMBER 2017 # LM5017 100-V, 600-mA Constant On-Time Synchronous Buck Regulator ### **Features** - Wide 7.5-V to 100-V Input Range - Integrated 100-V High-Side, and Low-Side Switches - No Schottky Required - Constant On-Time Control - No Loop Compensation Required - **Ultra-Fast Transient Response** - **Nearly Constant Operating Frequency** - Intelligent Peak Current Limit - Adjustable Output Voltage From 1.225 V - Precision 2% Feedback Reference - Frequency Adjustable to 1 MHz - Adjustable Undervoltage Lockout (UVLO) - Remote Shutdown - Thermal Shutdown - Packages: - WSON-8 - SO PowerPAD™-8 - Create a Custom Design with WEBENCH Tools # **Applications** - **Smart Power Meters** - Telecommunication Systems - **Automotive Electronics** - Isolated Bias Supply # 3 Description The LM5017 is a 100-V, 600-mA synchronous stepdown regulator with integrated high side and low side MOSFETs. The constant on-time (COT) control scheme employed in the LM5017 requires no loop compensation, provides excellent transient response, and enables very high step-down ratios. The on-time varies inversely with the input voltage resulting in nearly constant frequency over the input voltage range. A high voltage startup regulator provides bias power for internal operation of the IC and for integrated gate drivers. A peak current limit circuit protects against overload conditions. The undervoltage lockout (UVLO) circuit allows the input undervoltage threshold hysteresis to be independently programmed. Other protection features include thermal shutdown and bias supply undervoltage lockout (V<sub>CC</sub> UVLO). The LM5017 device is available in WSON-8 and HSOP PowerPAD-8 plastic packages. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | | |-------------|-----------------|-------------------|--| | LM5047 | SO PowerPAD (8) | 4.89 mm × 3.90 mm | | | LM5017 | WSON (8) | 4.00 mm × 4.00 mm | | (1) For all available packages, see the orderable addendum at the end of the data sheet. ### **Typical Application** Dago # **Table of Contents** | 1 | Features 1 | 8 Application and Implementation 1 | |---|--------------------------------------|--------------------------------------------------------| | 2 | Applications 1 | 8.1 Application Information1 | | 3 | Description 1 | 8.2 Typical Application1 | | 4 | Revision History2 | 9 Power Supply Recommendations 2 | | 5 | Pin Configuration and Functions 4 | 10 Layout 2 | | 6 | Specifications5 | 10.1 Layout Guidelines | | • | 6.1 Absolute Maximum Ratings | 10.2 Layout Example | | | 6.2 ESD Ratings | 11 Device and Documentation Support 2 | | | 6.3 Recommended Operating Conditions | 11.1 Custom Design with WEBENCH Tools | | | 6.4 Thermal Information5 | 11.2 Device Support2 | | | 6.5 Electrical Characteristics | 11.3 Documentation Support | | | 6.6 Timing Requirements 6 | 11.4 Receiving Notification of Documentation Updates 2 | | | 6.7 Typical Characteristics | 11.5 Community Resources | | 7 | Detailed Description9 | 11.6 Trademarks2 | | | 7.1 Overview9 | 11.7 Electrostatic Discharge Caution 2 | | | 7.2 Functional Block Diagram9 | 11.8 Glossary2 | | | 7.3 Feature Description | 12 Mechanical, Packaging, and Orderable | | | 7.4 Device Functional Modes | Information 2 | | | | | # 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | CI | hanges from Revision I (October 2015) to Revision J | Page | |----------|-----------------------------------------------------------------------------------------|------| | • | Deleted the lead temperature from the Absolute Maximum Ratings table | 5 | | <u>•</u> | Changed the Electrostatic Discharge Caution statement | 25 | | CI | hanges from Revision H (December 2014) to Revision I | Page | | • | Changed 14 V to 13 V in V <sub>CC</sub> Regulator section | 11 | | • | Changed 8 to 4 on equation in Input Capacitor section | 17 | | <u>.</u> | Changed 0.66 μF to 1.3 μF in <i>Input Capacitor</i> section | 17 | | CI | hanges from Revision G (December 2013) to Revision H | Page | | • | Added package designators to pin out drawings. | 4 | | • | Changed Thermal Information table. | 5 | | • | Added D1 to Figure 12 | 14 | | • | Updated the calculation for K from 10 <sup>-10</sup> to 10 <sup>-11</sup> | 16 | | • | Changed Series Ripple Resistor R <sub>C</sub> section to Type III Ripple Circuit | 17 | | CI | hanges from Revision F (September 2013) to Revision G | Page | | • | Changed formatting throughout document to the TI standard | 1 | | • | Changed minimum operating input voltage from 9 V to 7.5 V in Features | 1 | | • | Changed minimum operating input voltage from 9 V to 7.5 V in <i>Typical Application</i> | | | • | Changed minimum operating input voltage from 9 V to 7.5 V in <i>Pin Descriptions</i> | 4 | | • | Added Maximum Junction Temperature | 5 | Submit Documentation Feedback Copyright © 2012–2017, Texas Instruments Incorporated | Ch | Changes from Revision E (July 2013) to Revision F | | | |----|----------------------------------------------------------------|---|---| | • | Added SW to RTN (100 ns transient) to Absolute Maximum Ratings | 5 | , | # 5 Pin Configuration and Functions NGU Package 8-Pin WSON With Exposed Thermal Pad Top View ### **Pin Functions** | ı | PIN | 1/0 | DESCRIPTION | APPLICATION INFORMATION | | |-----|------|-----|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NO. | NAME | 1/0 | DESCRIPTION | APPLICATION INFORMATION | | | 1 | RTN | ı | Ground | Ground connection of the integrated circuit. | | | 2 | VIN | I | Input Voltage | Operating input range is 7.5 V to 100 V. | | | 3 | UVLO | I | Input Pin of Undervoltage<br>Comparator | Resistor divider from $V_{\rm IN}$ to UVLO to GND programs the undervoltage detection threshold. An internal current source is enabled when UVLO is above 1.225 V to provide hysteresis. When UVLO pin is pulled below 0.66 V externally, the regulator is in shutdown mode. | | | 4 | RON | I | On-Time Control | A resistor between this pin and $V_{\text{IN}}$ sets the buck switch on-time as a function of $V_{\text{IN}}$ . Minimum recommended on-time is 100 ns at max input voltage. | | | 5 | FB | 1 | Feedback | This pin is connected to the inverting input of the internal regular comparator. The regulation level is 1.225 V. | | | 6 | VCC | 0 | Output from the Internal High<br>Voltage Series Pass Regulator.<br>Regulated at 7.6 V | The internal $V_{CC}$ regulator provides bias supply for the gate drivers and other internal circuitry. A 1.0 $\mu F$ decoupling capacitor is recommended. | | | 7 | BST | I | Bootstrap Capacitor | An external capacitor is required between the BST and SW pins $(0.01-\mu F\ ceramic)$ . The BST pin capacitor is charged by the $V_{CC}$ regulator through an internal diode when the SW pin is low. | | | 8 | SW | 0 | Switching Node | Power switching node. Connect to the output inductor and bootstrap capacitor. | | | | EP | _ | Exposed Pad | Exposed pad must be connected to the RTN pin. Solder to the system ground plane on application board for reduced thermal resistance. | | Product Folder Links: LM5017 # 6 Specifications ### 6.1 Absolute Maximum Ratings See (1) | | MIN | MAX | UNIT | |---------------------------------------|------------|----------------------|------| | V <sub>IN</sub> , UVLO to RTN | -0.3 | 100 | V | | SW to RTN | -1.5 | V <sub>IN</sub> +0.3 | V | | SW to RTN (100 ns transient) | <b>-</b> 5 | V <sub>IN</sub> +0.3 | V | | BST to V <sub>CC</sub> | | 100 | V | | BST to SW | | 13 | V | | R <sub>ON</sub> to RTN | -0.3 | 100 | V | | V <sub>CC</sub> to RTN | -0.3 | 13 | V | | FB to RTN | -0.3 | 5 | V | | Maximum Junction Temperature (2) | | 150 | °C | | Storage temperature, T <sub>stg</sub> | -55 | 150 | °C | <sup>(1)</sup> Absolute Maximum Ratings are limits beyond which damage to the device may occur. Recommended Operating Conditions are conditions under which operation of the device is intended to be functional. For ensured specifications and test conditions, see the Electrical Characteristics. The RTN pin is the GND reference electrically connected to the substrate. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)(1) | | MIN | MAX | UNIT | |-----------------------------------------------|-----|-----|------| | V <sub>IN</sub> Voltage <sup>(1)</sup> | 7.5 | 100 | V | | Operating Junction Temperature <sup>(2)</sup> | -40 | 125 | °C | <sup>(1)</sup> Recommended Operating Conditions are conditions under the device is intended to be functional. For specifications and test conditions, see Electrical Characteristics. ## 6.4 Thermal Information | | | L | | | |--------------------|----------------------------------------------------|------------|--------------------|------| | | THERMAL METRIC <sup>(1)</sup> | NGU (WSON) | DDA (SO PowerPAD™) | UNIT | | | | 8 PINS | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 41.3 | 41.1 | °C/W | | $R_{\theta JCbot}$ | Junction-to-case (bottom) thermal resistance | 3.2 | 2.4 | °C/W | | $\Psi_{JB}$ | Junction-to-board thermal characteristic parameter | 19.2 | 24.4 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 19.1 | 30.6 | °C/W | | $R_{\theta JCtop}$ | Junction-to-case (top) thermal resistance | 34.7 | 37.3 | °C/W | | $\Psi_{JT}$ | Junction-to-top thermal characteristic parameter | 0.3 | 6.7 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C. ### 6.5 Electrical Characteristics Typical values correspond to $T_J = 25$ °C. Minimum and maximum limits apply over -40°C to 125°C junction temperature range, unless otherwise stated. VIN = 48 V unless otherwise stated. See<sup>(1)</sup> | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|------------------------------------------------------------------------------|-------------------------------------------------|------|-------|------|------| | V <sub>CC</sub> SUPP | LY | | | | | | | V <sub>CC</sub> Reg | V <sub>CC</sub> Regulator Output | V <sub>IN</sub> = 48 V, I <sub>CC</sub> = 20 mA | 6.25 | 7.6 | 8.55 | V | | | V <sub>CC</sub> Current Limit | $V_{IN} = 48 \ V^{(2)}$ | 26 | | | mA | | | V <sub>CC</sub> Undervoltage Lockout<br>Voltage (V <sub>CC</sub> increasing) | -40 ≤ T <sub>J</sub> ≤ 125 | 4.15 | 4.5 | 4.9 | V | | | V <sub>CC</sub> Undervoltage Hysteresis | | | 300 | | mV | | | V <sub>CC</sub> Drop Out Voltage | V <sub>IN</sub> = 9 V, I <sub>CC</sub> = 20 mA | | 2.3 | | V | | | I <sub>IN</sub> Operating Current | Non-Switching, FB = 3 V | | 1.75 | | mA | | | I <sub>IN</sub> Shutdown Current | UVLO = 0 V | | 50 | 225 | μΑ | | SWITCH C | CHARACTERISTICS | | | | | | | | Buck Switch R <sub>DS(ON)</sub> | I <sub>TEST</sub> = 200 mA, BST-SW = 7 V | | 0.8 | 1.8 | Ω | | | Synchronous R <sub>DS(ON)</sub> | I <sub>TEST</sub> = 200 mA | | 0.45 | 1 | Ω | | | Gate Drive UVLO | V <sub>BST</sub> - V <sub>SW</sub> Rising | 2.4 | 3 | 3.6 | V | | | Gate Drive UVLO Hysteresis | | | 260 | | mV | | CURRENT | LIMIT | | | | | | | | Current Limit Threshold | -40°C ≤ T <sub>J</sub> ≤ 125°C | 0.7 | 1.02 | 1.3 | Α | | | Current Limit Response Time | Time to Switch Off | | 150 | | ns | | | OFF-Time Generator (Test 1) | FB = 0.1 V, V <sub>IN</sub> = 48 V | | 12 | | μs | | | OFF-Time Generator (Test 2) | FB = 1.0 V, V <sub>IN</sub> = 48 V | | 2.5 | | μs | | REGULAT | ION AND OVERVOLTAGE COMP | ARATORS | | | | | | | FB Regulation Level | Internal Reference Trip Point for Switch ON | 1.2 | 1.225 | 1.25 | V | | | FB Overvoltage Threshold | Trip Point for Switch OFF | | 1.62 | | V | | | FB Bias Current | | | 60 | | nA | | UNDERVO | LTAGE SENSING FUNCTION | | | | | | | | UV Threshold | UV Rising | 1.19 | 1.225 | 1.26 | V | | | UV Hysteresis Input Current | UV = 2.5 V | -10 | -20 | -29 | μΑ | | | Remote Shutdown Threshold | Voltage at UVLO Falling | 0.32 | 0.66 | | V | | | Remote Shutdown Hysteresis | | | 110 | | mV | | THERMAL | . SHUTDOWN | | | | | | | T <sub>sd</sub> | Thermal Shutdown Temperature | | | 165 | | °C | | | Thermal Shutdown Hysteresis | | | 20 | | °C | <sup>(1)</sup> All hot and cold limits are specified by correlating the electrical characteristics to process and temperature variations and applying statistical process control. # 6.6 Timing Requirements Typical values correspond to $T_J = 25$ °C. Minimum and maximum limits apply over -40°C to 125°C junction temperature range unless otherwise stated. VIN = 48 V unless otherwise stated. | | | MIN | NOM | MAX | UNIT | |------------------------|-------------------------------------------------|------|------|------|------| | ON-TIME GENERATOR | | | | | | | T <sub>ON</sub> Test 1 | $V_{IN} = 32 \text{ V}, R_{ON} = 100 \text{ k}$ | 270 | 350 | 460 | ns | | T <sub>ON</sub> Test 2 | V <sub>IN</sub> = 48 V, R <sub>ON</sub> = 100 k | 188 | 250 | 336 | ns | | T <sub>ON</sub> Test 3 | $V_{IN} = 75 \text{ V}, R_{ON} = 250 \text{ k}$ | 250 | 370 | 500 | ns | | T <sub>ON</sub> Test 4 | $V_{IN} = 10 \text{ V}, R_{ON} = 250 \text{ k}$ | 1880 | 3200 | 4425 | ns | | MINIMUM OFF-TIME | | | | | | | Minimum Off-Timer | FB = 0 V | | 144 | | ns | <sup>(2)</sup> V<sub>CC</sub> provides self bias for the internal gate drive and control circuits. Device thermal limitations limit external loading. # 6.7 Typical Characteristics # **Typical Characteristics (continued)** # 7 Detailed Description #### 7.1 Overview The LM5017 step-down switching regulator features all the functions needed to implement a low cost, efficient, buck converter capable of supplying up to 0.6 A to the load. This high voltage regulator contains 100-V, N-channel buck and synchronous switches, is easy to implement, and is provided in thermally enhanced HSOP PowerPAD-8 and WSON-8 packages. The regulator operation is based on a constant on-time control scheme using an on-time inversely proportional to $V_{\text{IN}}$ . This control scheme does not require loop compensation. The current limit is implemented with a forced off-time inversely proportional to $V_{\text{OUT}}$ . This scheme ensures short circuit protection while providing minimum foldback. The LM5017 can be applied in numerous applications to efficiently regulate down higher voltages. This regulator is well suited for 48-V telecom and automotive power bus ranges. Protection features include: thermal shutdown, undervoltage lockout (UVLO), minimum forced off-time, and an intelligent current limit. ### 7.2 Functional Block Diagram Copyright © 2012–2017, Texas Instruments Incorporated ### 7.3 Feature Description #### 7.3.1 Control Overview The LM5017 buck regulator employs a control principle based on a comparator and a one-shot on-timer, with the output voltage feedback (FB) compared to an internal reference (1.225 V). If the FB voltage is below the reference the internal buck switch is turned on for the one-shot timer period, which is a function of the input voltage and the programming resistor ( $R_{ON}$ ). Following the on-time the switch remains off until the FB voltage falls below the reference, but never before the minimum off-time forced by the minimum off-time one-shot timer. When the FB pin voltage falls below the reference and the minimum off-time one-shot period expires, the buck switch is turned on for another on-time one-shot period. This will continue until regulation is achieved and the FB voltage is approximately equal to 1.225 V (typ). In a synchronous buck converter, the low side (sync) FET is 'on' when the high side (buck) FET is 'off'. The inductor current ramps up when the high side switch is 'on' and ramps down when the high side switch is 'off'. There is no diode emulation feature in this IC, and therefore, the inductor current may ramp in the negative direction at light load. This causes the converter to operate in continuous conduction mode (CCM) regardless of the output loading. The operating frequency remains relatively constant with load and line variations. The operating frequency can be calculated as shown in Equation 1. $$f_{\text{SW}} = \frac{V_{\text{OUT}}}{K \times R_{\text{ON}}}$$ where • $$K = 9 \times 10^{-11}$$ (1) The output voltage ( $V_{OUT}$ ) is set by two external resistors ( $R_{FB1}$ , $R_{FB2}$ ). The regulated output voltage is calculated as shown in Equation 2. $$V_{OUT} = 1.225 V x \frac{R_{FB2} + R_{FB1}}{R_{FB1}}$$ (2) This regulator regulates the output voltage based on ripple voltage at the feedback input, requiring a minimum amount of ESR for the output capacitor ( $C_{OUT}$ ). A minimum of 25 mV of ripple voltage at the feedback pin (FB) is required for the LM5017. In cases where the capacitor ESR is too small, additional series resistance may be required ( $R_C$ in Figure 10). For applications where lower output voltage ripple is required the output can be taken directly from a low ESR output capacitor, as shown in Figure 10. However, R<sub>C</sub> slightly degrades the load regulation. Figure 10. Low Ripple Output Configuration ## 7.3.2 V<sub>CC</sub> Regulator The LM5017 device contains an internal high voltage linear regulator with a nominal output of 7.6 V. The input pin $(V_{IN})$ can be connected directly to the line voltages up to 100 V. The $V_{CC}$ regulator is internally current limited to 30 mA. The regulator sources current into the external capacitor at $V_{CC}$ . This regulator supplies current to internal circuit blocks including the synchronous MOSFET driver and the logic circuits. When the voltage on the $V_{CC}$ pin reaches the undervoltage lockout ( $V_{CC}$ UVLO) threshold of 4.5 V, the IC is enabled. An internal diode connected from $V_{CC}$ to the BST pin replenishes the charge in the gate drive bootstrap capacitor when SW pin is low. ### **Feature Description (continued)** At high input voltages, the power dissipated in the high voltage regulator is significant and can limit the overall achievable output power. As an example, with the input at 48 V and switching at high frequency, the $V_{CC}$ regulator may supply up to 7 mA of current resulting in 48 V x 7 mA = 336 mW of power dissipation. If the $V_{CC}$ voltage is driven externally by an alternate voltage source between 8.55 V and 13 V, the internal regulator is disabled. This reduces the power dissipation in the IC. ### 7.3.3 Regulation Comparator The feedback voltage at FB is compared to an internal 1.225 V reference. In normal operation, when the output voltage is in regulation, an on-time period is initiated when the voltage at FB falls below 1.225 V. The high side switch will stay on for the on-time, causing the FB voltage to rise above 1.225 V. After the on-time period, the high side switch will stay off until the FB voltage again falls below 1.225 V. During start-up, the FB voltage will be below 1.225 V at the end of each on-time, causing the high side switch to turn on immediately after the minimum forced off-time of 144 ns. The high side switch can be turned off before the on-time is over if the peak current in the inductor reaches the current limit threshold. #### 7.3.4 Overvoltage Comparator The feedback voltage at FB is compared to an internal 1.62 V reference. If the voltage at FB rises above 1.62 V the on-time pulse is immediately terminated. This condition can occur if the input voltage and/or the output load changes suddenly. The high side switch will not turn on again until the voltage at FB falls below 1.225 V. #### 7.3.5 On-Time Generator The on-time for the LM5017 device is determined by the $R_{ON}$ resistor and is inversely proportional to the input voltage ( $V_{IN}$ ), resulting in a nearly constant frequency as $V_{IN}$ is varied over the operating range. The on-time for the LM5017 can be calculated using Equation 3. $$T_{ON} = \frac{10^{-10} \text{ x R}_{ON}}{V_{IN}} \tag{3}$$ See Figure 5. $R_{ON}$ should be selected for a minimum on-time (at maximum $V_{IN}$ ) greater than 100 ns for proper operation. This requirement limits the maximum switching frequency for high $V_{IN}$ . #### 7.3.6 Current Limit The LM5017 device contains an intelligent current limit off-timer. If the current in the buck switch exceeds 1.02 A, the present cycle is immediately terminated, and a non-resetable off-timer is initiated. The length of the off-time is controlled by the FB voltage and the input voltage $V_{IN}$ . As an example, when FB = 0 V and $V_{IN}$ = 48 V, the off-time is set to 16 $\mu$ s. This condition occurs when the output is shorted and during the initial part of start-up. This $V_{IN}$ dependent off-time ensures safe short circuit operation up to the maximum input voltage of 100 V. In cases of overload where the FB voltage is above zero volts (not a short circuit) the current limit off-time is reduced. Reducing the off-time during less severe overloads reduces the amount of foldback, recovery time, and start-up time. The off-time is calculated from Equation 4. $$T_{OFF(ILIM)} = \frac{0.07 \times V_{IN}}{V_{FB} + 0.2 \text{ V}} \text{ } \mu\text{s}$$ $$\tag{4}$$ The current limit protection feature is peak limited. The maximum average output current will be less than the peak. #### 7.3.7 N-Channel Buck Switch and Driver The LM5017 device integrates an N-Channel Buck switch and associated floating high voltage gate driver. The gate driver circuit works in conjunction with an external bootstrap capacitor and an internal high voltage diode. A 0.01 uF ceramic capacitor connected between the BST pin and the SW pin provides the voltage to the driver during the on-time. During each off-time, the SW pin is at approximately 0 V, and the bootstrap capacitor charges from $V_{CC}$ through the internal diode. The minimum off-timer, set to 144 ns, ensures a minimum time each cycle to recharge the bootstrap capacitor. Copyright © 2012–2017, Texas Instruments Incorporated ### **Feature Description (continued)** ### 7.3.8 Synchronous Rectifier The LM5017 provides an internal synchronous N-Channel MOSFET rectifier. This MOSFET provides a path for the inductor current to flow when the high-side MOSFET is turned off. The synchronous rectifier has no diode emulation mode, and is designed to keep the regulator in continuous conduction mode even with light loads which would otherwise result in discontinuous operation. ## 7.3.9 Undervoltage Detector The LM5017 device contains a dual level undervoltage lockout (UVLO) circuit. A summary of threshold voltages and operational states is provided in *Device Functional Modes*. When the UVLO pin voltage is below 0.66 V, the regulator is in a low current shutdown mode. When the UVLO pin voltage is greater than 0.66V but less than 1.225 V, the regulator is in standby mode. In standby mode the $V_{CC}$ bias regulator is active while the regulator output is disabled. When the $V_{CC}$ pin exceeds the $V_{CC}$ undervoltage threshold and the UVLO pin voltage is greater than 1.225 V, normal operation begins. An external set-point voltage divider from $V_{IN}$ to GND can be used to set the minimum operating voltage of the regulator. UVLO hysteresis is accomplished with an internal 20- $\mu$ A current source that is switched on or off into the impedance of the set-point divider. When the UVLO threshold is exceeded, the current source is activated to quickly raise the voltage at the UVLO pin. The hysteresis is equal to the value of this current times the resistance $R_{UV2}$ . If the UVLO pin is connected directly to the $V_{IN}$ pin, the regulator will begin operation once the $V_{CC}$ undervoltage is satisfied. Figure 11. UVLO Resistor Setting #### 7.3.10 Thermal Protection The LM5017 device should be operated so the junction temperature does not exceed 150°C during normal operation. An internal Thermal Shutdown circuit is provided to protect the LM5017 in the event of a higher than normal junction temperature. When activated, typically at 165°C, the regulator is forced into a low power reset state, disabling the buck switch and the $V_{CC}$ regulator. This feature prevents catastrophic failures from accidental device overheating. When the junction temperature falls below 145°C (typical hysteresis = 20°C), the $V_{CC}$ regulator is enabled, and normal operation is resumed. ### 7.3.11 Ripple Configuration LM5017 uses Constant-On-Time (COT) control in which the on-time is terminated by an on-timer and the off-time is terminated by the feedback voltage ( $V_{FB}$ ) falling below the reference voltage ( $V_{REF}$ ). Therefore, for stable operation, the feedback voltage must decrease monotonically, in phase with the inductor current during the off-time. Furthermore, this change in feedback voltage ( $V_{FB}$ ) during off-time must be larger than any noise component present at the feedback node. Table 1 shows three different methods for generating appropriate voltage ripple at the feedback node. Type 1 and Type 2 ripple circuits couple the ripple at the output of the converter to the feedback node (FB). The output voltage ripple has two components: - 1. Capacitive ripple caused by the inductor current ripple charging/discharging the output capacitor. - 2. Resistive ripple caused by the inductor current ripple flowing through the ESR of the output capacitor. ### **Feature Description (continued)** The capacitive ripple is not in phase with the inductor current. As a result, the capacitive ripple does not decrease monotonically during the off-time. The resistive ripple is in phase with the inductor current and decreases monotonically during the off-time. The resistive ripple must exceed the capacitive ripple at the output node $(V_{OUT})$ for stable operation. If this condition is not satisfied unstable switching behavior is observed in COT converters, with multiple on-time bursts in close succession followed by a long off-time. Type 3 ripple method uses $R_r$ and $C_r$ and the switch node (SW) voltage to generate a triangular ramp. This triangular ramp is ac coupled using $C_{ac}$ to the feedback node (FB). Since this circuit does not use the output voltage ripple, it is ideally suited for applications where low output voltage ripple is required. For more information on each ripple generation method, refer to the *AN-1481 Controlling Output Ripple and Achieving ESR Independence in Constant On-Time (COT) Regulator Designs* application report. TYPE 1 TYPE 3 REDUCED RIPPLE CONFIGURATION LOWEST COST CONFIGURATION MINIMUM RIPPLE CONFIGURATION $V_{\cap \sqcup \top}$ $V_{OUT}$ N **GND** $C_r = 3300 pF$ $C \ge \frac{5}{f_{sw}(R_{FB2}||R_{FB1})}$ $C_{ac} = 100 \text{ nF}$ (5) $\left(V_{\text{IN(MIN)}}$ - $V_{\text{OUT}}\right)$ x $T_{\text{ON}}$ $R_C \ge \frac{25 \text{ mV}}{\Delta I_{L(MIN)}}$ (7)(6) **Table 1. Ripple Configuration** #### 7.3.12 Soft-Start A soft-start feature can be implemented with the LM5017 using an external circuit. As shown in Figure 12, the soft-start circuit consists of one capacitor, $C_1$ , two resistors, $R_1$ and $R_2$ , and a diode, D. During the initial start-up, the VCC voltage is established prior to the $V_{OUT}$ voltage. Capacitor $C_1$ is discharged and D is thereby forward biased to pull up the FB voltage. The FB voltage exceeds the reference voltage (1.225 V) and switching is therefore disabled. As capacitor $C_1$ charges, the voltage at node B gradually decreases and switching commences. $V_{OUT}$ will gradually rise to maintain the FB voltage at the reference voltage. Once the voltage at node B is less than a diode drop above FB voltage, the soft-start is finished and D is reverse biased. During the initial part of the start-up, the FB voltage can be approximated as follows. Please note that the effect of $R_1$ has been ignored to simplify the calculation shown in Equation 8. $$V_{FB} = (VCC - V_D) \times \frac{R_{FB1} \times R_{FB2}}{R_2 \times (R_{FB1} + R_{FB2}) + R_{FB1} \times R_{FB2}}$$ (8) C1 is charged after the first start up. Diode D1 is optional and can be added to discharge C1 when the input voltage experiences a momentary drop to initialize the soft-start sequence. To achieve the desired soft-start, the following design guidance is recommended: - (1) $R_2$ is selected so that $V_{FB}$ is higher than 1.225 V for a $V_{CC}$ of 4.5 V, but is lower than 5 V when $V_{CC}$ is 8.55 V. If an external $V_{CC}$ is used, $V_{FB}$ should not exceed 5 V at maximum $V_{CC}$ . - (2) C<sub>1</sub> is selected to achieve the desired start-up time that can be determined from Equation 9. $$t_{S} = C_{1} \times (R_{2} + \frac{R_{FB1} \times R_{FB2}}{R_{FB1} + R_{FB2}})$$ (9) (3) $R_1$ is used to maintain the node B voltage at zero after the soft-start is finished. A value larger than the feedback resistor divider is preferred. Note that the effect of $R_1$ is ignored in the previous equations. Based on the schematic shown in Figure 13, selecting $C_1$ = 1 uF, $R_2$ = 1 k $\Omega$ , $R_1$ = 30 k $\Omega$ results in a soft-start time of about 2 ms. Figure 12. Soft-Start Circuit #### 7.4 Device Functional Modes Table 2. UVLO Modes | UVLO | V <sub>CC</sub> Regulator | MODE | DESCRIPTION | |------------------|---------------------------|-----------|------------------------------------------------------------| | < 0.66 V | Disabled | Shutdown | V <sub>CC</sub> regulator disabled.<br>Switching disabled. | | 0.66 V – 1.225 V | Enabled | Standby | V <sub>CC</sub> regulator enabled<br>Switching disabled. | | 4 205 V | V <sub>CC</sub> < 4.5 V | Standby | V <sub>CC</sub> regulator enabled.<br>Switching disabled. | | > 1.225 V | V <sub>CC</sub> > 4.5 V | Operating | V <sub>CC</sub> enabled.<br>Switching enabled. | # 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 8.1 Application Information The LM5017 device is step-down dc-dc converter. The device is typically used to convert a higher dc voltage to a lower dc voltage with a maximum available output current of 650 mA. Use the following design procedure to select component values for the LM5017 device. Alternately, use the WEBENCH® software to generate a complete design. The WEBENCH software uses an iterative design procedure and accesses a comprehensive database of components when generating a design. This section presents a simplified discussion of the design process. ### 8.2 Typical Application # 8.2.1 Application Circuit: 12.5-V to 95-V Input and 10-V, 600-mA Output Buck Converter The application schematic of a buck supply is shown in Figure 13. For output voltage ( $V_{OUT}$ ) more than one diode drop above the maximum regulation threshold of $V_{CC}$ (8.55 V, see *Electrical Characteristics*), the $V_{CC}$ pin can be connected to $V_{OUT}$ through a diode (D2), as shown in Figure 13, for higher efficiency and lower power dissipation in the IC. The design example below uses equations from the *Feature Description* with component names provided. Corresponding component designators from Figure 13 are also provided for each selected value. Figure 13. Final Schematic for 12.5-V to 95-V Input, and 10-V, 600-mA Output Buck Converter #### 8.2.1.1 Design Requirements Selection of external components is illustrated through a design example. The design example specifications are shown in Table 3. **Table 3. Buck Converter Design Specifications** | DESIGN PARAMETERS | VALUE | | | | |----------------------|----------------|--|--|--| | Input voltage range | 12.5 V to 95 V | | | | | Output voltage | 10 V | | | | | Maximum Load current | 600 mA | | | | | Switching Frequency | ≈ 225 kHz | | | | ### 8.2.1.2 Detailed Design Procedure #### 8.2.1.2.1 Custom Design with WEBENCH Tools Click here to create a custom design using the WEBENCH® Power Designer. - 1. Start by entering your $V_{IN}$ , $V_{OUT}$ and $I_{OUT}$ requirements. - 2. Optimize your design for key parameters like efficiency, footprint and cost using the optimizer dial and compare this design with other possible solutions from Texas Instruments. - 3. WEBENCH Power Designer provides you with a customized schematic along with a list of materials with real time pricing and component availability. - 4. In most cases, you will also be able to: - Run electrical simulations to see important waveforms and circuit performance, - Run thermal simulations to understand the thermal performance of your board, - Export your customized schematic and layout into popular CAD formats, - Print PDF reports for the design, and share your design with colleagues. #### 8.2.1.2.2 RFB1, RFB2 $V_{OUT} = V_{FB} \ x \ (R_{FB2}/R_{FB1} + 1)$ , and because $V_{FB} = 1.225 \ V$ , the ratio of $R_{FB2}$ to $R_{FB1}$ calculates as 7:1. Standard values are chosen with $R_{FB2} = R1 = 6.98 \ k\Omega$ and $R_{FB1} = R6 = 1.00 \ k\Omega$ . Other values could be used as long as the 7:1 ratio is maintained. #### 8.2.1.2.3 Frequency Selection At the minimum input voltage, the maximum switching frequency of LM5017 is restricted by the forced minimum off-time ( $T_{OFF(MIN)}$ ) as given by Equation 10. $$f_{\text{SW(MAX)}} = \frac{1 - D_{\text{MAX}}}{T_{\text{OFF(MIN)}}} = \frac{1 - 10/12.5}{200 \text{ ns}} = 1 \text{ MHz}$$ (10) Similarly, at maximum input voltage, the maximum switching frequency of LM5017 is restricted by the minimum $T_{ON}$ as given by Equation 11. $$f_{\text{SW(MAX)}} = \frac{D_{\text{MIN}}}{T_{\text{ON(MIN)}}} = \frac{10/95}{100 \text{ ns}} = 1.05 \text{ MHz}$$ (11) Resistor R<sub>ON</sub> sets the nominal switching frequency based on Equation 12. $$f_{\text{SW}} = \frac{V_{\text{OUT}}}{K \times R_{\text{ON}}}$$ where • $$K = 9 \times 10^{-11}$$ (12) Operation at high switching frequency results in lower efficiency while providing the smallest solution. For this example a conservative 225 kHz was selected, resulting in $R_{ON}$ = 493 k $\Omega$ . A standard value for $R_{ON}$ = R3 = 499 k $\Omega$ is selected. #### 8.2.1.2.4 Inductor Selection The minimum inductance is selected to limit the output ripple to 15 to 40 percent of the maximum load current. In addition, the peak inductor current at maximum load should be smaller than the minimum current limit as given in *Electrical Characteristics* table. The inductor current ripple is given by Equation 13. $$\Delta I_{L} = \frac{V_{IN} - V_{OUT}}{L1 \times f_{SW}} \times \frac{V_{OUT}}{V_{IN}}$$ (13) The maximum ripple is observed at maximum input voltage. Substituting $V_{IN} = 95$ V and $\Delta_{IL} = 40$ percent $\times$ $I_{OUT}$ (max) results in L1 = 198 $\mu$ H. The next higher standard value of 220 $\mu$ H is chosen. The peak-to-peak minimum and maximum inductor current ripple are 40 mA and 181 mA at the minimum and maximum input voltages respectively. The peak inductor and switch current is given by Equation 14. Submit Documentation Feedback Product Folder Links: LM5017 $$I_{LI}(peak) = I_{OUT} + \frac{\Delta I_{L(MAX)}}{2} = 690 \text{ mA}$$ (14) 690 mA is less than the minimum current limit threshold of 0.7 A. The selected inductor should be able to withstand the maximum current limit of 1.3 A during startup and overload conditions without saturating. #### 8.2.1.2.5 Output Capacitor The output capacitor is selected to minimize the capacitive ripple across it. The maximum ripple is observed at maximum input voltage and is given by: $$C_{OUT} = \frac{\Delta I_L}{8 \times f_{sw} \times \Delta V_{ripple}}$$ where • $$\Delta V_{\text{ripple}}$$ is the voltage ripple across the capacitor. (15) Assuming $V_{IN}$ = 95 V and substituting $\Delta V_{ripple}$ = 10 mV gives $C_{OUT}$ = 10.1 $\mu F$ . A 22- $\mu F$ standard value is selected for $C_{OUT}$ = C9. An X5R or X7R type capacitor with a voltage rating 16 V or higher should be selected. #### 8.2.1.2.6 Type III Ripple Circuit Type III ripple circuit as described in *Ripple Configuration* is chosen for this example. For a constant on-time converter to be stable, the injected in-phase ripple should be larger than the capacitive ripple on $C_{OUT}$ . Using the type III ripple circuit equation, the target ripple will be greater than the capacitive ripple generated at the primary output if the following condition is satisfied: $$C_r = C6 = 3300 \text{ pF}$$ $$\begin{split} C_{ac} &= C8 = 100 \text{ nF} \\ R_r &\leq \frac{(V_{\text{IN(MIN)}} - V_{\text{OUT}}) \times T_{\text{ON(VINMIN)}}}{(25 \text{ mV} \times C_r)} \end{split}$$ (16) For T<sub>ON</sub>, refer to Equation 3. Ripple resistor $R_r$ is calculated to be 57.6 k $\Omega$ . This value provides the minimum ripple for stable operation. A smaller resistance should be selected to allow for variations in $T_{ON}$ , $C_{OUT}$ , and other components. $R_r = R4 = 46.4$ k $\Omega$ is selected for this example application. ### 8.2.1.2.7 V<sub>CC</sub> and Bootstrap Capacitor The $V_{CC}$ capacitor provides charge to bootstrap capacitor as well as internal circuitry and low side gate driver. The Bootstrap capacitor provides charge to high side gate driver. The recommended value for $C_{VCC}$ = C7 = 1 $\mu$ F. A good value for $C_{BST}$ = C1 = 0.01 $\mu$ F. ### 8.2.1.2.8 Input Capacitor Input capacitor should be large enough to limit the input voltage ripple as shown in Equation 17. $$C_{\text{IN}} \ge \frac{I_{\text{OUT}(\text{MAX})}}{4 \times f_{\text{SW}} \times \Delta V_{\text{IN}}}$$ (17) Choosing a $\Delta V_{IN}$ = 0.5 V gives a minimum $C_{IN}$ = 1.3 $\mu F$ . A standard value of 2.2 $\mu F$ is selected for $C_{IN}$ = C4. The input capacitor should be rated for the maximum input voltage under all conditions. A 100-V, X7R dielectric should be selected for this design. The input capacitor should be placed directly across $V_{IN}$ and RTN (pin 1 and 2) of the IC. If it is not possible to place all of the input capacitor close to the IC, a 0.47- $\mu$ F capacitor should be placed near the IC to provide a bypass path for the high frequency component of the switching current. #### 8.2.1.2.9 UVLO Resistors The UVLO resistors $R_{FB1}$ and $R_{FB2}$ set the UVLO threshold and hysteresis according to the relationship shown in Equation 18 and Equation 19. $$V_{IN}(HYS) = I_{HYS} \times R_{UV2}$$ where • $$I_{HYS} = 20 \,\mu\text{A}$$ (18) $$V_{IN} (UVLO, rising) = 1.225 V x \left(\frac{R_{UV2}}{R_{UV1}} + 1\right)$$ (19) Setting UVLO hysteresis of 2.5 V and UVLO rising threshold of 12 V results in $R_{UV1}=14.53~k\Omega$ and $R_{UV2}=125~k\Omega$ . Selecting standard values of $R_{UV1}=R7=14~k\Omega$ and $R_{UV2}=R5=127~k\Omega$ results in UVLO threshold and hysteresis of 12.4 V and 2.5 V respectively. # 8.2.1.3 Application Curves ### 8.2.2 Isolated DC-DC Converter Using LM5017 An isolated supply using LM5017 is shown in Figure 17. Inductor (L) in a typical buck circuit is replaced with a coupled inductor (X1). A diode (D1) is used to rectify the voltage on a secondary output. The nominal voltage at the secondary output $(V_{OUT2})$ is given by Equation 20. $$V_{OUT2} = V_{OUT1} \times \frac{N_S}{N_P} - V_F$$ where - V<sub>F</sub> is the forward voltage drop of D1 - N<sub>P</sub> and N<sub>S</sub> are the number of turns on the primary and secondary of coupled inductor X1. (20) For output voltage ( $V_{OUT1}$ ) more than one diode drop above the maximum $V_{CC}$ (8.55 V), the $V_{CC}$ pin can be diode connected to $V_{OUT1}$ for higher efficiency and low dissipation in the IC. For a complete isolated bias design with LM5017, refer to the *AN-2204 LM5017 Isolated Supply Evaluation Board* application report. Figure 17. Typical Isolated Application Schematic ### 8.2.2.1 Design Requirements | DESIGN PARAMETERS | VALUE | |--------------------------------------------|--------------| | Input Voltage Range | 20 V – 100 V | | Primary Output Voltage | 10 V | | Secondary (Isolated) Output Voltage | 9.5 V | | Maximum Load Current (Primary + Secondary) | 300 mA | | Maximum Power Output | 3 W | | Nominal Switching Frequency | 750 kHz | #### 8.2.2.2 Detailed Design Procedure #### 8.2.2.2.1 Transformer Turns Ratio The transformer turns ratio is selected based on the ratio of the primary output voltage to the secondary (isolated) output voltage. In this design example, the two outputs are nearly equal and a 1:1 turns ratio transformer is selected. Therefore, N2 / N1 = 1. If the secondary (isolated) output voltage is significantly higher or lower than the primary output voltage, a turns ratio less than or greater than 1 is recommended. The primary output voltage is normally selected based on the input voltage range such that the duty cycle of the converter does not exceed 50% at the minimum input voltage. This condition is satisfied if VOUT1 $< V_{IN\ MIN} / 2$ . #### 8.2.2.2.2 Total IOUT The total primary referred load current is calculated by multiplying the isolated output loads by the turns ratio of the transformer as shown in Equation 21. $$I_{OUT(MAX)} = I_{OUT1} + I_{OUT2} \times \frac{N2}{N1} = 0.3 A$$ (21) ### 8.2.2.2.3 RFB1, RFB2 The feedback resistors are selected to set the primary output voltage. The selected value for $R_{FB1}$ is 1 k $\Omega$ . $R_{FB2}$ can be calculated using the following equations to set $V_{OUT1}$ to the specified value of 10 V. A standard resistor value of 7.32 k $\Omega$ is selected for $R_{FB2}$ . Copyright © 2012–2017, Texas Instruments Incorporated $$V_{OUT1} = 1.225V \times \left(1 + \frac{R_{FB2}}{R_{FB1}}\right)$$ (22) $$\rightarrow R_{FB2} = (\frac{V_{OUT1}}{1.225} - 1) \times R_{FB1} = 7.16 \text{ k}\Omega$$ (23) #### 8.2.2.2.4 Frequency Selection Equation 24 is used to calculate the value of R<sub>ON</sub> required to achieve the desired switching frequency. $$f_{SW} = \frac{V_{OUT1}}{K \ x \ R_{ON}}$$ where • $$K = 9 \times 10^{-11}$$ (24) For $V_{OUT1}$ of 10 V and $f_{SW}$ of 750 kHz, the calculated value of $R_{ON}$ is 148 k $\Omega$ . A lower value of 130 k $\Omega$ is selected for this design to allow for second order effects at high switching frequency that are not included in Equation 24. #### 8.2.2.2.5 Transformer Selection A coupled inductor or a flyback-type transformer is required for this topology. Energy is transferred from primary to secondary when the low-side synchronous switch of the buck converter is conducting. The maximum inductor primary ripple current that can be tolerated without exceeding the buck switch peak current limit threshold (0.7 A minimum) is given by Equation 25. $$\Delta I_{L1} = \left(0.7 - I_{OUT1} - I_{OUT2} \times \frac{N2}{N1}\right) \times 2 = 0.8 \text{ A}$$ (25) Using the maximum peak-to-peak inductor ripple current $\Delta I_{L1}$ from Equation 25, the minimum inductor value is given by Equation 26. $$L1 = \frac{V_{\text{IN}(\text{MAX})} - V_{\text{OUT}}}{\Delta I_{\text{L1}} \times f_{\text{SW}}} \times \frac{V_{\text{OUT}}}{V_{\text{IN}(\text{MAX})}} = 14.9 \,\mu\text{H}$$ (26) A higher value of 33 µH is selected to insure the high-side switch current does not exceed the minimum peak current limit threshold. With this inductance, the inductor current ripple is $\Delta I_{L1}$ = 0.36 A at the maximum $V_{IN}$ . ### 8.2.2.2.6 Primary Output Capacitor In a conventional buck converter the output ripple voltage is calculated as shown in Equation 27. $$\Delta V_{OUT} = \frac{\Delta I_{L1}}{8 x f x C_{OUT1}}$$ (27) To limit the primary output ripple voltage ΔV<sub>OUT1</sub> to approximately 50 mV, an output capacitor C<sub>OUT1</sub> of 1.2 μF would be required for a conventional buck. Figure 18 shows the primary winding current waveform (I<sub>1.1</sub>) of a Fly-Buck<sup>™</sup> converter. The reflected secondary winding current adds to the primary winding current during the buck switch off-time. Because of this increased current, the output voltage ripple is not the same as in conventional buck converter. The output capacitor value calculated in Equation 27 should be used as the starting point. Optimization of output capacitance over the entire line and load range must be done experimentally. If the majority of the load current is drawn from the secondary isolated output, a better approximation of the primary output voltage ripple is given by Equation 28. $$\Delta V_{OUT1} = \frac{\left(I_{OUT2} \times \frac{N2}{N1}\right) \times T_{ON(MAX)}}{C_{OUT1}} \approx 67 \text{ mV}$$ (28) Figure 18. Current Waveforms for C<sub>OUT1</sub> Ripple Calculation A standard 1- $\mu$ F, 25 V capacitor is selected for this design. If lower output voltage ripple is required, a higher value should be selected for $C_{OUT_1}$ and/or $C_{OUT_2}$ . #### 8.2.2.2.7 Secondary Output Capacitor A simplified waveform for secondary output current (I<sub>OUT2</sub>) is shown in Figure 19. Figure 19. Secondary Current Waveforms for C<sub>OUT2</sub> Ripple Calculation The secondary output current ( $I_{OUT2}$ ) is sourced by $C_{OUT2}$ during on-time of the buck switch, $T_{ON}$ . Ignoring the current transition times in the secondary winding, the secondary output capacitor ripple voltage can be calculated using Equation 29. $$\Delta V_{OUT2} = \frac{I_{OUT2} \times T_{ON \text{ (MAX)}}}{C_{OUT2}}$$ (29) For a 1:1 transformer turns ratio, the primary and secondary voltage ripple equations are identical. Therefore, $C_{OUT2}$ is chosen to be equal to $C_{OUT1}$ (1 $\mu$ F) to achieve comparable ripple voltages on primary and secondary outputs. If lower output voltage ripple is required, a higher value should be selected for C<sub>OUT1</sub> and/or C<sub>OUT2</sub>. ### 8.2.2.2.8 Type III Feedback Ripple Circuit Type III ripple circuit as described in *Ripple Configuration* is required for the Fly-Buck topology. Type I and Type II ripple circuits use series resistance and the triangular inductor ripple current to generate ripple at V<sub>OUT</sub> and the FB pin. The primary ripple current of a Fly-Buck is the combination or primary and reflected secondary currents as illustrated in Figure 18. In the Fly-Buck topology, Type I and Type II ripple circuits suffer from large jitter as the reflected load current affects the feedback ripple. Figure 20. Type III Ripple Circuit Selecting the Type III ripple components using the equations from *Ripple Configuration* will ensure that the FB pin ripple is be greater than the capacitive ripple from the primary output capacitor C<sub>OUT1</sub>. The feedback ripple component values are chosen as shown in Equation 30. $$C_r = 1000 \text{ pF}$$ $C_{ac} = 0.1 \text{ }\mu\text{F}$ $R_r C_r \le \frac{\left(V_{\text{IN (MIN)}} - V_{\text{OUT}}\right) \times T_{\text{ON}}}{50 \text{ mV}}$ (30) The calculated value for $R_r$ is 66 k $\Omega$ . This value provides the minimum ripple for stable operation. A smaller resistance should be selected to allow for variations in $T_{ON}$ , $C_{OUT1}$ and other components. For this design, $R_r$ value of 46.4 k $\Omega$ is selected. ### 8.2.2.2.9 Secondary Diode The reverse voltage across secondary-rectifier diode D1 when the high-side buck switch is off can be calculated using Equation 31. $$V_{D1} = \frac{N2}{N1} V_{IN} \tag{31}$$ For a V<sub>IN MAX</sub> of 95 V and the 1:1 turns ratio of this design, a 100 V Schottky is selected. ## 8.2.2.2.10 V<sub>CC</sub> and Bootstrap Capacitor A 1- $\mu$ F capacitor of 16 V or higher rating is recommended for the $V_{CC}$ regulator bypass capacitor. A good value for the BST pin bootstrap capacitor is 0.01-µF with a 16 V or higher rating. #### 8.2.2.2.11 Input Capacitor The input capacitor is typically a combination of a smaller bypass capacitor located near the regulator IC and a larger bulk capacitor. The total input capacitance should be large enough to limit the input voltage ripple to a desired amplitude. For input ripple voltage $\Delta V_{IN}$ , $C_{IN}$ can be calculated using Equation 32. $$C_{IN} \ge \frac{I_{OUT(MAX)}}{4 \times f \times \Delta V_{IN}} \tag{32}$$ Choosing a $\Delta V_{IN}$ of 0.5 V gives a minimum $C_{IN}$ of 0.2 $\mu F$ . A standard value of 0.47 $\mu F$ is selected for $C_{BYP}$ in this design. A bulk capacitor of higher value reduces voltage spikes due to parasitic inductance between the power source to the converter. A standard value of 2.2 $\mu F$ is selected for $C_{IN}$ in this design. The voltage ratings of the two input capacitors should be greater than the maximum input voltage under all conditions. #### 8.2.2.2.12 UVLO Resistors UVLO resistors $R_{UV1}$ and $R_{UV2}$ set the undervoltage lockout threshold and hysteresis according to Equation 33 and Equation 34. $V_{IN (HYS)} = I_{HYS} \times R_{UV2}$ where • $$I_{HYS} = 20 \mu A$$ , typical. (33) $$V_{IN}(UVLO, rising) = 1.225V \times \left(\frac{R_{UV2}}{R_{UV1}} + 1\right)$$ (34) For a UVLO hysteresis of 2.5 V and UVLO rising threshold of 20 V, Equation 33 and Equation 34 require $R_{UV1}$ of 8.25 k $\Omega$ and $R_{UV2}$ of 127 k $\Omega$ and these values are selected for this design example. ### 8.2.2.2.13 V<sub>CC</sub> Diode Diode D2 is an optional diode connected between $V_{OUT1}$ and the $V_{CC}$ regulator output pin. When $V_{OUT1}$ is more than one diode drop greater than the $V_{CC}$ voltage, the $V_{CC}$ bias current is supplied from $V_{OUT1}$ . This results in reduced power losses in the internal $V_{CC}$ regulator which improves converter efficiency. $V_{OUT1}$ must be set to a voltage at least one diode drop higher than 8.55 V (the maximum $V_{CC}$ voltage) if D2 is used to supply bias current. # 8.2.2.3 Application Curves Figure 21. Steady State Waveform (V $_{\rm IN}$ =48 V, I $_{\rm OUT1}$ =100 mA, I $_{\rm OUT2}$ =200 mA) Figure 22. Step Load Response ( $V_{IN}$ =48 V, $I_{OUT1}$ =0, Step Load on $I_{OUT2}$ =100 mA to 200 mA) Figure 23. Efficiency at 750 kHz, V<sub>OUT1</sub>=10 V Copyright © 2012–2017, Texas Instruments Incorporated # 9 Power Supply Recommendations LM5017 is a power management device. The power supply for the device is any dc voltage source within the specified input range. ### 10 Layout ### 10.1 Layout Guidelines A proper layout is essential for optimum performance of the circuit. In particular, the following guidelines should be observed: - 1. C<sub>IN</sub>: The loop consisting of input capacitor (C<sub>IN</sub>), V<sub>IN</sub> pin, and RTN pin carries switching currents. Therefore, the input capacitor should be placed close to the IC, directly across V<sub>IN</sub> and RTN pins and the connections to these two pins should be direct to minimize the loop area. In general it is not possible to accommodate all of input capacitance near the IC. A good practice is to use a 0.1-μF or 0.47-μF capacitor directly across the V<sub>IN</sub> and RTN pins close to the IC, and the remaining bulk capacitor as close as possible (see Figure 24). - 2. C<sub>VCC</sub> and C<sub>BST</sub>: The V<sub>CC</sub> and bootstrap (BST) bypass capacitors supply switching currents to the high and low side gate drivers. These two capacitors should also be placed as close to the IC as possible, and the connecting trace length and loop area should be minimized (see Figure 24). - 3. The Feedback trace carries the output voltage information and a small ripple component that is necessary for proper operation of LM5017. Therefore, care should be taken while routing the feedback trace to avoid coupling any noise to this pin. In particular, feedback trace should not run close to magnetic components, or parallel to any other switching trace. - 4. SW trace: The SW node switches rapidly between V<sub>IN</sub> and GND every cycle and is therefore a possible source of noise. The SW node area should be minimized. In particular, the SW node should not be inadvertently connected to a copper plane or pour. # 10.2 Layout Example Figure 24. Placement of Bypass Capacitors # 11 Device and Documentation Support ### 11.1 Custom Design with WEBENCH Tools Create a Custom Design with WEBENCH Tools ### 11.2 Device Support ### 11.2.1 Development Support For design tools see the LM5017 PSpice Transient Model, LM5017 TINA-TI Transient Spice Model, and LM5017 TINA-TI Transient Reference Design. ### 11.3 Documentation Support #### 11.3.1 Related Documentation For related documentation see the following: - Texas Instruments, Absolute Maximum Ratings for Soldering application report - Texas Instruments, AN-2204 LM5017 Isolated Supply Evaluation Board application report - Texas Instruments, AN-1481 Controlling Output Ripple and Achieving ESR Independence in Constant On-Time (COT) Regulator Designs application report - Texas Instruments, Dual Channel-to-Channel Isolated Universal Analog Input Module for PLC Reference Design - Texas Instruments, Signal Processing Front End for Electronic Trip Units Used in ACBs/MCCBs reference design - Texas Instruments, High-Resolution, Fast Start-Up, Delta-Sigma ADC-Based AFE for Air Circuit Breaker (ACB) Reference Design - Texas Instruments, 16-Bit Analog Output Module Reference Design for Programmable Logic Controllers (PLCs) ### 11.4 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 11.5 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.6 Trademarks PowerPAD, Fly-Buck, E2E are trademarks of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners. ### 11.7 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 11.8 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 6-Feb-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | • | Pins | _ | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | LM5017MR/NOPB | ACTIVE | SO PowerPAD | DDA | 8 | 95 | Green (RoHS<br>& no Sb/Br) | SN | Level-3-260C-168 HR | -40 to 125 | L5017<br>MR | Samples | | LM5017MRE/NOPB | ACTIVE | SO PowerPAD | DDA | 8 | 250 | Green (RoHS<br>& no Sb/Br) | SN | Level-3-260C-168 HR | -40 to 125 | L5017<br>MR | Samples | | LM5017MRX/NOPB | ACTIVE | SO PowerPAD | DDA | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | SN | Level-3-260C-168 HR | -40 to 125 | L5017<br>MR | Samples | | LM5017SD/NOPB | ACTIVE | WSON | NGU | 8 | 1000 | Green (RoHS<br>& no Sb/Br) | SN | Level-1-260C-UNLIM | -40 to 125 | L5017 | Samples | | LM5017SDE/NOPB | ACTIVE | WSON | NGU | 8 | 250 | Green (RoHS<br>& no Sb/Br) | SN | Level-1-260C-UNLIM | -40 to 125 | L5017 | Samples | | LM5017SDX/NOPB | ACTIVE | WSON | NGU | 8 | 4500 | Green (RoHS<br>& no Sb/Br) | SN | Level-1-260C-UNLIM | -40 to 125 | L5017 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. # **PACKAGE OPTION ADDENDUM** 6-Feb-2020 (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 20-Jul-2019 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | 7 til dimenerene are neminar | All dimensions are nominal | | | | | | | | | | | | |------------------------------|----------------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | LM5017MRE/NOPB | SO<br>Power<br>PAD | DDA | 8 | 250 | 178.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 | | LM5017MRX/NOPB | SO<br>Power<br>PAD | DDA | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 | | LM5017SD/NOPB | WSON | NGU | 8 | 1000 | 178.0 | 12.4 | 4.3 | 4.3 | 1.3 | 8.0 | 12.0 | Q1 | | LM5017SDX/NOPB | WSON | NGU | 8 | 4500 | 330.0 | 12.4 | 4.3 | 4.3 | 1.3 | 8.0 | 12.0 | Q1 | www.ti.com 20-Jul-2019 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | LM5017MRE/NOPB | SO PowerPAD | DDA | 8 | 250 | 210.0 | 185.0 | 35.0 | | LM5017MRX/NOPB | SO PowerPAD | DDA | 8 | 2500 | 367.0 | 367.0 | 35.0 | | LM5017SD/NOPB | WSON | NGU | 8 | 1000 | 210.0 | 185.0 | 35.0 | | LM5017SDX/NOPB | WSON | NGU | 8 | 4500 | 367.0 | 367.0 | 35.0 | PLASTIC SMALL OUTLINE #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MS-012. PLASTIC SMALL OUTLINE ### NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004). - 9. Size of metal pad may vary due to creepage requirement. - 10. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE #### NOTES: (continued) - 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 12. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated