

# **PIC18F2X/4XQ10**

## PIC18F2X/4XQ10 Product Brief

### **Description**

PIC18F2x/4xQ10 microcontrollers feature analog, core independent, and communication peripherals for a wide range of general purpose and low-power applications. These 28/40/44-pin devices are equipped with a 10-bit ADC with Computation (ADC²) automating Capacitive Voltage Divider (CVD) techniques for advanced touch sensing, averaging, filtering, oversampling and performing automatic threshold comparisons. They also offer a set of core independent peripherals such as Complementary Waveform Generator (CWG), Windowed Watchdog Timer (WWDT), Cyclic Redundancy Check (CRC)/Memory Scan, Zero-Cross Detect (ZCD), Configurable Logic Cell (CLC), and Peripheral Pin Select (PPS), providing increased design flexibility and lower system cost.

### **Core Features**

- C Compiler Optimized RISC Architecture
- · Operating Speed:
  - DC 64 MHz clock input over the full V<sub>DD</sub> range
  - 62.5 ns minimum instruction cycle
- Programmable 2-Level Interrupt Priority
- 31-Level Deep Hardware Stack
- Three 8-Bit Timers (TMR2/4/6) with Hardware Limit Timer (HLT)
- Four 16-Bit Timers (TMR0/1/3/5)
- Low-Current Power-on Reset (POR)
- Power-up Timer (PWRT)
- Brown-out Reset (BOR)
- Low-Power BOR (LPBOR) Option
- Windowed Watchdog Timer (WWDT):
  - Watchdog Reset on too long or too short interval between watchdog clear events
  - Variable prescaler selection
  - Variable window size selection
  - All sources configurable in hardware or software

## Memory

- Up to 128K Bytes Program Flash Memory
- Up to 3615 Bytes Data SRAM Memory
- Up to 1024 Bytes Data EEPROM
- Programmable Code Protection

· Direct, Indirect and Relative Addressing modes

### **Operating Characteristics**

- Operating Voltage Range:
  - 1.8V to 5.5V
- Temperature Range:

Industrial: -40°C to 85°CExtended: -40°C to 125°C

## **Power-Saving Operation Modes**

- · Doze: CPU and Peripherals Running at Different Cycle Rates (typically CPU is lower)
- · Idle: CPU Halted While Peripherals Operate
- · Sleep: Lowest Power Consumption
- · Peripheral Module Disable (PMD):
  - Ability to selectively disable hardware module to minimize active power consumption of unused peripherals
- Extreme Low-Power mode (XLP)
  - Sleep: 500 nA typical @ 1.8V
  - Sleep and Watchdog Timer: 900 nA typical @ 1.8V

## **Digital Peripherals**

- Configurable Logic Cell (CLC):
  - Integrated combinational and sequential logic
- Complementary Waveform Generator (CWG):
  - Rising and falling edge dead-band control
  - Full-bridge, half-bridge, 1-channel drive
  - Multiple signal sources
- Capture/Compare/PWM (CCP) modules:
  - Two CCPs
  - 16-bit resolution for Capture/Compare modes
  - 10-bit resolution for PWM mode
- 10-Bit Pulse-Width Modulators (PWM):
  - Two 10-bit PWMs
- · Serial Communications:
  - Up to Two Enhanced USART (EUSART) with Auto-Baud Detect, Auto-wake-up on Start, RS-232, RS-485, LIN compatible
  - SPI
  - I<sup>2</sup>C, SMBus and PMBus<sup>™</sup> compatible
- Up to 35 I/O Pins and One Input Pin:
  - Individually programmable pull-ups
  - Slew rate control

- Interrupt-on-change on all pins
- Input level selection control
- · Programmable CRC with Memory Scan:
  - Reliable data/program memory monitoring for Fail-Safe operation (e.g., Class B)
  - Calculate CRC over any portion of Flash or EEPROM
  - High-speed or background operation
- Hardware Limit Timer (TMR2/4/6+HLT):
  - Hardware monitoring and Fault detection
- · Peripheral Pin Select (PPS):
  - Enables pin mapping of digital I/O
- Data Signal Modulator (DSM)

## **Analog Peripherals**

- 10-Bit Analog-to-Digital Converter with Computation (ADC<sup>2</sup>):
  - Up to 35 external channels
  - Conversion available during Sleep
  - Four internal analog channels
  - Internal and external trigger options
  - Automated math functions on input signals:
    - · Averaging, filter calculations, oversampling and threshold comparison
  - 8-bit hardware acquisition timer
- Hardware Capacitive Voltage Divider (CVD) Support:
  - 8-bit precharge timer
  - Adjustable Sample-and-Hold capacitor array
  - Guard ring digital output drive
- · Zero-Cross Detect (ZCD):
  - Detect when AC signal on pin crosses ground
- 5-Bit Digital-to-Analog Converter (DAC):
  - Output available externally
  - Programmable 5-bit voltage (% of V<sub>DD</sub>,[V<sub>REF+</sub> V<sub>REF-</sub>], FVR)
  - Internal connections to comparators and ADC
- Two Comparators (CMP):
  - Four external inputs
  - External output via PPS
- · Fixed Voltage Reference (FVR) Module:
  - 1.024V, 2.048V and 4.096V output levels
  - Two buffered outputs: One for DAC/CMP and one for ADC

## **Clocking Structure**

- High-Precision Internal Oscillator Block (HFINTOSC):
  - Selectable frequencies up to 64 MHz
  - ±1% at calibration

- 32 kHz Low-Power Internal Oscillator (LFINTOSC)
- External 32 kHz Crystal Oscillator (SOSC)
- External High-frequency Oscillator Block:
  - Three crystal/resonator modes
  - Digital Clock Input mode
  - 4x PLL with external sources
- · Fail-Safe Clock Monitor:
  - Allows for safe shutdown if external clock stops
- · Oscillator Start-up Timer (OST)

## **Programming/Debug Features**

- In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) via Two Pins
- · In-Circuit Debug (ICD) with Three Breakpoints via Two Pins
- Debug Integrated On-Chip

## PIC18F2x/4xQ10 Family Types

Table 1. Devices included in this family

| Device      | Program Memory Flash<br>(bytes) | Data SRAM<br>(bytes)(2) | Data EEPROM<br>(bytes) | I/O Pins | 16-bit Timers | Comparators | 10-bit ADC <sup>2</sup> with<br>Computation (ch) | 5-bit DAC | Zero-Cross Detect | CCP/10-bit PWM | CWG | CLC | Low Voltage Detect (LVD) | 8-bit TMR with HLT | Windowed Watchdog<br>Timer | CRC with Memory Scan | EUSART | l <sup>2</sup> C/SPI | PPS | Peripheral Module Disable | Temperature Indicator | Debug <sup>(1)</sup> |
|-------------|---------------------------------|-------------------------|------------------------|----------|---------------|-------------|--------------------------------------------------|-----------|-------------------|----------------|-----|-----|--------------------------|--------------------|----------------------------|----------------------|--------|----------------------|-----|---------------------------|-----------------------|----------------------|
| PIC18F24Q10 | 16k                             | 1280                    | 256                    | 25       | 4             | 2           | 24                                               | 1         | 1                 | 2/2            | 1   | 0   | 1                        | 3                  | Y                          | Υ                    | 1      | 1                    | Υ   | Υ                         | Υ                     | ı                    |
| PIC18F25Q10 | 32k                             | 2304                    | 256                    | 25       | 4             | 2           | 24                                               | 1         | 1                 | 2/2            | 1   | 0   | 1                        | 3                  | Y                          | Υ                    | 1      | 1                    | Υ   | Υ                         | Υ                     | ı                    |
| PIC18F26Q10 | 64k                             | 3615                    | 1024                   | 25       | 4             | 2           | 24                                               | 1         | 1                 | 2/2            | 1   | 8   | 1                        | 3                  | Y                          | Υ                    | 2      | 2                    | Y   | Υ                         | Υ                     | ı                    |
| PIC18F27Q10 | 128k                            | 3615                    | 1024                   | 25       | 4             | 2           | 24                                               | 1         | 1                 | 2/2            | 1   | 8   | 1                        | 3                  | Y                          | Υ                    | 2      | 2                    | Y   | Υ                         | Υ                     | ı                    |
| PIC18F45Q10 | 32k                             | 2304                    | 256                    | 36       | 4             | 2           | 35                                               | 1         | 1                 | 2/2            | 1   | 8   | 1                        | 3                  | Υ                          | Υ                    | 2      | 2                    | Y   | Υ                         | Υ                     | ı                    |
| PIC18F46Q10 | 64k                             | 3615                    | 1024                   | 36       | 4             | 2           | 35                                               | 1         | 1                 | 2/2            | 1   | 8   | 1                        | 3                  | Υ                          | Υ                    | 2      | 2                    | Υ   | Υ                         | Υ                     | 1                    |
| PIC18F47Q10 | 128k                            | 3615                    | 1024                   | 36       | 4             | 2           | 35                                               | 1         | 1                 | 2/2            | 1   | 8   | 1                        | 3                  | Y                          | Υ                    | 2      | 2                    | Y   | Y                         | Υ                     | ı                    |

#### Note:

- 1. Debugging Methods: (I) Integrated on-chip.
- 2. SRAM includes 256 bytes of SECTOR space which is not included in the data size displayed by MPLAB X.

## **Packages**



**Important:** For other small form-factor package availability and marking information, visit <a href="http://www.microchip.com/packaging">http://www.microchip.com/packaging</a> or contact your local Microchip sales office.

| Packages    | SPDIP<br>(SP) | SOIC<br>(SO) | SSOP<br>(SS) | QFN<br>(ML)<br>(6x6x0.9) | VQFN<br>(STX)<br>(4x4x1) | TQFP<br>(PT) | PDIP<br>(P) | QFN<br>(MP)<br>(5x5x0.9) |
|-------------|---------------|--------------|--------------|--------------------------|--------------------------|--------------|-------------|--------------------------|
| PIC18F24Q10 | •             | •            | •            | •                        | •                        |              |             |                          |
| PIC18F25Q10 | •             | •            | •            | •                        | •                        |              |             |                          |
| PIC18F26Q10 | •             | •            | •            |                          | •                        |              |             |                          |
| PIC18F27Q10 | •             | •            | •            |                          | •                        |              |             |                          |
| PIC18F45Q10 |               |              |              |                          |                          | •            | •           | •                        |
| PIC18F46Q10 |               |              |              |                          |                          | •            | •           | •                        |
| PIC18F47Q10 |               |              |              |                          |                          | •            | •           | •                        |



Important: Pin details are subject to change.

## **Pin Diagrams**

Figure 1. 28-pin SPDIP, SSOP, SOIC

MCLR/VPP/RE3 1 RA0 2 28 RB7/ICSPDAT 27 RB6/ICSPCLK RA1 3 26 RB5 RA2∏4 25 RB4 RA3

5 24 RB3 23 RB2 RA4∏6 RA5∏7 22 RB1 Vss∐8 21 RB0 20 VDD RA7∏9 19 Vss RA6□10 RC0□11 18 RC7 RC1□12 17 RC6 RC2□13 16 RC5 RC3□14 15 RC4

Figure 2. 28-pin QFN VQFN



**Note:** It is recommended that the exposed bottom pad be connected to  $V_{SS}$ , however it must not be the only  $V_{SS}$  connection to the device.

Figure 3. 40-pin PDIP



Figure 4. 40-pin QFN



**Note:** It is recommended that the exposed bottom pad be connected to  $V_{SS}$ , however it must not be the only  $V_{SS}$  connection to the device.

Figure 5. 44-pin TQFP



## **Pin Allocation Tables**

Table 2. 28-Pin Allocation Table

|                    | 28-Pin                  |                |      |                          |                  |                          |                     |                     |        |                              |                              |                       |                                              |             |                 |
|--------------------|-------------------------|----------------|------|--------------------------|------------------|--------------------------|---------------------|---------------------|--------|------------------------------|------------------------------|-----------------------|----------------------------------------------|-------------|-----------------|
| I/O <sup>(2)</sup> | SPDIP,<br>SOIC,<br>SSOP | 28-Pin<br>VQFN | A/D  | Reference                | Comparator       | Timers                   | ССР                 | CWG                 | ZCD    | Interrupt                    | EUSART                       | DSM                   | MSSP                                         | Pull-<br>up | Basic           |
| RA0                | 2                       | 27             | ANA0 | _                        | C1IN0-           | _                        | _                   | _                   | _      | IOCA0                        | _                            | _                     | _                                            | Υ           | _               |
|                    |                         |                |      |                          | C2IN0-           |                          |                     |                     |        |                              |                              |                       |                                              |             |                 |
| RA1                | 3                       | 28             | ANA1 | _                        | C1IN1-           | _                        | _                   | _                   | _      | IOCA1                        | _                            | _                     | _                                            | Υ           | _               |
|                    |                         |                |      |                          | C2IN1-           |                          |                     |                     |        |                              |                              |                       |                                              |             |                 |
| RA2                | 4                       | 1              | ANA2 | DAC1OUT1                 | C1IN0+           | _                        | _                   | _                   | _      | IOCA2                        | _                            | _                     | _                                            | Y           | _               |
|                    |                         |                |      | VREF- (DAC)              | C2IN0+           |                          |                     |                     |        |                              |                              |                       |                                              |             |                 |
|                    |                         |                |      | V <sub>REF</sub> - (ADC) |                  |                          |                     |                     |        |                              |                              | (4)                   |                                              |             |                 |
| RA3                | 5                       | 2              | ANA3 | VREF+ (DAC)              | C1IN1+           | _                        | _                   | _                   | _      | IOCA3                        | _                            | MDCARL <sup>(1)</sup> | _                                            | Υ           | _               |
|                    | _                       |                |      | V <sub>REF</sub> + (ADC) |                  | (1)                      |                     |                     |        |                              |                              | (1)                   |                                              |             |                 |
| RA4                | 6                       | 3              | ANA4 | _                        |                  | T0CKI <sup>(1)</sup>     |                     | _                   | _      | IOCA4                        |                              | MDCARH <sup>(1)</sup> |                                              | Y           | _               |
| RA5                | 7                       | 4              | ANA5 | _                        | _                | _                        | _                   | _                   | _      | IOCA5                        | _                            | MDSRC <sup>(1)</sup>  | SS1 <sup>(1)</sup>                           | Y           | _               |
| RA6                | 10                      | 7              | ANA6 | _                        | _                | _                        | _                   | _                   | _      | IOCA6                        | _                            | _                     | _                                            | Y           | CLKOUT          |
| D. 4 =             |                         |                |      |                          |                  |                          |                     |                     |        | 10047                        |                              |                       |                                              |             | OSC2            |
| RA7                | 9                       | 6              | ANA7 | _                        | _                | _                        | _                   | _                   | _      | IOCA7                        | _                            | _                     | _                                            | Υ           | OSC1<br>CLKIN   |
| DDO                | 24                      | 18             | ANDO |                          | C2IN1+           |                          |                     | CWG1 <sup>(1)</sup> | ZODINI | IOCB0                        |                              |                       | SS2 <sup>(1)</sup>                           | Y           |                 |
| RB0                | 21                      | 10             | ANB0 | _                        | CZIN I+          | _                        | _                   | CWGT(1)             | ZCDIN  | INT0 <sup>(1)</sup>          | _                            | _                     | 332(1)                                       | ĭ           | _               |
| RB1                | 22                      | 19             | ANB1 | _                        | C1IN3-           | _                        | _                   | _                   | _      | IOCB1                        | _                            | _                     | SCK2 <sup>(1)</sup>                          | Y           | _               |
|                    |                         |                | 72   |                          | C2IN3-           |                          |                     |                     |        | INT1 <sup>(1)</sup>          |                              |                       | SCL2 <sup>(3,4)</sup>                        | ·           |                 |
| RB2                | 23                      | 20             | ANB2 | _                        | _                | _                        | _                   | _                   | _      | IOCB2<br>INT2 <sup>(1)</sup> | _                            | _                     | SDI2 <sup>(1)</sup><br>SDA2 <sup>(3,4)</sup> | Y           | _               |
| RB3                | 24                      | 21             | ANB3 | _                        | C1IN2-<br>C2IN2- | _                        | _                   | _                   | _      | IOCB3                        | _                            | _                     | _                                            | Y           | _               |
| RB4                | 25                      | 22             | ANB4 | _                        | _                | T5G <sup>(1)</sup>       | _                   | _                   | _      | IOCB4                        | _                            | _                     | _                                            | Υ           | _               |
| RB5                | 26                      | 23             | ANB5 | _                        | _                | T1G <sup>(1)</sup>       | _                   | _                   | _      | IOCB5                        | _                            | <del>-</del>          | _                                            | Y           |                 |
| RB6                | 27                      | 24             | ANB6 |                          | _                | —<br>T6IN <sup>(1)</sup> | _                   | _                   | _      | IOCB6                        | _                            | _                     | _                                            | Y           | ICSPCLK         |
| RB7                | 28                      | 25             | ANB7 | DAC1OUT2                 | _                | T1CKI <sup>(1)</sup>     | _                   | _                   | _      | IOCB7                        | _                            | _                     | _                                            | Y           | ICSPDAT         |
| RC0                | 11                      | 8              | ANC0 | _                        | _                | T3CKI <sup>(1)</sup>     | _                   | _                   | _      | IOCC0                        | _                            | _                     | _                                            | Y           | SOSCO           |
| RC1                | 12                      | 9              | ANC1 | _                        | _                | _                        | CCP2 <sup>(1)</sup> | _                   | _      | IOCC1                        | _                            | _                     | _                                            | Y           | SOSCIN<br>SOSCI |
| RC2                | 13                      | 10             | ANC2 | _                        | _                | T5CKI <sup>(1)</sup>     | CCP1 <sup>(1)</sup> | _                   | _      | IOCC2                        | _                            | _                     | _                                            | Υ           | _               |
| RC3                | 14                      | 11             | ANC3 | _                        | _                | T2IN <sup>(1)</sup>      | _                   | _                   | _      | IOCC3                        | _                            | _                     | SCK1 <sup>(1)</sup><br>SCL1 <sup>(3,4)</sup> | Y           | _               |
| RC4                | 15                      | 12             | ANC4 | _                        | _                | _                        | _                   | _                   | _      | IOCC4                        | _                            | _                     | SDI1 <sup>(1)</sup><br>SDA1 <sup>(3,4)</sup> | Y           | _               |
| RC5                | 16                      | 13             | ANC5 | _                        | _                | T4IN(1)                  | _                   | _                   | _      | IOCC5                        |                              | _                     | _                                            | Υ           | _               |
| RC6                | 17                      | 14             | ANC6 | _                        | _                | _                        | _                   | _                   | _      | IOCC6                        | CK1 <sup>(1,3)</sup>         | _                     | _                                            | Y           | _               |
| RC7                | 18                      | 15             | ANC7 | _                        | _                | _                        | _                   | _                   | _      | IOCC7                        | RX1/<br>DT1 <sup>(1,3)</sup> | _                     | _                                            | Y           | _               |
| RE3                | 1                       | 26             | _    | _                        | _                | _                        | _                   | _                   | _      | IOCE3                        | _                            | _                     | _                                            | Y           | Vpp/MCLR        |
| VSS                | 19                      | 16             | _    | _                        | _                | _                        | _                   | _                   | _      | _                            | _                            | _                     | _                                            | _           | VSS             |

| co                  | continued                         |                |                  |           |                |        |                              |                                  |     |           |                                              |     |              |             |          |
|---------------------|-----------------------------------|----------------|------------------|-----------|----------------|--------|------------------------------|----------------------------------|-----|-----------|----------------------------------------------|-----|--------------|-------------|----------|
| I/O <sup>(2)</sup>  | 28-Pin<br>SPDIP,<br>SOIC,<br>SSOP | 28-Pin<br>VQFN | A/D              | Reference | Comparator     | Timers | ССР                          | CWG                              | ZCD | Interrupt | EUSART                                       | DSM | MSSP         | Pull-<br>up | Basic    |
| V <sub>DD</sub> (5) | 20                                | 17             | _                | _         | _              | _      | _                            | _                                | _   | _         | _                                            | _   | _            | _           | $V_{DD}$ |
| Vss                 | 8                                 | 5              | _                | _         | _              | _      | _                            | _                                | _   | _         | _                                            | _   | _            | _           | VSS      |
| OUT <sup>(2)</sup>  | _                                 | _              | ADGRDA<br>ADGRDB | -         | C1OUT<br>C2OUT | TMR0   | CCP1<br>CCP2<br>PWM3<br>PWM4 | CWG1A<br>CWG1B<br>CWG1C<br>CWG1D | _   | _         | TX1/CK1 <sup>(3)</sup><br>DT1 <sup>(3)</sup> | DSM | SDO1<br>SCK1 | _           | _        |

#### Note:

- 1. This is a PPS remappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins. Refer to the peripheral input selection table for details on which port pins may be used for this signal.
- 2. All output signals shown in this row are PPS remappable. These signals may be mapped to output onto one of several PORTx pin options as described in the peripheral output selection table.
- 3. This is a bidirectional signal. For normal module operation, the firmware should map this signal to the same pin in both the PPS input and PPS output registers.
- 4. These pins are configured for I<sup>2</sup>C logic levels; The SCLx/SDAx signals may be assigned to any of these pins. PPS assignments to the other pins (e.g., RB1) will operate, but input logic levels will be standard TTL/ST as selected by the INLVL register, instead of the I<sup>2</sup>C specific or SMBus input buffer thresholds.
- 5. A 0.1 uF bypass capacitor to VSS is required on the VDD pin.

#### Table 3. 40/44-Pin Allocation Table

| I/O <sup>(2)</sup> | 40-Pin<br>PDIP | 40-<br>Pin<br>QFN | 44-Pin<br>TQFP | A/D  | Reference                         | Comparator       | Timers               | ССР | cwg                 | ZCD   | Interrupt                    | EUSART | DSM                   | MSSP                                         | Pull-<br>up | Basic          |
|--------------------|----------------|-------------------|----------------|------|-----------------------------------|------------------|----------------------|-----|---------------------|-------|------------------------------|--------|-----------------------|----------------------------------------------|-------------|----------------|
| RA0                | 2              | 17                | 19             | ANA0 | _                                 | C1INO-<br>C2IN0- | _                    | _   | _                   | _     | IOCA0                        | _      | _                     | _                                            | Y           | _              |
| RA1                | 3              | 18                | 20             | ANA1 | _                                 | C1IN1-<br>C2IN1- | _                    | _   | _                   | _     | IOCA1                        | _      | _                     | _                                            | Y           | _              |
| RA2                | 4              | 19                | 21             | ANA2 | VREF-<br>(DAC5)<br>VREF-<br>(ADC) | C1IN0+<br>C2IN0+ | _                    | _   | _                   | _     | IOCA2                        | _      | _                     | _                                            | Y           | _              |
| RA3                | 5              | 20                | 22             | ANA3 | VREF+<br>(DAC5)<br>VREF+<br>(ADC) | C1IN1+           | _                    | _   | _                   | _     | IOCA3                        | _      | MDCARL(1)             |                                              | Y           | _              |
| RA4                | 6              | 21                | 23             | ANA4 | _                                 | _                | Т0СКI <sup>(1)</sup> | _   | _                   | _     | IOCA4                        | _      | MDCARH <sup>(1)</sup> | _                                            | Y           | _              |
| RA5                | 7              | 22                | 24             | ANA5 | _                                 | _                | _                    | _   | _                   | _     | IOCA5                        | _      | MDSRC <sup>(1)</sup>  | SS1 <sup>(1)</sup>                           | Y           | _              |
| RA6                | 14             | 29                | 31             | ANA6 | _                                 | _                | _                    | _   | _                   | _     | IOCA6                        | _      | _                     | _                                            | Y           | CLKOUT<br>OSC2 |
| RA7                | 13             | 28                | 30             | ANA7 | -                                 | -                | _                    | _   | _                   | _     | IOCA7                        | _      | _                     | _                                            | Y           | OSC1<br>CLKIN  |
| RB0                | 33             | 8                 | 8              | ANB0 | _                                 | C2IN1+           | _                    | _   | CWG1 <sup>(1)</sup> | ZCDIN | IOCB0<br>INT0 <sup>(1)</sup> | _      | _                     | SS2(1)                                       | Y           | _              |
| RB1                | 34             | 9                 | 9              | ANB1 | -                                 | C1IN3-<br>C2IN3- | _                    | -   | _                   | _     | IOCB1<br>INT1 <sup>(1)</sup> | _      | _                     | SCK2 <sup>(1)</sup><br>SCL2 <sup>(3,4)</sup> | Y           | _              |
| RB2                | 35             | 10                | 10             | ANB2 | _                                 | _                | _                    | _   | _                   | _     | IOCB2<br>INT2 <sup>(1)</sup> | _      | _                     | SDI2 <sup>(1)</sup><br>SDA2 <sup>(3,4)</sup> | Y           | _              |
| RB3                | 36             | 11                | 11             | ANB3 | _                                 | C1IN2-<br>C2IN2- | _                    | -   | _                   | _     | IOCB3                        | _      | _                     | _                                            | Y           | _              |

| c                   | ontinue        | ed .              |                |                  |           |                |                                                                    |                              |                                  |     |           |                                                                                                      |     |                                              |             |                 |
|---------------------|----------------|-------------------|----------------|------------------|-----------|----------------|--------------------------------------------------------------------|------------------------------|----------------------------------|-----|-----------|------------------------------------------------------------------------------------------------------|-----|----------------------------------------------|-------------|-----------------|
| I/O <sup>(2)</sup>  | 40-Pin<br>PDIP | 40-<br>Pin<br>QFN | 44-Pin<br>TQFP | A/D              | Reference | Comparator     | Timers                                                             | ССР                          | cwg                              | ZCD | Interrupt | EUSART                                                                                               | DSM | MSSP                                         | Pull-<br>up | Basic           |
| RB4                 | 37             | 12                | 14             | ANB4             | _         | _              | T5G <sup>(1)</sup>                                                 | _                            | _                                |     | IOCB4     | _                                                                                                    | _   | _                                            | Υ           | _               |
| RB5                 | 38             | 13                | 15             | ANB5             | _         | _              | T1G <sup>(1)</sup>                                                 | _                            | _                                | _   | IOCB5     |                                                                                                      | _   | _                                            | Y           | _               |
| RB6                 | 39             | 14                | 16             | ANB6             | _         | _              |                                                                    | _                            | _                                |     | IOCB6     | CK2 <sup>(1,3)</sup>                                                                                 | _   | _                                            | Υ           | ICSPCLK         |
| RB7                 | 40             | 15                | 17             | ANB7             | DAC1OUT2  | _              | T6IN <sup>(1)</sup>                                                | _                            | _                                | _   | IOCB7     | RX2/<br>DT2 <sup>(1,3)</sup>                                                                         | _   | _                                            | Y           | ICSPDAT         |
| RC0                 | 15             | 30                | 32             | ANC0             | _         |                | Т1СКІ <sup>(1)</sup><br>Т3СКІ <sup>(1)</sup><br>Т3G <sup>(1)</sup> |                              | _                                | _   | IOCC0     | _                                                                                                    | _   | _                                            | Y           | sosco           |
| RC1                 | 16             | 31                | 35             | ANC1             | _         | _              | _                                                                  | CCP2 <sup>(1)</sup>          | _                                | _   | IOCC1     | _                                                                                                    | _   | -                                            | Y           | SOSCI           |
| RC2                 | 17             | 32                | 36             | ANC2             | _         | _              | T5CKI <sup>(1)</sup>                                               | CCP1 <sup>(1)</sup>          | _                                | _   | IOCC2     | _                                                                                                    | _   | _                                            | Y           | _               |
| RC3                 | 18             | 33                | 37             | ANC3             | _         | _              | T2IN <sup>(1)</sup>                                                | _                            | _                                | _   | IOCC3     | _                                                                                                    | _   | SCK1 <sup>(1)</sup><br>SCL1 <sup>(3,4)</sup> | Y           | _               |
| RC4                 | 23             | 38                | 42             | ANC4             | _         | _              | _                                                                  | _                            | _                                | _   | IOCC4     | _                                                                                                    | _   | SDI1 <sup>(1)</sup><br>SDA1 <sup>(3,4)</sup> | _           | _               |
| RC5                 | 24             | 39                | 43             | ANC5             | _         | _              | T4IN <sup>(1)</sup>                                                | _                            | _                                | _   | IOCC5     | _                                                                                                    | _   | _                                            | Y           | _               |
| RC6                 | 25             | 40                | 44             | ANC6             | _         | _              | _                                                                  | _                            | _                                | _   | IOCC6     | CK1 <sup>(1,3)</sup>                                                                                 | _   | _                                            | Υ           | _               |
| RC7                 | 26             | 1                 | 1              | ANC7             | _         | _              | _                                                                  | _                            | _                                | -   | IOCC7     | RX1/<br>DT1 <sup>(1,3)</sup>                                                                         | _   | _                                            | Y           | _               |
| RD0                 | 19             | 34                | 38             | AND0             | _         | _              | _                                                                  | _                            | _                                | _   | _         | _                                                                                                    | _   | _                                            | Y           | _               |
| RD1                 | 20             | 35                | 39             | AND1             | _         | _              | _                                                                  | _                            | _                                | _   | _         | _                                                                                                    | _   | _                                            | Υ           | _               |
| RD2                 | 21             | 36                | 40             | AND2             | _         | _              | _                                                                  | _                            | _                                | _   | _         | _                                                                                                    | _   | _                                            | Y           | _               |
| RD3                 | 22             | 37                | 41             | AND3             | _         | _              | _                                                                  | _                            | _                                | _   | _         | _                                                                                                    | _   | _                                            | Y           | _               |
| RD4                 | 27             | 2                 | 2              | AND4             | _         | _              | _                                                                  | _                            | _                                | _   | _         | _                                                                                                    | _   | _                                            | Y           | _               |
| RD5                 | 28             | 3                 | 3              | AND5             | _         | _              | _                                                                  | _                            | _                                | _   | _         | _                                                                                                    | _   | _                                            | Y           | _               |
| RD6                 | 29             | 4                 | 4              | AND6             | _         | _              | _                                                                  | _                            | _                                | _   | _         | _                                                                                                    | _   | _                                            | Υ           | _               |
| RD7                 | 30             | 5                 | 5              | AND7             | _         | _              | _                                                                  | _                            | _                                | _   | _         | _                                                                                                    | _   | _                                            | Υ           | _               |
| RE0                 | 8              | 23                | 25             | ANE0             | _         | _              | _                                                                  | _                            | _                                | _   | _         | _                                                                                                    | _   | _                                            | Υ           | _               |
| RE1                 | 9              | 24                | 26             | ANE1             | _         | _              | _                                                                  | _                            | _                                | _   | _         | _                                                                                                    | _   | _                                            | Υ           | _               |
| RE2                 | 10             | 25                | 27             | ANE2             | _         | _              | _                                                                  | _                            | _                                | _   | _         | _                                                                                                    | _   | _                                            | Υ           | _               |
| RE3                 | 1              | 16                | 18             | _                | _         | _              | _                                                                  | _                            | _                                | _   | IOCE3     | _                                                                                                    | -   | _                                            | Υ           | Vpp/MCLR        |
| Vss                 | 12             | 6                 | 6              | _                | _         | _              | _                                                                  | _                            | _                                | _   | _         | _                                                                                                    | _   | _                                            | _           | Vss             |
| V <sub>DD</sub> (5) | 11             | 7                 | 7              | _                | _         | _              | _                                                                  | _                            | _                                | _   | _         | _                                                                                                    | _   | _                                            | _           | V <sub>DD</sub> |
| V <sub>DD</sub> (5) | 32             | 26                | 28             | _                | _         | _              | _                                                                  | _                            | _                                | _   | _         | _                                                                                                    | _   | _                                            | _           | Vss             |
| Vss                 | 31             | 27                | 29             | _                | _         | _              | _                                                                  | _                            | _                                | _   | _         | _                                                                                                    | _   | _                                            | _           | V <sub>SS</sub> |
| OUT <sup>(2)</sup>  | _              | _                 | _              | ADGRDA<br>ADGRDB |           | C10UT<br>C2OUT | TMR0                                                               | CCP1<br>CCP2<br>PWM3<br>PWM4 | CWG1A<br>CWG1B<br>CWG1C<br>CWG1D | _   | -         | TX1/<br>CK1 <sup>(3)</sup><br>DT1 <sup>(3)</sup><br>TX2/<br>CK2 <sup>(3)</sup><br>DT2 <sup>(3)</sup> | DSM | SDO1<br>SCK1<br>SDO2<br>SCK2                 | _           | _               |

#### Note:

- 1. This is a PPS remappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins. Refer to the peripheral input selection table for details on which port pins may be used for this signal.
- 2. All output signals shown in this row are PPS remappable. These signals may be mapped to output onto one of several PORTx pin options as described in the peripheral output selection table.
- 3. This is a bidirectional signal. For normal module operation, the firmware should map this signal to the same pin in both the PPS input and PPS output registers.
- 4. These pins are configured for I<sup>2</sup>C logic levels; The SCLx/SDAx signals may be assigned to any of these pins. PPS assignments to the other pins (e.g., RB1) will operate, but input logic levels will be standard TTL/ST as selected by the INLVL register, instead of the I<sup>2</sup>C specific or SMBus input buffer thresholds.
- 5. A 0.1 uF bypass capacitor to  $V_{SS}$  is required on all  $V_{DD}$  pins.

## The Microchip Web Site

Microchip provides online support via our web site at <a href="http://www.microchip.com/">http://www.microchip.com/</a>. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

### Customer Change Notification Service

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at <a href="http://www.microchip.com/">http://www.microchip.com/</a>. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

### **Customer Support**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- · Local Sales Office
- Field Application Engineer (FAE)
- Technical Support

Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://www.microchip.com/support

## Microchip Devices Code Protection Feature

Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of
  these methods, to our knowledge, require using the Microchip products in a manner outside the
  operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is
  engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.

• Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

### **Legal Notice**

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2019, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-5224-4338-4

## **Quality Management System Certified by DNV**

#### ISO/TS 16949

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



# **Worldwide Sales and Service**

| AMERICAS                  | ASIA/PACIFIC          | ASIA/PACIFIC            | EUROPE                |
|---------------------------|-----------------------|-------------------------|-----------------------|
| Corporate Office          | Australia - Sydney    | India - Bangalore       | Austria - Wels        |
| 2355 West Chandler Blvd.  | Tel: 61-2-9868-6733   | Tel: 91-80-3090-4444    | Tel: 43-7242-2244-39  |
| Chandler, AZ 85224-6199   | China - Beijing       | India - New Delhi       | Fax: 43-7242-2244-393 |
| Tel: 480-792-7200         | Tel: 86-10-8569-7000  | Tel: 91-11-4160-8631    | Denmark - Copenhagen  |
| Fax: 480-792-7277         | China - Chengdu       | India - Pune            | Tel: 45-4450-2828     |
| Technical Support:        | Tel: 86-28-8665-5511  | Tel: 91-20-4121-0141    | Fax: 45-4485-2829     |
| http://www.microchip.com/ | China - Chongqing     | Japan - Osaka           | Finland - Espoo       |
| support                   | Tel: 86-23-8980-9588  | Tel: 81-6-6152-7160     | Tel: 358-9-4520-820   |
| Web Address:              | China - Dongguan      | Japan - Tokyo           | France - Paris        |
| www.microchip.com         | Tel: 86-769-8702-9880 | Tel: 81-3-6880- 3770    | Tel: 33-1-69-53-63-20 |
| Atlanta                   | China - Guangzhou     | Korea - Daegu           | Fax: 33-1-69-30-90-79 |
| Duluth, GA                | Tel: 86-20-8755-8029  | Tel: 82-53-744-4301     | Germany - Garching    |
| Tel: 678-957-9614         | China - Hangzhou      | Korea - Seoul           | Tel: 49-8931-9700     |
| Fax: 678-957-1455         | Tel: 86-571-8792-8115 | Tel: 82-2-554-7200      | Germany - Haan        |
| Austin, TX                | China - Hong Kong SAR | Malaysia - Kuala Lumpur | Tel: 49-2129-3766400  |
| Tel: 512-257-3370         | Tel: 852-2943-5100    | Tel: 60-3-7651-7906     | Germany - Heilbronn   |
| Boston                    | China - Nanjing       | Malaysia - Penang       | Tel: 49-7131-67-3636  |
| Westborough, MA           | Tel: 86-25-8473-2460  | Tel: 60-4-227-8870      | Germany - Karlsruhe   |
| Tel: 774-760-0087         | China - Qingdao       | Philippines - Manila    | Tel: 49-721-625370    |
| Fax: 774-760-0088         | Tel: 86-532-8502-7355 | Tel: 63-2-634-9065      | Germany - Munich      |
| Chicago                   | China - Shanghai      | Singapore               | Tel: 49-89-627-144-0  |
| Itasca, IL                | Tel: 86-21-3326-8000  | Tel: 65-6334-8870       | Fax: 49-89-627-144-44 |
| Tel: 630-285-0071         | China - Shenyang      | Taiwan - Hsin Chu       | Germany - Rosenheim   |
| Fax: 630-285-0075         | Tel: 86-24-2334-2829  | Tel: 886-3-577-8366     | Tel: 49-8031-354-560  |
| Dallas                    | China - Shenzhen      | Taiwan - Kaohsiung      | Israel - Ra'anana     |
| Addison, TX               | Tel: 86-755-8864-2200 | Tel: 886-7-213-7830     | Tel: 972-9-744-7705   |
| Tel: 972-818-7423         | China - Suzhou        | Taiwan - Taipei         | Italy - Milan         |
| Fax: 972-818-2924         | Tel: 86-186-6233-1526 | Tel: 886-2-2508-8600    | Tel: 39-0331-742611   |
| Detroit                   | China - Wuhan         | Thailand - Bangkok      | Fax: 39-0331-466781   |
| Novi, MI                  | Tel: 86-27-5980-5300  | Tel: 66-2-694-1351      | Italy - Padova        |
| Tel: 248-848-4000         | China - Xian          | Vietnam - Ho Chi Minh   | Tel: 39-049-7625286   |
| Houston, TX               | Tel: 86-29-8833-7252  | Tel: 84-28-5448-2100    | Netherlands - Drunen  |
| Tel: 281-894-5983         | China - Xiamen        |                         | Tel: 31-416-690399    |
| Indianapolis              | Tel: 86-592-2388138   |                         | Fax: 31-416-690340    |
| Noblesville, IN           | China - Zhuhai        |                         | Norway - Trondheim    |
| Tel: 317-773-8323         | Tel: 86-756-3210040   |                         | Tel: 47-7289-7561     |
| Fax: 317-773-5453         |                       |                         | Poland - Warsaw       |
| Tel: 317-536-2380         |                       |                         | Tel: 48-22-3325737    |
| Los Angeles               |                       |                         | Romania - Bucharest   |
| Mission Viejo, CA         |                       |                         | Tel: 40-21-407-87-50  |
| Tel: 949-462-9523         |                       |                         | Spain - Madrid        |
| Fax: 949-462-9608         |                       |                         | Tel: 34-91-708-08-90  |
| Tel: 951-273-7800         |                       |                         | Fax: 34-91-708-08-91  |
| Raleigh, NC               |                       |                         | Sweden - Gothenberg   |
| Tel: 919-844-7510         |                       |                         | Tel: 46-31-704-60-40  |
| New York, NY              |                       |                         | Sweden - Stockholm    |
| Tel: 631-435-6000         |                       |                         | Tel: 46-8-5090-4654   |
| San Jose, CA              |                       |                         | UK - Wokingham        |
| Tel: 408-735-9110         |                       |                         | Tel: 44-118-921-5800  |
| Tel: 408-436-4270         |                       |                         | Fax: 44-118-921-5820  |
| Canada - Toronto          |                       |                         |                       |
| Tel: 905-695-1980         |                       |                         |                       |
| Fax: 905-695-2078         |                       |                         |                       |