



SBOS117C - SEPTEMBER 2000 - REVISED APRIL 2004

# Dual, VARIABLE GAIN AMPLIFIER with Low Noise Preamp

### FEATURES

- LOW NOISE PREAMP:
  - Low Input Noise: 1.25nV/VHz
  - Active Termination Noise Reduction
  - Switchable Termination Value
  - 80MHz Bandwidth
  - 5dB to 25dB Gain Range
  - Differential Input/Output
- LOW NOISE VARIABLE GAIN AMPLIFIER:
  - Low Noise VCA: 3.3nV/\/Hz, Differential Programming Optimizes Noise Figure
  - 24dB to 45dB Gain
  - 40MHz Bandwidth
  - Differential Input/Output
- LOW CROSSTALK: 52dB at Max Gain, 5MHz
- HIGH-SPEED VARIABLE GAIN ADJUST
- SWITCHABLE EXTERNAL PROCESSING

### APPLICATIONS

- ULTRASOUND SYSTEMS
- WIRELESS RECEIVERS
- TEST EQUIPMENT

### DESCRIPTION

The VCA2612 is a highly integrated, dual receive channel, signal processing subsystem. Each channel of the product consists of a low noise preamplifier (LNP) and a Variable Gain Amplifier (VGA). The LNP circuit provides the necessary connections to implement Active Termination (AT), a method of cable termination which results in up to 4.6dB noise figure improvement. Different cable termination characteristics can be accommodated by utilizing the VCA2612's switchable LNA feedback pins. The LNP has the ability to accept both differential and single-ended inputs, and generates a differential output signal. The LNP provides strappable gains of 5dB, 17dB, 22dB, and 25dB.

The output of the LNP can be accessed externally for further signal processing, or fed directly into the VGA. The VCA2612's VGA section consists of two parts: the Voltage Controlled Attenuator (VCA) and the Programmable Gain Amplifier (PGA). The gain and gain range of the PGA can be digitally programmed. The combination of these two programmable elements results in a variable gain ranging from 0dB up to a maximum gain as defined by the user through external connections. The output of the VGA can be used in either a single-ended or differential mode to drive high-performance Analog-to-Digital (A/D) converters.

The VCA2612 also features low crosstalk and outstanding distortion performance. The combination of low noise and gain range programmability make the VCA2612 a versatile building block in a number of applications where noise performance is critical. The VCA2612 is available in a TQFP-48 package.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



#### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

| Power Supply (+V <sub>o</sub> ) | +6V                          |
|---------------------------------|------------------------------|
| Analog Input                    | $-0.3V$ to $(+V_{c} + 0.3V)$ |
| Logic Input                     | $-0.3V$ to $(+V_{s} + 0.3V)$ |
| Case Temperature                |                              |
| Junction Temperature            |                              |
| Storage Temperature             | -40°C to +150°C              |

NOTE: (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability.



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### PACKAGE/ORDERING INFORMATION<sup>(1)</sup>

| PRODUCT  | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QUANTITY |
|----------|--------------|-----------------------|--------------------|--------------------|------------------------------|
| VCA2612Y | TQFP-48      | PFB                   | VCA2612Y           | VCA2612Y/250       | Tape and Reel, 250           |
| "        | "            | "                     | "                  | VCA2612Y/2K        | Tape and Reel, 2000          |

NOTE: (1) For the most current package and ordering information, see the Package Option Addendum located at the end of this data sheet.

### **ELECTRICAL CHARACTERISTICS**

At  $T_A = +25^{\circ}$ C,  $V_{DDA} = V_{DDB} = V_{DDR} = +5$ V, load resistance = 500 $\Omega$  on each output to ground, MGS = 011, LNP = 22dB and  $f_{IN} = 5$ MHz, unless otherwise noted. The input to the preamp (LNP) is single-ended, and the output from the VCA is single-ended unless otherwise noted.

|                                                            |                                                         |      | VCA2612Y          |          |                  |
|------------------------------------------------------------|---------------------------------------------------------|------|-------------------|----------|------------------|
| PARAMETER                                                  | CONDITIONS                                              | MIN  | TYP               | MAX      | UNITS            |
| PREAMPLIFIER                                               |                                                         |      |                   |          |                  |
| Input Resistance                                           |                                                         |      | 600               |          | kΩ               |
| Input Capacitance                                          |                                                         |      | 15                |          | pF               |
| Input Bias Current                                         |                                                         |      | 1                 |          | nA               |
| CMRR                                                       | $f = 1MHz, VCA_{CNTL} = 0.2V$                           |      | 50                |          | dB               |
| Maximum Input Voltage                                      | Preamp Gain = +5dB                                      |      | 1                 |          | V <sub>PP</sub>  |
|                                                            | Preamp Gain = +25dB                                     |      | 112               |          | mV <sub>PP</sub> |
| Input Voltage Noise <sup>(1)</sup>                         | Preamp Gain = +5dB                                      |      | 3.5               |          | nV/√Hz           |
|                                                            | Preamp Gain = +25dB                                     |      | 1.25              |          | nV/√Hz           |
| Input Current Noise                                        | Independent of Gain                                     |      | 0.35              |          | pA/√Hz           |
| Noise Figure, $R_s = 75\Omega$ , $R_{IN} = 75\Omega^{(1)}$ | $R_{\rm F} = 550\Omega$ , Preamp Gain = 22dB,           |      | 6.2               |          | dB               |
|                                                            | PGA Gain = 39dB                                         |      |                   |          |                  |
| Bandwidth                                                  | Gain = 22dB                                             |      | 80                |          | MHz              |
| PROGRAMMABLE VARIABLE GAIN AN                              | APLIFIER                                                |      |                   |          |                  |
| Peak Input Voltage                                         | Differential                                            |      | 2                 |          | Vpp              |
| –3dB Bandwidth                                             | Differential                                            |      | 40                |          | MHz              |
| Slew Rate                                                  |                                                         |      | 300               |          | V/us             |
| Output Signal Range                                        | $R_{\rm L} > 500\Omega$ Each Side to Ground             |      | 2                 |          | Vpp              |
| Output Impedance                                           | f = 5MHz                                                |      | 1                 |          | 0.<br>0          |
| Output Short-Circuit Current                               |                                                         |      | +40               |          | mA               |
| Third Harmonic Distortion                                  | $f = 5MHz$ Vour = $1V_{PP}$ VCA <sub>ONT</sub> = $3.0V$ | -45  | -71               |          | dBc              |
| Second Harmonic Distortion                                 | $f = 5MHz$ , $V_{OUT} = 1V_{PP}$ , $V_{OADTT} = 3.0V$   | -45  | -63               |          | dBc              |
| IMD Two-Tone                                               | $V_{out} = 2V_{op} f = 1MHz$                            | 10   | -80               |          | dBc              |
|                                                            | $V_{001} = 2V_{pp}, t = 10MHz$                          |      | -80               |          | dBc              |
| 1dB Compression Point                                      | f – 5MHz Output Referred Differential                   |      | 6                 |          | Vaa              |
| Crosstalk                                                  | $V_{avr} = 1V_{avr}$ f = 1MHz Max Gain Both Channels    |      | 68                |          | dB               |
| Group Delay Variation                                      | 1MHz < f < 10MHz Full Gain Both Channels                |      | +2                |          | ns               |
| DC Output Level $V_{m} = 0$                                |                                                         |      | 2.5               |          | V                |
|                                                            |                                                         |      | 2.0               |          | •                |
| Cain Slope                                                 |                                                         |      | 10.0              |          | dB//             |
| Gain Slope                                                 |                                                         |      | 10.9              | +1(2)    | dB               |
| Output Offset Voltage                                      |                                                         |      | +50               | ±1(=)    | uD<br>m\/        |
| Total Gain                                                 |                                                         | 19   | <u>⊥</u> 30<br>21 | 24       | dB               |
| Total Gali                                                 | $VCA_{CNTL} = 0.2V$                                     | 10   | 50                | 24<br>53 | dB               |
|                                                            | V 0/ (CNTL = 0.0 V                                      |      | 50                | 00       | <u>up</u>        |
|                                                            |                                                         |      | 0.2 to 2.0        |          | V                |
| Input Vollage (VCA <sub>CNTL</sub> ) Range                 |                                                         |      | 0.2 10 3.0        |          | V<br>MO          |
|                                                            | 4EdB Coin Charge MCS 444                                |      | T<br>C C          |          | 17122            |
| Response Time                                              | 450B Gain Change, MGS = 111                             |      | 0.2               |          | μs               |
| POWER SUPPLY                                               |                                                         |      |                   | 0.5      |                  |
| Operating Temperature Range                                |                                                         | -40  |                   | +85      | °C               |
| Specified Operating Range                                  |                                                         | 4.75 | 5.0               | 5.25     | V                |
| Power Dissipation                                          | Operating, Both Channels                                |      | 410               | 495      | mW               |
| Thermal Resistance, $\theta_{JA}$                          | TQFP-48                                                 |      | 56.5              |          | °C/W             |

NOTE: (1) For preamp driving VGA. (2) Referenced to best fit dB-linear curve.





#### **PIN CONFIGURATION**



#### **PIN DESCRIPTIONS**

| PIN | DESIGNATOR            | DESCRIPTION                          | PIN | DESIGNATOR            | DESCRIPTION                        |
|-----|-----------------------|--------------------------------------|-----|-----------------------|------------------------------------|
| 1   | V <sub>DD</sub> A     | Channel A +Supply (+5V)              | 25  | LNP <sub>IN</sub> NB  | Channel B LNP Inverting Input      |
| 2   | NC                    | Do Not Connect                       | 26  | COMP2B                | Channel B Frequency Compensation 2 |
| 3   | NC                    | Do Not Connect                       | 27  | COMP1B                | Channel B Frequency Compensation 1 |
| 4   | VCA <sub>IN</sub> NA  | Channel A VCA Negative Input         | 28  | FBB                   | Channel B Feedback Output          |
| 5   | VCA <sub>IN</sub> PA  | Channel A VCA Positive Input         | 29  | SWFBB                 | Channel B Switched Feedback Output |
| 6   | LNP <sub>OUT</sub> NA | Channel A LNP Negative Output        | 30  | LNP <sub>OUT</sub> PB | Channel B LNP Positive Output      |
| 7   | LNP <sub>OUT</sub> PA | Channel A LNP Positive Output        | 31  | LNP <sub>OUT</sub> NB | Channel B LNP Negative Output      |
| 8   | SWFBA                 | Channel A Switched Feedback Output   | 32  | VCA <sub>IN</sub> PB  | Channel B VCA Positive Input       |
| 9   | FBA                   | Channel A Feedback Output            | 33  | VCA <sub>IN</sub> NB  | Channel B VCA Negative Input       |
| 10  | COMP1A                | Channel A Frequency Compensation 1   | 34  | NC                    | Do Not Connect                     |
| 11  | COMP2A                | Channel A Frequency Compensation 2   | 35  | NC                    | Do Not Connect                     |
| 12  | LNP <sub>IN</sub> NA  | Channel A LNP Inverting Input        | 36  | V <sub>DD</sub> B     | Channel B +Analog Supply (+5V)     |
| 13  | LNP <sub>GS3</sub> A  | Channel A LNP Gain Strap 3           | 37  | GNDB                  | Channel B Analog Ground            |
| 14  | LNP <sub>GS2</sub> A  | Channel A LNP Gain Strap 2           | 38  | VCA <sub>OUT</sub> NB | Channel B VCA Negative Output      |
| 15  | LNP <sub>GS1</sub> A  | Channel A LNP Gain Strap 1           | 39  | VCA <sub>OUT</sub> PB | Channel B VCA Positive Output      |
| 16  | LNP <sub>IN</sub> PA  | Channel A LNP Noninverting Input     | 40  | MGS <sub>3</sub>      | Maximum Gain Select 3 (LSB)        |
| 17  | V <sub>DD</sub> R     | +Supply for Internal Reference (+5V) | 41  | MGS <sub>2</sub>      | Maximum Gain Select 2              |
| 18  | V <sub>BIAS</sub>     | 0.01µF Bypass to Ground              | 42  | MGS <sub>1</sub>      | Maximum Gain Select 1 (MSB)        |
| 19  | V <sub>CM</sub>       | 0.01µF Bypass to Ground              | 43  | VCA <sub>CNTL</sub>   | VCA Control Voltage                |
| 20  | GNDR                  | Ground for Internal Reference        | 44  | VCAINSEL              | VCA Input Select, HI = External    |
| 21  | LNP <sub>IN</sub> PB  | Channel B LNP Noninverting Input     | 45  | FBSW <sub>CNTL</sub>  | Feedback Switch Control: HI = ON   |
| 22  | LNP <sub>GS1</sub> B  | Channel B LNP Gain Strap 1           | 46  | VCA <sub>OUT</sub> PA | Channel A VCA Positive Output      |
| 23  | LNP <sub>GS2</sub> B  | Channel B LNP Gain Strap 2           | 47  | VCA <sub>OUT</sub> NA | Channel A VCA Negative Output      |
| 24  | LNP <sub>GS3</sub> B  | Channel B LNP Gain Strap 3           | 48  | GNDA                  | Channel A Analog Ground            |



## **TYPICAL CHARACTERISTICS**

At  $T_A = +25^{\circ}$ C,  $V_{DDA} = V_{DDB} = V_{DDR} = +5$ V, load resistance = 500 $\Omega$  on each output to ground, MGS = 011, LNP = 22dB and  $f_{IN} = 5$ MHz, unless otherwise noted. The input to the preamp (LNP) is single-ended, and the output from the VCA is single-ended unless otherwise noted. This results in a 6dB reduction in signal amplitude compared to differential operation.





At  $T_A = +25^{\circ}$ C,  $V_{DDA} = V_{DDB} = V_{DDB} = +5$ V, load resistance = 500 $\Omega$  on each output to ground, MGS = 011, LNP = 22dB and  $f_{IN} = 5$ MHz, unless otherwise noted. The input to the preamp (LNP) is single-ended, and the output from the VCA is single-ended unless otherwise noted. This results in a 6dB reduction in signal amplitude compared to differential operation.











OUTPUT REFERRED NOISE vs VCA<sub>CNTL</sub> 1800  $R_S = 50\Omega$ 1600 MGS = 111 1400 1200 Noise (nV/√Hz) 1000 800 600 MGS = 011 400 200 0 0 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 2.0 2.2 2.4 2.6 2.8 3.0 VCA<sub>CNTL</sub> (V)





At  $T_A = +25^{\circ}$ C,  $V_{DDA} = V_{DDB} = V_{DDR} = +5$ V, load resistance = 500 $\Omega$  on each output to ground, MGS = 011, LNP = 22dB and  $f_{IN} = 5$ MHz, unless otherwise noted. The input to the preamp (LNP) is single-ended, and the output from the VCA is single-ended unless otherwise noted. This results in a 6dB reduction in signal amplitude compared to differential operation.





At  $T_A = +25^{\circ}$ C,  $V_{DDA} = V_{DDB} = V_{DDR} = +5$ V, load resistance = 500 $\Omega$  on each output to ground, MGS = 011, LNP = 22dB and  $f_{IN} = 5$ MHz, unless otherwise noted. The input to the preamp (LNP) is single-ended, and the output from the VCA is single-ended unless otherwise noted. This results in a 6dB reduction in signal amplitude compared to differential operation.





HARMONIC DISTORTION vs FREQUENCY (Differential, 2V<sub>PP</sub>, MGS = 111) -30 VCA<sub>CNTL</sub> = 0.2V, H2 -35 VCA<sub>CNTL</sub> = 0.2V, H3 VCA<sub>CNTL</sub> = 3.0V, H2 -40 Harmonic Distortion (dBc) VCA<sub>CNTL</sub> = 3.0V, H3 -45 -50 -55 -60 -65 -70 -75 -80 0.1 10 1 Frequency (MHz)









At  $T_A = +25^{\circ}$ C,  $V_{DDA} = V_{DDB} = V_{DDR} = +5$ V, load resistance = 500 $\Omega$  on each output to ground, MGS = 011, LNP = 22dB and  $f_{IN} = 5$ MHz, unless otherwise noted. The input to the preamp (LNP) is single-ended, and the output from the VCA is single-ended unless otherwise noted. This results in a 6dB reduction in signal amplitude compared to differential operation.





At  $T_A = +25^{\circ}C$ ,  $V_{DDA} = V_{DDB} = V_{DDR} = +5V$ , load resistance = 500 $\Omega$  on each output to ground, MGS = 011, LNP = 22dB and  $f_{IN} = 5MHz$ , unless otherwise noted. The input to the preamp (LNP) is single-ended, and the output from the VCA is single-ended unless otherwise noted. This results in a 6dB reduction in signal amplitude compared to differential operation.











Frequency (MHz)





100

At  $T_A = +25^{\circ}$ C,  $V_{DDA} = V_{DDB} = V_{DDR} = +5V$ , load resistance = 500 $\Omega$  on each output to ground, MGS = 011, LNP = 22dB and  $f_{IN} = 5$ MHz, unless otherwise noted. The input to the preamp (LNP) is single-ended, and the output from the VCA is single-ended unless otherwise noted. This results in a 6dB reduction in signal amplitude compared to differential operation.







### THEORY OF OPERATION

The VCA2612 is a dual-channel system consisting of three primary blocks: a Low Noise Preamplifier (LNP), a Voltage Controlled Attenuator (VCA), and a Programmable Gain Amplifier (PGA). For greater system flexibility, an onboard multiplexer is provided for the VCA inputs, selecting either the LNP outputs or external signal inputs. Figure 1 shows a simplified block diagram of the dual-channel system.



FIGURE 1. Simplified Block Diagram of the VCA2612.

#### LNP-OVERVIEW

VCA2612

SBOS117C

The LNP input may be connected to provide active-feedback signal termination, achieving lower system noise performance than conventional passive shunt termination. Even lower noise performance is obtained if signal termination is not required. The unterminated LNP input impedance is  $600k\Omega$ . The LNP can process fully differential or singleended signals in each channel. Differential signal processing results in significantly reduced 2nd-harmonic distortion and improved rejection of common-mode and power supply noise. The first gain stage of the LNP is AC-coupled into its output buffer with a 44us time constant (3.6kHz high-pass characteristic). The buffered LNP outputs are designed to drive the succeeding VCA directly or, if desired, external loads as low as  $135\Omega$  with minimal impact on signal distortion. The LNP employs very low impedance local feedback to achieve stable gain with the lowest possible noise and distortion. Four pin-programmable gain settings are available: 5dB, 17dB, 22dB, and 25dB. Additional intermediate gains can be programmed by adding trim resistors between the Gain Strap programming pins.

The common-mode DC level at the LNP output is nominally 2.5V, matching the input common-mode requirement of the VCA for simple direct coupling. When external signals are fed to the VCA, they should also be set up with a 2.5VDC common-mode level. Figure 2 shows a circuit that demonstrates the recommended coupling method using an external

op amp. The  $V_{CM}$  node shown in the drawing is the  $V_{CM}$  output (pin 19). Typical R and C values are shown, yielding a high-pass time constant similar to that of the LNP. If a different common-mode referencing method is used, it is important that the common-mode level be within 10mV of the  $V_{CM}$  output for proper operation.



FIGURE 2. Recommended Circuit for Coupling an External Signal into the VCA Inputs.

#### VCA-OVERVIEW

The magnitude of the differential VCA input signal (from the LNP or an external source) is reduced by a programmable attenuation factor, set by the analog VCA Control Voltage (VCA<sub>CNTI</sub>) at pin 43. The maximum attenuation factor is further programmable by using the three MGS bits (pins 40-42). Figure 3 illustrates this dual-adjustable characteristic. Internally, the signal is attenuated by having the analog VCA<sub>CNTI</sub> vary the channel resistance of a set of shuntconnected FET transistors. The MGS bits effectively adjust the overall size of the shunt FET by switching parallel components in or out under logic control. At any given maximum gain setting, the analog variable gain characteristic is linear in dB as a function of the control voltage, and is created as a piecewise approximation of an ideal dB-linear transfer function. The VCA gain control circuitry is common to both channels of the VCA2612.



FIGURE 3. Swept Attenuator Characteristic.



#### PGA OVERVIEW AND OVERALL DEVICE CHARACTERISTICS

The differential output of the VCA attenuator is then amplified by the PGA circuit block. This post-amplifier is programmed by the same MGS bits that control the VCA attenuator, yielding an overall swept-gain amplifier characteristic in which the VCA • PGA gain varies from 0dB (unity) to a programmable peak gain of 24dB, 27dB, 30dB, 33dB, 36dB, 39dB, 42dB, or 45dB.

The *GAIN vs VCA<sub>CNTL</sub>* curve on page 4 shows the composite gain control characteristic of the entire VCA2612. Setting VCA<sub>CNTL</sub> to 3.0V causes the digital MGS gain control to step in 3dB increments. Setting VCA<sub>CNTL</sub> to 0V causes all the MGS-controlled gain curves to converge at one point. The gain at the convergence point is the LNP gain less 6dB, because the measurement setup looks at only one side of the differential PGA output, resulting in 6dB lower signal amplitude.

#### ADDITIONAL FEATURES—OVERVIEW

Overload protection stages are placed between the attenuator and the PGA, providing a symmetrically clipped output whenever the input becomes large enough to overload the PGA. A comparator senses the overload signal amplitude and substitutes a fixed DC level to prevent undesirable overload recovery effects. As with the previous stages, the VCA is AC-coupled into the PGA. In this case, the coupling time constant varies from  $5\mu s$  at the highest gain (45dB) to  $59\mu s$  at the lowest gain (25dB). The VCA2612 includes a built-in reference, common to both channels, to supply a regulated voltage for critical areas of the circuit. This reduces the susceptibility to power supply variation, ripple, and noise. In addition, separate power supply and ground connections are provided for each channel and for the reference circuitry, further reducing interchannel cross-talk.

Further details regarding the design, operation and use of each circuit block are provided in the following sections.

#### LOW NOISE PREAMPLIFIER (LNP)-DETAIL

The LNP is designed to achieve a low noise figure, especially when employing active termination. Figure 4 is a simplified schematic of the LNP, illustrating the differential input and output capability. The input stage employs low resistance local feedback to achieve stable low noise, low distortion performance with very high input impedance. Normally, low noise circuits exhibit high power consumption due to the large bias currents required in both input and output stages. The LNP uses a patented technique that combines the input and output stages such that they share the same bias current. Transistors Q<sub>4</sub> and Q<sub>5</sub> amplify the signal at the gatesource input of Q<sub>4</sub>, the +IN side of the LNP. The signal is further amplified by the Q1 and Q2 stage, and then by the final Q<sub>3</sub> and R<sub>1</sub> gain stage, which uses the same bias current as the input devices  $Q_4$  and  $Q_5$ . Devices  $Q_6$  through  $Q_{10}$  play the same role for signals on the -IN side.

The differential gain of the LNP is given in Equation (1):

$$Gain = 2 \bullet \left[ \frac{R_L}{R_S} \right]$$
(1)



FIGURE 4. Schematic of the Low Noise Preamplifier (LNP).

where R<sub>L</sub> is the load resistor in the drains of Q<sub>3</sub> and Q<sub>8</sub>, and R<sub>S</sub> is the resistor connected between the sources of the input transistors Q<sub>4</sub> and Q<sub>7</sub>. The connections for various R<sub>S</sub> combinations are brought out to device pins LNPG<sub>S1</sub>, LNPG<sub>S2</sub>, and LNPG<sub>S3</sub> (pins 13-15 for channel A, 22-24 for channel B). These Gain Strap pins allow the user to establish one of four fixed LNP gain options as shown in Table I.

| LNP PIN STRAPPING                                                               | LNP GAIN (dB) |
|---------------------------------------------------------------------------------|---------------|
| LNPG <sub>S1</sub> , LNPG <sub>S2</sub> , LNPG <sub>S3</sub> Connected Together | 25            |
| LNPG <sub>S1</sub> Connected to LNPG <sub>S3</sub>                              | 22            |
| LNPG <sub>S1</sub> Connected to LNPG <sub>S2</sub>                              | 17            |
| All Pins Open                                                                   | 5             |

TABLE I. Pin Strappings of the LNP for Various Gains.

It is also possible to create other gain settings by connecting an external resistor between  $LNPG_{S1}$  on one side, and  $LNPG_{S2}$  and/or  $LNPG_{S3}$  on the other. In that case, the internal resistor values shown in Figure 4 should be combined with the external resistor to calculate the effective value of R<sub>S</sub> for use in Equation (1). The resulting expression for external resistor value is given in Equation (2).

$$R_{EXT} = \frac{2R_{S1}R_L + 2R_{FIX}R_L - Gain \bullet R_{S1}R_{FIX}}{Gain \bullet R_{S1} - 2R_L}$$
(2)

where  $R_{EXT}$  is the externally selected resistor value needed to achieve the desired gain setting,  $R_{S1}$  is the fixed parallel resistor in Figure 4, and  $R_{FIX}$  is the effective fixed value of the remaining internal resistors:  $R_{S2}, R_{S3}$ , or  $(R_{S2} \parallel R_{S3})$  depending on the pin connections.

Note that the best process and temperature stability will be achieved by using the pre-programmed fixed gain options of Table I, since the gain is then set entirely by internal resistor ratios, which are typically accurate to  $\pm 0.5\%$ , and track quite well over process and temperature. When combining external resistors with the internal values to create an effective R<sub>S</sub> value, note that the internal resistors have a typical temperature coefficient of +700ppm/°C and an absolute value tolerance of approximately  $\pm 5\%$ , yielding somewhat less predictable and stable gain settings. With or without external resistors, the board layout should use short Gain Strap connections to minimize parasitic resistance and inductance effects.

The overall noise performance of the VCA2612 will vary as a function of gain. Table II shows the typical input- and output-referred noise densities of the entire VCA2612 for maximum VCA and PGA gain; i.e., VCA<sub>CNTL</sub> set to 3.0V and all MGS bits set to 1. Note that the input-referred noise values include the contribution of a 50 $\Omega$  fixed source impedance, and are therefore somewhat larger than the intrinsic input noise. As the LNP gain is reduced, the noise contribution from the VCA/PGA portion becomes more significant, resulting in higher input-referred noise. However, the output-referred noise, which is indicative of the overall SNR at that gain setting, is reduced.

To preserve the low noise performance of the LNP, the user should take care to minimize resistance in the input lead. A parasitic resistance of only  $10\Omega$  will contribute 0.4nV/ $\sqrt{Hz}$ .

|               | NOISE (nV/√Hz) |                 |  |  |  |  |
|---------------|----------------|-----------------|--|--|--|--|
| LNP GAIN (dB) | Input-Referred | Output-Referred |  |  |  |  |
| 25            | 1.54           | 2260            |  |  |  |  |
| 22            | 1.59           | 1650            |  |  |  |  |
| 17            | 1.82           | 1060            |  |  |  |  |
| 5             | 4.07           | 597             |  |  |  |  |

TABLE II. Noise Performance for MGS = 111 and VCA<sub>CNTL</sub> = 3.0V.

The LNP is capable of generating a  $2V_{PP}$  differential signal. The maximum signal at the LNP input is therefore  $2V_{PP}$  divided by the LNP gain. An input signal greater than this would exceed the linear range of the LNP, an especially important consideration at low LNP gain settings.

#### ACTIVE FEEDBACK WITH THE LNP

One of the key features of the LNP architecture is the ability to employ active-feedback termination to achieve superior noise performance. Active feedback termination achieves a lower noise figure than conventional shunt termination, essentially because no signal current is wasted in the termination resistor itself. Another way to understand this is as follows: Consider first that the input source, at the far end of the signal cable has a cable-matching source resistance of R<sub>s</sub>. Using conventional shunt termination at the LNP input, a second terminating resistor of value R<sub>S</sub> is connected to ground. Therefore, the signal loss is 6dB due to the voltage divider action of the series and shunt R<sub>S</sub> resistors. The effective source resistance has been reduced by the same factor of 2, but the noise contribution has been reduced by only the  $\sqrt{2}$ , only a 3dB reduction. Therefore, the net theoretical SNR degradation is 3dB, assuming a noise-free amplifier input. (In practice, the amplifier noise contribution will degrade both the unterminated and the terminated noise figures, somewhat reducing the distinction between them.)

See Figure 5 for an amplifier using active feedback. This diagram appears very similar to a traditional inverting amplifier. However, the analysis is somewhat different because the gain A in this case is not a very large open-loop op amp gain; rather, it is the relatively low and controlled gain of the LNP itself. Thus, the impedance at the inverting amplifier terminal will be reduced by a finite amount, as given in the familiar relationship of Equation (3):

$$R_{IN} = \frac{R_F}{(1+A)}$$
(3)

where  $R_{\rm F}$  is the feedback resistor (supplied externally between the LNP<sub>IN</sub>P and FB terminals for each channel), A is the user-selected gain of the LNP, and  $R_{\rm IN}$  is the resulting amplifier input impedance with active feedback. In this case, unlike the conventional termination above, both the signal voltage and the  $R_{\rm S}$  noise are attenuated by the same factor





FIGURE 5. Configurations for Active Feedback and Conventional Cable Termination.

of two (6dB) before being re-amplified by the *A* gain setting. This avoids the extra 3dB degradation due to the square-root effect described above, the key advantage of the active termination technique.

As mentioned above, the previous explanation ignored the input noise contribution of the LNP itself. Also, the noise contribution of the feedback resistor must be included for a completely correct analysis. The curves given in Figures 6 and 7 allow the VCA2612 user to compare the achievable noise figure for active and conventional termination methods. The left-most set of data points in each graph give the results for typical  $50\Omega$  cable termination, showing the worst noise figure but also the greatest advantage of the active feedback method.



FIGURE 6. Noise Figure for Active Termination.



FIGURE 7. Noise Figure for Conventional Termination.

A switch, controlled by the  $FBSW_{CNTL}$  signal on pin 45, enables the user to reduce the feedback resistance by adding an additional parallel component, connected between the  $LNP_{IN}P$  and SWFB terminals. The two different values of feedback resistance will result in two different values of active-feedback input resistance. Thus, the activefeedback impedance can be optimized at two different LNP gain settings. The switch is connected at the buffered output of the LNP and has an *ON* resistance of approximately 1 $\Omega$ .

When employing active feedback, the user should be careful to avoid low-frequency instability or overload problems. Figure 8 illustrates the various low-frequency time constants. Referring again to the input resistance calculation of Equation (3), and considering that the gain term *A* falls off below 3.6kHz, it is evident that the effective LNP input impedance will rise below 3.6kHz, with a DC limit of approximately R<sub>F</sub>. To avoid interaction with the feedback pole/zero at low frequencies, and to avoid the higher signal levels resulting from the rising impedance characteristic, it is recommended that the external R<sub>F</sub>C<sub>C</sub> time constant be set to about 5µs.



FIGURE 8. Low Frequency LNP Time Constants.



Achieving the best active feedback architecture is difficult with conventional op amp circuit structures. The overall gain *A* must be negative in order to close the feedback loop, the input impedance must be high to maintain low current noise and good gain accuracy, but the gain ratio must be set with very low value resistors to maintain good voltage noise. Using a two-amplifier configuration (noninverting for high impedance plus inverting for negative feedback reasons) results in excessive phase lag and stability problems when the loop is closed. The VCA2612 uses a patented architecture that achieves these requirements, with the additional benefits of low power dissipation and differential signal handling at both input and output.

For greatest flexibility and lowest noise, the user may wish to shape the frequency response of the LNP. The COMP1 and COMP2 pins for each channel (pins 10 and 11 for channel A, pins 26 and 27 for channel B) correspond to the drains of  $Q_3$  and  $Q_8$  in Figure 4. A capacitor placed between these pins will create a single-pole low-pass response, in which the effective *R* of the *RC* time constant is approximately 186 $\Omega$ .

# COMPENSATION WHEN USING ACTIVE FEEDBACK

The typical open-loop gain versus frequency characteristic for the LNP is shown in Figure 9. The –3dB bandwidth is approximately 180MHz and the phase response is such that when feedback is applied the LNP will exhibit a peaked response or might even oscillate. One method for compensating for this undesirable behavior is to place a compensation capacitor at the input to the LNP, as shown in Figure 10. This method is effective when the desired –3dB bandwidth is much less than the open-loop bandwidth of the LNP. This compensation technique also allows the total compensation capacitor to include any stray or cable capacitance that is



FIGURE 9. Open-Loop Gain Characteristic of LNP.



FIGURE 10. LNP with Compensation Capacitor.

associated with the input connection. Equation 4 relates the bandwidth to the various impedances that are connected to the LNP.

$$BW = \frac{(A+1)R_{I} + R_{F}}{2pC(R_{I})(R_{F})}$$
(4)

#### LNP OUTPUT BUFFER

The differential LNP output is buffered by wideband class AB voltage followers which are designed to drive low impedance loads. This is necessary to maintain LNP gain accuracy, since the VCA input exhibits gain-dependent input impedance. The buffers are also useful when the LNP output is brought out to drive external filters or other signal processing circuitry. Good distortion performance is maintained with buffer loads as low as 135 $\Omega$ . As mentioned previously, the buffer inputs are AC-coupled to the LNP outputs with a 3.6kHz high-pass characteristic, and the DC common-mode level is maintained at the correct V<sub>CM</sub> for compatibility with the VCA input.

#### VOLTAGE-CONTROLLED ATTENUATOR (VCA)-DETAIL

The VCA is designed to have a *dB-linear* attenuation characteristic, i.e. the gain loss in dB is constant for each equal increment of the VCA<sub>CNTL</sub> control voltage. See Figure 11 for a diagram of the VCA. The attenuator is essentially a variable voltage divider consisting of one series input resistor, R<sub>S</sub>, and ten identical shunt FETs, placed in parallel and controlled by sequentially activated clipping amplifiers. Each clipping amplifier can be thought of as a specialized voltage comparator with a soft transfer characteristic and well-controlled output limit voltages. The reference voltages V1 through V10 are equally spaced over the 0V to 3.0V control voltage range. As the control voltage rises through the input range of each clipping amplifier, the amplifier output will rise from 0V (FET completely ON) to  $V_{CM} - V_T$ (FET nearly OFF), where  $V_{CM}$  is the common source voltage and  $V_T$  is the threshold voltage of the FET. As each FET approaches its OFF state and the control voltage continues to rise, the next clipping amplifier/FET combination takes over for the next portion of the piecewise-linear attenuation characteristic. Thus, low control voltages have most of the FETs turned ON, while high control voltages have most turned OFF. Each FET acts to decrease the shunt resistance of the voltage divider formed by R<sub>S</sub> and the parallel FET network.

The attenuator is comprised of two sections, with five parallel clipping amplifier/FET combinations in each. Special reference circuitry is provided so that the  $(V_{CM}-V_T)$  limit voltage will track temperature and IC process variations, minimizing the effects on the attenuator control characteristic.

In addition to the analog VCA<sub>CNTL</sub> gain setting input, the attenuator architecture provides digitally programmable adjustment in eight steps, via the three Maximum Gain Setting (MGS) bits. These adjust the maximum achievable gain







FIGURE 11. Piecewise Approximation to Logarithmic Control Characteristics.

(corresponding to minimum attenuation in the VCA, with VCA<sub>CNTL</sub> = 3.0V) in 3dB increments. This function is accomplished by providing multiple FET sub-elements for each of the Q<sub>1</sub> to Q<sub>10</sub> FET shunt elements shown in Figure 11. In the simplified diagram of Figure 12, each shunt FET is shown as two sub-elements, Q<sub>NA</sub> and Q<sub>NB</sub>. Selector

switches, driven by the MGS bits, activate either or both of the sub-element FETs to adjust the maximum  $R_{ON}$  and thus achieve the stepped attenuation options.

The VCA can be used to process either differential or singleended signals. Fully differential operation will reduce 2ndharmonic distortion by about 10dB for full-scale signals.







FIGURE 12. Programmable Attenuator Section.

Input impedance of the VCA will vary with gain setting, due to the changing resistances of the programmable voltage divider structure. At large attenuation factors (i.e., low gain settings), the impedance will approach the series resistor value of approximately  $135\Omega$ .

As with the LNP stage, the VCA output is AC-coupled into the PGA. This means that the attenuation-dependent DC common-mode voltage will not propagate into the PGA, and so the PGA's DC output level will remain constant.

Finally, note that the VCA<sub>CNTL</sub> input consists of FET gate inputs. This provides very high impedance and ensures that multiple VCA2612 devices may be connected in parallel with no significant loading effects. The nominal voltage range for the VCA<sub>CNTL</sub> input spans from 0V to 3V. Over driving this input ( $\leq$  5V) does not affect the performance.

#### OVERLOAD RECOVERY CIRCUITRY-DETAIL

With a maximum overall gain of 70dB, the VCA2612 is prone to signal overloading. Such a condition may occur in either the LNP or the PGA depending on the various gain and attenuation settings available. The LNP is designed to produce low-distortion outputs as large as 1V<sub>PP</sub> single-ended (2V<sub>PP</sub> differential). Therefore the maximum input signal for linear operation is 2V<sub>PP</sub> divided by the LNP differential gain setting. Clamping circuits in the LNP ensure that larger input amplitudes will exhibit symmetrical clipping and short recovery times. The VCA itself, being basically a voltage divider, is intrinsically free of overload conditions. However, the PGA post-amplifier is vulnerable to sudden overload, particularly at high gain settings. Rapid overload recovery is essential in many signal processing applications such as ultrasound imaging. A special comparator circuit is provided at the PGA input which detects overrange signals (detection level dependent on PGA gain setting). When the signal exceeds the comparator input threshold, the VCA output is blocked and an appropriate fixed DC level is substituted, providing fast and clean overload recovery. The basic architecture is shown in Figure 13. Both high and low overrange conditions are sensed and corrected by this circuit.

Figures 14 and 15 show typical overload recovery waveforms with MGS = 100, for VCA + PGA minimum gain (0dB) and maximum gain (36dB), respectively. LNP gain is set to 25dB in both cases.



FIGURE 13. Overload Protection Circuitry.







FIGURE 15. Overload Recovery Response For Maximum Gain.



#### INPUT OVERLOAD RECOVERY

One of the most important applications for the VCA2612 is processing signals in an ultrasound system. The ultrasound signal flow begins when a large signal is applied to a transducer, which converts electrical energy to acoustic energy. It is not uncommon for the amplitude of the electrical signal that is applied to the transducer to be ±50V or greater. To prevent damage, it is necessary to place a protection circuit between the transducer and the VCA2612, as shown in Figure 16. Care must be taken to prevent any signal from turning the ESD diodes on. Turning on the ESD diodes inside the VCA2612 could cause the input coupling capacitor ( $C_{\rm C}$ ) to charge to the wrong value.



FIGURE 16. VCA2612 Diode Bridge Protection Circuit.

#### PGA POST-AMPLIFIER-DETAIL

Figure 17 shows a simplified circuit diagram of the PGA block. As described previously, the PGA gain is programmed with the same MGS bits which control the VCA maximum attenuation factor. Specifically, the PGA gain at each MGS setting is the inverse (reciprocal) of the maximum VCA attenuation at that setting. Therefore, the VCA + PGA overall gain will always be 0dB (unity) when the analog VCA<sub>CNTL</sub> input is set to 0V (= maximum attenuation). For VCA<sub>CNTL</sub> = 3V (no attenuation), the VCA + PGA gain will be controlled by the programmed PGA gain (24dB to 45dB in 3dB steps).

For clarity, the gain and attenuation factors are detailed in Table III.

| MGS<br>SETTING | ATTENUATOR GAIN<br>VCA <sub>CNTL</sub> = 0V to 3V | DIFFERENTIAL<br>PGA GAIN | ATTENUATOR +<br>DIFF. PGA GAIN |
|----------------|---------------------------------------------------|--------------------------|--------------------------------|
| 000            | -24dB to 0dB                                      | 24dB                     | 0dB to 24dB                    |
| 001            | -27dB to 0dB                                      | 27dB                     | 0dB to 27dB                    |
| 010            | -30dB to 0dB                                      | 30dB                     | 0dB to 30dB                    |
| 011            | -33dB to 0dB                                      | 33dB                     | 0dB to 33dB                    |
| 100            | -36dB to 0dB                                      | 36dB                     | 0dB to 36dB                    |
| 101            | -39dB to 0dB                                      | 39dB                     | 0dB to 39dB                    |
| 110            | -42dB to 0dB                                      | 42dB                     | 0dB to 42dB                    |
| 111            | -45dB to 0dB                                      | 45dB                     | 0dB to 45dB                    |

TABLE III. MGS Settings.

The PGA architecture consists of a differential, programmable-gain voltage to current converter stage followed by transimpedance amplifiers to create and buffer each side of the differential output. The circuitry associated with the voltage to current converter is similar to that previously described for the LNP, with the addition of eight selectable PGA gain-setting resistor combinations (controlled by the MGS bits) in place of the fixed resistor network used in the LNP. Low input noise is also a requirement of the PGA design due to the large amount of signal attenuation which can be inserted between the LNP and the PGA. At minimum VCA attenuation (used for small input signals) the LNP noise dominates; at maximum VCA attenuation (large input signals) the PGA noise dominates. Note that if the PGA output is used single-ended, the apparent gain will be 6dB lower.



FIGURE 17. Simplified Block Diagram of the PGA Section Within the VCA2612.





6-Feb-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan           | Lead/Ball Finish | MSL Peak Temp              | Op Temp (°C) | Device Marking    | Samples |
|------------------|--------|--------------|---------|------|---------|--------------------|------------------|----------------------------|--------------|-------------------|---------|
| VCA2612Y/250     | ACTIVE | TQFP         | PFB     | 48   | 250     | (2)<br>Green (RoHS | (6)<br>NIPDAU    | (3)<br>Level-2-260C-1 YEAR | -40 to 85    | (4/5)<br>VCA2612Y | Samalar |
|                  |        |              |         |      |         | & no Sb/Br)        |                  |                            |              |                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All | dimensions | are | nominal |  |
|------|------------|-----|---------|--|
|------|------------|-----|---------|--|

| Device       | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|------|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| VCA2612Y/250 | TQFP            | PFB                | 48   | 250 | 330.0                    | 16.4                     | 9.6        | 9.6        | 1.5        | 12.0       | 16.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

### PACKAGE MATERIALS INFORMATION

21-May-2014



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| VCA2612Y/250 | TQFP         | PFB             | 48   | 250 | 336.6       | 336.6      | 31.8        |

### **MECHANICAL DATA**

MTQF019A - JANUARY 1995 - REVISED JANUARY 1998

#### PFB (S-PQFP-G48)

PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-026



PFB (S-PQFP-G48)



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated