

# STSPIN32F0251, STSPIN32F0252

# 250 V three-phase controller with MCU



## Features

- Three-phase gate drivers
  - High voltage rail up to 250 V
  - Driver current capability: STSPIN32F0251: 200/350 mA source/sink current STSPIN32F0252: 1/0.85 A source/sink current
  - dV/dt transient immunity ±50 V/ns
  - Gate driving voltage range from 9V to 20V
- 32-bit ARM<sup>®</sup> Cortex<sup>®</sup>-M0 core:
  - Up to 48 MHz clock frequency
  - 4-Kbyte SRAM with HW parity
  - 32-Kbyte Flash memory with option bytes used for write/readout protection
- 21 general-purpose I/O ports (GPIO)
- 6 general-purpose timers
- 12-bit ADC converter (up to 10 channels)
- I<sup>2</sup>C, USART and SPI interfaces
- Matched propagation delay for all channels
- Integrated bootstrap diodes
- Comparator for fast over current protection
- UVLO, Interlocking and deadtime functions
- Smart shutdown (smartSD) function
- Standby mode for low power consumption
- On-chip debug support via SWD

This is information on a product in full production.

• Extended temperature range: -40 to +125 °C

# Datasheet - production data

## **Applications**

- Battery operated and 110 Vac supplied power and garden tools
- Industrial fans and pumps
- Home appliances
- Industrial and home automation

# Description

The STSPIN32F025x system-in-package is an extremely integrated solution for driving three-phase applications, helping designers to reduce PCB area and overall bill-of-material.

It embeds an STM32F031x6x7 featuring an ARM<sup>®</sup> 32-bit Cortex<sup>®</sup>-M0 CPU and a 250 V triple half-bridge gate driver, able to drive N-channel power MOSFETs or IGBTs.

A comparator featuring advanced smartSD function is integrated, ensuring fast and effective protection against overload and overcurrent.

The high-voltage bootstrap diodes are also integrated, as well as anti cross-conduction, deadtime and UVLO protection on both the lower and upper driving sections, which prevents the power switches from operating in low efficiency or dangerous conditions. Matched delays between low and high-side sections guarantee no cycle distortion.

The integrated MCU allows performing FOC, 6-step sensorless and other advanced driving algorithms including the speed control loop.



DS13048 Rev 2

1/29

# Contents

| 1 | Bloc               | k diagra  | am                               | 3 |
|---|--------------------|-----------|----------------------------------|---|
| 2 | Pin o              | descript  | tion and connection diagram4     | 1 |
| 3 | <b>Elec</b><br>3.1 |           | ata                              |   |
|   | 3.2                |           | al data                          |   |
|   | 3.3                |           | nmended operating conditions     |   |
| 4 | Elec               | trical cł | haracteristics                   | ) |
| 5 | Devi               | ce desc   | cription                         | 5 |
|   | 5.1                | Gate d    | ۲river                           | 3 |
|   |                    | 5.1.1     | Inputs and outputs               | 3 |
|   |                    | 5.1.2     | Deadtime                         | 3 |
|   |                    | 5.1.3     | VCC UVLO protection              | 7 |
|   |                    | 5.1.4     | V <sub>BO</sub> UVLO protection  | 3 |
|   |                    | 5.1.5     | Comparator and Smart shutdown19  | 9 |
|   | 5.2                | Microc    | controller unit                  | 1 |
|   |                    | 5.2.1     | Memories and boot mode22         | 2 |
|   |                    | 5.2.2     | Power management                 | 2 |
|   |                    | 5.2.3     | High-speed external clock source | 3 |
|   | 5.3                | Advan     | ced-control timer (TIM1)         | 1 |
| 6 | Pack               | kage inf  | ormation                         | 5 |
|   | 6.1                | TQFP      | 10x10 64L package information 25 | 5 |
|   | 6.2                | Sugge     | ested land pattern               | 7 |
| 7 | Orde               | ering inf | formation                        | 3 |
| 8 | Revi               | sion his  | story                            | 3 |



# 1 Block diagram



Figure 1. STSPIN32F025x SiP block diagram



# 2 Pin description and connection diagram





| Name          | Abbreviation                           | Definition                                                                                        |
|---------------|----------------------------------------|---------------------------------------------------------------------------------------------------|
| Pin name      |                                        | ecified in brackets below the pin name, the pin function<br>et is the same as the actual pin name |
|               | AO                                     | Gate Driver Analog Output                                                                         |
|               | Р                                      | Gate Driver Supply \ GND pin                                                                      |
| Pin type      | S                                      | Supply pin                                                                                        |
|               | I                                      | Input-only pin                                                                                    |
|               | I/O                                    | Input / output pin                                                                                |
|               | FT                                     | 5 V-tolerant I/O                                                                                  |
|               | FTf                                    | 5 V-tolerant I/O, FM+ capable                                                                     |
|               | ТТа                                    | 3.3 V-tolerant I/O directly connected to ADC                                                      |
| I/O structure | TC                                     | Standard 3.3V I/O                                                                                 |
|               | В                                      | Dedicated BOOT0 pin                                                                               |
|               | RST                                    | Bidirectional reset pin with embedded weak pull-up resistor                                       |
| Notes         | Unless otherwise sp<br>and after reset | ecified by a note, all I/Os are set as floating inputs during                                     |
|               | Alternate functions                    | Functions selected through GPIOx_AFR registers                                                    |
| Pin functions | Additional functions                   | Functions directly selected/enabled through peripheral registers                                  |

| Table 1. | Legend/abbreviati | ons used in | the pin | description | table |
|----------|-------------------|-------------|---------|-------------|-------|
|          |                   |             |         |             |       |

| Ν. | Name | Туре      | Function                 |
|----|------|-----------|--------------------------|
| 1  | PB8  | I/O - FTf | MCU PB8                  |
| 2  | VSS  | Supply    | MCU digital ground       |
| 3  | VDD  | Supply    | MCU digital power supply |
| 4  | PC13 | I/O - TC  | MCU PC13                 |
| 5  | PC14 | I/O - TC  | MCU PC14                 |
| 6  | PC15 | I/O - TC  | MCU PC15                 |
| 7  | PF0  | I/O - FT  | MCU PF0                  |
| 8  | PF1  | I/O - FT  | MCU PF1                  |
| 9  | NRST | I/O - RST | MCU Reset pin            |
| 10 | VSSA | Supply    | MCU analog ground        |
| 11 | VDDA | Supply    | MCU analog power supply  |
| 12 | PA0  | I/O - TTa | MCU PA0                  |
| 13 | PA1  | I/O - TTa | MCU PA1                  |

#### Table 2. Pin description

Т



٦

| N. | Name                | Туре             | Function                                    |
|----|---------------------|------------------|---------------------------------------------|
| 14 | PA2                 | I/O - TTa        | MCU PA2                                     |
| 15 | PA3                 | I/O - TTa        | MCU PA3                                     |
| 16 | PA4                 | I/O - TTa        | MCU PA4                                     |
| 17 | PA5                 | I/O - TTa        | MCU PA5                                     |
| 18 | PA6                 | I/O - TTa        | MCU PA6                                     |
| 19 | PA7                 | I/O - TTa        | MCU PA7                                     |
| 20 | PB0                 | I/O - TTa        | MCU PB0                                     |
| 21 | PB1                 | I/O - TTa        | MCU PB1                                     |
| 22 | VDD                 | Supply           | MCU digital power supply                    |
| 23 | VSS                 | Supply           | MCU digital ground                          |
| 24 | OD                  | Analog OD Output | Open Drain comparator output                |
| 25 | CIN                 | Analog Input     | Comparator positive input                   |
| 26 | SGND                | Power            | Driver signal ground                        |
| 27 | PGND                | Power            | Driver power ground                         |
| 28 | LVG1 <sup>(1)</sup> | Analog Out       | Phase 1 low-side driver output              |
| 29 | LVG2                | Analog Out       | Phase 2 low-side driver output              |
| 30 | LVG3                | Analog Out       | Phase 3 low-side driver output              |
| 31 | RES4                | Reserved         | Pin must be left floating                   |
| 33 | OUT1                | Power            | Phase 1 high-side (floating) common voltage |
| 34 | HVG1 <sup>(1)</sup> | Analog Out       | Phase 1 high-side driver output             |
| 35 | BOOT1               | Power            | Phase 1 bootstrap supply voltage            |
| 40 | OUT2                | Power            | Phase 2 high-side (floating) common voltage |
| 41 | HVG2 <sup>(1)</sup> | Analog Out       | Phase 2 high-side driver output             |
| 42 | BOOT2               | Power            | Phase 2 bootstrap supply voltage            |
| 46 | OUT3                | Power            | Phase 3 high-side (floating) common voltage |
| 47 | HVG3 <sup>(1)</sup> | Analog Out       | Phase 3 high-side driver output             |
| 48 | BOOT3               | Power            | Phase 3 bootstrap supply voltage            |
| 50 | RES5                | Reserved         | Pin must be left floating                   |
| 51 | VCC                 | Power            | Driver low-side and logic supply voltage    |
| 52 | RES1                | Reserved         | Pin must be left floating                   |
| 53 | RES2                | Reserved         | Pin must be left floating                   |
| 54 | RES3                | Reserved         | Pin must be left floating                   |
| 55 | PA12                | I/O - FT         | MCU PA12                                    |

Table 2. Pin description (continued)



| Ν.                                       | Name  | Туре      | Function                             |  |  |  |
|------------------------------------------|-------|-----------|--------------------------------------|--|--|--|
| 56                                       | PA13  | I/O - FT  | MCU PA13/SWDIO (System debug data)   |  |  |  |
| 57                                       | PA14  | I/O - FT  | MCU PA14/SWDCLK (System debug clock) |  |  |  |
| 58                                       | PA15  | I/O - FT  | MCU PA15                             |  |  |  |
| 59                                       | PB3   | I/O - FT  | MCU PB3                              |  |  |  |
| 60                                       | PB4   | I/O - FT  | MCU PB4                              |  |  |  |
| 61                                       | PB5   | I/O - FT  | MCU PB5                              |  |  |  |
| 62                                       | PB6   | I/O - FTf | MCU PB6                              |  |  |  |
| 63                                       | PB7   | I/O - FTf | MCU PB7                              |  |  |  |
| 64                                       | BOOT0 | I - B     | Boot memory selection                |  |  |  |
| 32, 36, 37, 38,<br>39, 43, 44, 45,<br>49 | NC    |           | Not Connected                        |  |  |  |

#### Table 2. Pin description (continued)

 The circuit guarantees less than 1 V on the LVG and HVG pins (at I<sub>sink</sub> = 10 mA), with VCC > 3 V. This allows omitting the "bleeder" resistor connected between the gate and the source of the external MOSFETs normally used to hold the pin low. When the EN is set low, gate driver outputs are forced low and assure low impedance.

| MCU pad | Туре      | Controller pad | Function                             |
|---------|-----------|----------------|--------------------------------------|
| PB12    | I/O - FT  | FAULT          | Gate Driver Fault output             |
| PB13    | I/O - FT  | LIN1           | Gate Driver Low-Side input driver 1  |
| PB14    | I/O - FT  | LIN2           | Gate Driver Low-Side input driver 2  |
| PB15    | I/O - FT  | LIN3           | Gate Driver Low-Side input driver 3  |
| PA8     | I/O - FT  | HIN1           | Gate Driver High-Side input driver 1 |
| PA9     | I/O - FTf | HIN2           | Gate Driver High-Side input driver 2 |
| PA10    | I/O - FTf | HIN3           | Gate Driver High-Side input driver 3 |
| PA11    | I/O - FT  | EN             | Gate Driver shutdown input           |

Table 3. STSPIN32F025x MCU-Driver internal connections

*Note:* Each unused GPIO inside the SiP should be configured in OUTPUT mode low level after startup by software.



# 3 Electrical data

## 3.1 Absolute maximum ratings

| Symbol                         | Parameter                      | Test condition              | Min.                    | Max.                    | Unit |
|--------------------------------|--------------------------------|-----------------------------|-------------------------|-------------------------|------|
| VCC                            | Power supply voltage           |                             | -0.3                    | 21                      | V    |
| V <sub>PGND</sub>              | Low-side driver ground         |                             | VCC - 21                | VCC + 0.3               | V    |
| V <sub>PS</sub> <sup>(2)</sup> | Low-side driver ground         |                             | -21                     | 21                      | V    |
| V <sub>OUT</sub>               | Output voltage                 |                             | V <sub>BOOT</sub> - 21  | V <sub>BOOT</sub> + 0.3 | V    |
| V <sub>BOOT</sub>              | Bootstrap voltage              |                             | -0.3                    | 270                     | V    |
| V <sub>HVG</sub>               | High-side gate output voltage  |                             | V <sub>OUT</sub> - 0.3  | V <sub>BOOT</sub> + 0.3 | V    |
| V <sub>LVG</sub>               | Low-side gate output voltage   |                             | V <sub>PGND</sub> - 0.3 | VCC + 0.3               | V    |
| V <sub>CIN</sub>               | Comparator input voltage       |                             | -0.3                    | 20                      | V    |
| V <sub>OD</sub>                | Open-drain voltage (OD, FAULT) |                             | -0.3                    | 21                      | V    |
| dV <sub>OUT</sub> /dt          | Common mode transient Immunity |                             |                         | 50                      | V/ns |
| <i>\</i> /                     | MCU logic input voltage        | TTa type <sup>(3)</sup>     | -0.3                    | 4                       | V    |
| V <sub>IO</sub>                | Logic input voltage            | FT, FTf type <sup>(3)</sup> | -0.3                    | VDD + 4 <sup>(4)</sup>  | V    |
| I <sub>IO</sub>                | MCU I/O output current         | (3)                         | -25                     | 25                      | mA   |
| ΣI <sub>IO</sub>               | MCU I/O total output current   | (3)                         | -80                     | 80                      | mA   |
| VDD                            | MCU digital supply voltage     | (3)                         | -0.3                    | 4                       | V    |
| VDDA                           | MCU analog supply voltage      | (3)                         | -0.3                    | 4                       | V    |
| T <sub>stg</sub>               | Storage temperature            |                             | -50                     | 150                     | °C   |
| TJ                             | Junction temperature           |                             | -40                     | 150                     | °C   |
| P <sub>TOT</sub>               | Total power dissipation        |                             |                         | 4.5                     | W    |
| ESD                            | Human Body Model               |                             | 2                       | (5)                     | kV   |

### Table 4. Absolute maximum ratings<sup>(1)</sup>

1. Each voltage referred to SGND unless otherwise specified.

2.  $V_{PS} = V_{PGND} - V_{SGND}$ 

3. For details see Table 15 and 16 in the STM32F031x6x7 datasheet.

4. Valid only if the internal pull-up/pull-down resistors are disabled. If the internal pull-up or pull-down resistor is enabled, the maximum limit is 4 V.

5. Pins 33 to 48 have HBM ESD rating 1C conforming to ANSI/ESDA/JEDEC JS-001-2014.



## 3.2 Thermal data

|                     | Table 5. Thermal data                                 |       |      |
|---------------------|-------------------------------------------------------|-------|------|
| Symbol              | Parameter                                             | Value | Unit |
| R <sub>th(JA)</sub> | Thermal resistance junction to ambient <sup>(1)</sup> | 27.6  | °C/W |

1. JEDEC 2s2p PCB in still air.

# **3.3** Recommended operating conditions

| Symbol                         | Parameter                                   | Test Condition                 | Min.                                  | Тур. | Max. | Unit |
|--------------------------------|---------------------------------------------|--------------------------------|---------------------------------------|------|------|------|
| VCC                            | Power supply voltage                        |                                | (V <sub>CCthON</sub> ) <sub>MAX</sub> |      | 20   | V    |
| V <sub>LS</sub> <sup>(1)</sup> | Low-side driver supply voltage              |                                | 4                                     |      | 20   | V    |
| V <sub>PS</sub> <sup>(2)</sup> | Low-side driver ground                      |                                | -5                                    |      | 5    | V    |
| V <sub>BO</sub> <sup>(3)</sup> | Floating supply voltage                     |                                | (V <sub>BOthON</sub> ) <sub>MAX</sub> |      | 20   | V    |
| V <sub>CIN</sub>               | Comparator input voltage                    |                                | 0                                     |      | 15   | V    |
| V <sub>OUT</sub>               | DC Output voltage                           |                                | -10 <sup>(4)</sup>                    |      | 230  | V    |
| F <sub>SW</sub>                | Maximum switching frequency <sup>(5)</sup>  |                                |                                       |      | 800  | kHz  |
| VDD                            | Standard MCU<br>operating voltage           |                                | 3.0                                   | 3.3  | 3.6  | V    |
| VDDA                           | MCU analog operating voltage (ADC not used) | Must have a potential          | VDD                                   |      | 3.6  | V    |
| VUUA                           | MCU analog operating voltage (ADC used)     | equal to or higher than<br>VDD | VDD                                   |      | 3.6  | V    |
| Тј                             | Operating junction temperature              |                                | -40                                   |      | 125  | °C   |

#### Table 6. Recommended operating conditions

1.  $V_{LS} = VCC - V_{PGND}$ 

2.  $V_{PS} = V_{PGND} - V_{SGND}$ 

3.  $V_{BO} = V_{BOOT} - V_{OUT}$ 

4. LVG off. VCC = 9 V. Logic is operational if  $V_{BOOT}$  > 5 V.

5. Actual maximum  $\mathrm{F}_{\mathrm{SW}}$  depends on power dissipation.



# 4 Electrical characteristics

(VCC=15 V; VDD=3.3 V; PGND = SGND;  $T_J$  = +25 °C, unless otherwise specified.)

| Symbol                          | Parameter                                                    | Test Condition                                                  | Min.                | Тур. | Max.                | Unit |
|---------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------|---------------------|------|---------------------|------|
| Power supply                    | y and standby mode                                           |                                                                 |                     |      | !                   | 1    |
| IQCCU                           | VCC undervoltage<br>quiescent supply<br>current              | VCC = 7 V;<br>EN = 5 V; CIN = SGND                              |                     | 430  | 744                 | μA   |
| I <sub>QCC</sub>                | VCC quiescent supply current                                 | EN = 5 V; CIN = SGND<br>LVG & HVG: OFF                          |                     | 950  | 1450                | μA   |
| VCC <sub>thON</sub>             | VCC UVLO turn-on threshold                                   |                                                                 | 8                   | 8.5  | 9                   | V    |
| VCC <sub>thOFF</sub>            | VCC UVLO turn-off threshold                                  |                                                                 | 7.5                 | 8    | 8.5                 | V    |
| VCC <sub>hys</sub>              | VCC UVLO<br>threshold hysteresis                             |                                                                 | 0.4                 | 0.5  | 0.6                 | V    |
| ı (1)                           | VDD current<br>consumption<br>(Supply current in             | VDD = 3.6 V<br>HSE bypass, PLL off<br>f <sub>HCLK</sub> = 1 MHz |                     | 0.8  |                     | – mA |
| Run mode, of executing from     | Run mode, code<br>executing from<br>Flash memory)            | VDD = 3.6 V<br>HSI clock, PLL on<br>f <sub>HCLK</sub> = 48 MHz  |                     | 18.9 |                     |      |
|                                 | VDDA current                                                 | VDD = 3.6 V<br>HSE bypass, PLL off<br>f <sub>HCLK</sub> = 1 MHz |                     | 2.0  |                     | - μΑ |
| I <sub>DDA</sub> <sup>(1)</sup> | consumption                                                  | VDD = 3.6 V<br>HSI clock, PLL on<br>f <sub>HCLK</sub> = 48 MHz  |                     | 220  |                     |      |
| V <sub>POR</sub>                | VDD Power on reset threshold                                 | Rising edge                                                     | 1.84 <sup>(2)</sup> | 1.92 | 2.00                | V    |
| V <sub>PDR</sub>                | VDD Power down reset threshold                               | Falling edge                                                    | 1.80                | 1.88 | 1.96 <sup>(2)</sup> | V    |
| V <sub>PDRhyst</sub>            | VDD PDR<br>hysteresis                                        |                                                                 |                     | 40   |                     | mV   |
| High-side floa                  | ating section supply <sup>(3)</sup>                          |                                                                 |                     |      |                     |      |
| I <sub>QBOU</sub>               | V <sub>BO</sub> under-voltage<br>quiescent supply<br>current | VCC = VBO = 6.5 V;<br>EN = 5 V; CIN = SGND                      |                     | 25   | 62                  | μA   |
| I <sub>QBO</sub>                | V <sub>BO</sub> quiescent supply current                     | VBO = 15 V<br>EN = 5 V; CIN = SGND<br>LVG OFF; HVG = ON         |                     | 84   | 150                 | μA   |

#### **Table 7. Electrical characteristics**

10/29



| Symbol               | Parameter                                 | Test Co                               | ndition          | Min. | Тур. | Max. | Unit |
|----------------------|-------------------------------------------|---------------------------------------|------------------|------|------|------|------|
| V <sub>BOthON</sub>  | V <sub>BO</sub> UVLO turn-on threshold    |                                       |                  | 7.5  | 8    | 8.5  | V    |
| V <sub>BOthOff</sub> | V <sub>BO</sub> UVLO turn-off threshold   |                                       |                  | 7    | 7.5  | 8    | V    |
| V <sub>BOhys</sub>   | V <sub>BO</sub> UVLO threshold hysteresis |                                       |                  | 0.4  | 0.5  | 0.6  | V    |
| I <sub>LK</sub>      | High voltage<br>leakage current           | BOOT = HVG = OUT                      | = 270 V          |      |      | 15   | μA   |
| P                    | Bootstrap diode on                        | T <sub>J</sub> = 25 °C                | LVG ON           |      | 215  | 240  | - Ω  |
| R <sub>Dboot</sub>   | resistance                                | 1 ] = 23 0                            | LVG OFF          |      | 215  | 250  |      |
| Output drivin        | g buffers                                 |                                       |                  |      |      |      |      |
|                      | Source peak current                       |                                       |                  |      |      |      |      |
| I <sub>SO</sub>      | STSPIN32F0251                             | T <sub>J</sub> = 25 °C                |                  | 160  | 200  | 300  | mA   |
|                      | 313FIN32F0231                             | Full temperature range <sup>(3)</sup> |                  | 130  |      | 350  | mA   |
|                      | STSPIN32F0252                             | T <sub>J</sub> = 25 °C                |                  | 0.88 | 1.0  | 1.33 | A    |
|                      | 515PIN32F0252                             | Full temperature rang                 | e <sup>(3)</sup> | 0.72 |      | 1.48 | A    |
|                      | Sink peak current                         |                                       |                  |      |      |      |      |
|                      |                                           | T <sub>J</sub> = 25 °C                |                  | 230  | 350  | 430  | mA   |
| I <sub>SI</sub>      | STSPIN32F0251                             | Full temperature rang                 | e <sup>(3)</sup> | 200  |      | 500  | mA   |
|                      |                                           | T <sub>J</sub> = 25 °C                |                  | 0.71 | 0.85 | 1.02 | A    |
|                      | STSPIN32F0252                             | Full temperature range <sup>(3)</sup> |                  | 0.51 |      | 1.15 | A    |
|                      | Source R <sub>DSon</sub>                  | I = 10mA                              |                  |      |      |      |      |
|                      |                                           | T <sub>J</sub> = 25 °C                |                  | 24   | 35   | 46   | Ω    |
| R <sub>DSonON</sub>  | STSPIN32F0251                             | Full temperature range <sup>(3)</sup> |                  | 20   |      | 56   | Ω    |
|                      |                                           | T <sub>J</sub> = 25 °C                |                  | 5    | 6.4  | 7.6  | Ω    |
|                      | STSPIN32F0252                             | Full temperature rang                 | e <sup>(3)</sup> | 4.2  |      | 10.3 | Ω    |
|                      | Sink R <sub>DSon</sub>                    | I = 10mA                              |                  |      |      |      |      |
|                      |                                           | T <sub>J</sub> = 25 °C                |                  | 11   | 16   | 21   | Ω    |
| R <sub>DSonOFF</sub> | STSPIN32F0251                             | Full temperature rang                 | e <sup>(3)</sup> | 8    |      | 27   | Ω    |
|                      |                                           | T <sub>J</sub> = 25 °C                |                  | 5.5  | 6.7  | 8    | Ω    |
| SI<br>RDSonON        | STSPIN32F0252                             | Full temperature rang                 | e <sup>(3)</sup> | 4.5  |      | 11.2 | Ω    |

 Table 7. Electrical characteristics (continued)



|                       | Та                                   | able 7. Electrical characteristics (con                      | tinued)                   |      | · · · · ·              |      |  |
|-----------------------|--------------------------------------|--------------------------------------------------------------|---------------------------|------|------------------------|------|--|
| Symbol                | Parameter                            | Test Condition                                               | Min.                      | Тур. | Max.                   | Unit |  |
| Logic Inputs          | ·                                    |                                                              | •                         |      | <u>.</u>               |      |  |
| V                     | Low level logic<br>threshold voltage | TTa type <sup>(4)</sup>                                      |                           |      | 0.3·VDD<br>+<br>0.07   | V    |  |
| V <sub>il</sub>       |                                      | FT, FTf type <sup>(4)</sup>                                  |                           |      | 0.475<br>·VDD -<br>0.2 | V    |  |
|                       | High level logic                     | TTa type <sup>(4)</sup>                                      | 0.45<br>·VDDIOx<br>+0.398 |      |                        | V    |  |
| V <sub>ih</sub>       | threshold voltage                    | FT, FTf type <sup>(4)</sup>                                  | 0.5<br>·VDDIOx<br>+0.2    |      |                        | V    |  |
| V.                    | Schmitt trigger                      | TTa type <sup>(4)</sup>                                      | 200                       |      |                        | mV   |  |
| V <sub>hyst</sub>     | hysteresis                           | FT, FTf type <sup>(4)</sup>                                  | 100                       |      |                        | mV   |  |
|                       | Input leakage<br>current             | TC, FT and FTf I/O TTa in digital mode<br>VSS ≤ VIN ≤ VDDIOx |                           |      | ± 0.1                  |      |  |
| I <sub>lkg</sub>      |                                      | TTa in digital mode<br>VDDIOx ≤ VIN ≤ VDDA                   |                           |      | 1                      |      |  |
|                       |                                      | TTa in analog mode<br>VSS ≤ VIN ≤ VDDA                       |                           |      | ± 0.1                  | μA   |  |
|                       |                                      | FT and FTf I/O<br>VDDIOx ≤ VIN ≤ 5 V                         |                           |      | 10                     | 1    |  |
| V <sub>SSDlh</sub>    | SmartSD restart threshold            | 3.5 3.8 4.                                                   |                           | 4.3  | V                      |      |  |
| V <sub>SSDI</sub>     | SmartSD unlatch threshold            |                                                              |                           | 0.56 | 0.75                   | V    |  |
| Sense Comp            | arator and FAULT <sup>(5)</sup>      |                                                              |                           |      |                        |      |  |
| V <sub>REF</sub>      | Internal voltage reference           | 410 460 5                                                    |                           | 510  | mV                     |      |  |
| CIN <sub>hyst</sub>   | Comparator input hysteresis          | 40 70                                                        |                           |      | mV                     |      |  |
| CIN <sub>PD</sub>     | Comparator input pull-down current   | V <sub>CIN</sub> = 1 V 7 10 13                               |                           | 13   | μA                     |      |  |
| I <sub>OD</sub>       | OD internal current source           |                                                              | 2.5                       | 5    | 7.5                    | μA   |  |
| R <sub>ON_OD</sub>    | OD On resistance                     | I <sub>OD</sub> = 16 mA                                      | 19                        | 25   | 36                     | Ω    |  |
| I <sub>SAT_OD</sub>   | OD saturation current                | V <sub>OD</sub> = 5 V 95                                     |                           |      | mA                     |      |  |
| V <sub>FLOAT_OD</sub> | OD floating voltage level            | OD connected only to an external capacitance                 | 4.2                       | 4.8  | 5.2                    | V    |  |

## Table 7. Electrical characteristics (continued)



| Symbol              | Parameter                                                                | Test Condition                                                                    | Min. | Тур. | Max. | Unit |
|---------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------|------|------|------|
| I <sub>OL_OD</sub>  | OD low level sink current                                                | V <sub>OD</sub> = 400 mV                                                          | 11   | 16   | 21   | mA   |
| R <sub>ON_F</sub>   | FAULT On resistance                                                      | I <sub>FAULT</sub> = 8 mA                                                         |      | 50   | 100  |      |
| I <sub>OL_F</sub>   | FAULT low level sink current                                             | V <sub>FAULT</sub> = 400 mV                                                       | 4    | 8    | 12   | mA   |
| t <sub>OD</sub>     | Comparator<br>propagation delay                                          | Rpu = 1 k $\Omega$ to 5 V;<br>0 to 3.3 V voltage step on CIN<br>50% CIN to 90% OD |      | 350  | 500  | ns   |
| t <sub>CIN-F</sub>  | Comparator<br>triggering to FAULT                                        | 0 to 3.3 V voltage step on CIN;<br>50% CIN to 90% FAULT                           |      | 350  | 500  | ns   |
| t <sub>CINoff</sub> | Comparator<br>triggering to<br>high/low-side driver<br>propagation delay | 0 to 3.3 V voltage step on CIN 50% CIN to<br>90% LVG/HVG                          |      | 360  | 510  | ns   |
| t <sub>FCIN</sub>   | Comparator input filter time                                             |                                                                                   | 200  | 300  | 400  | ns   |
| SR                  | Slew rate                                                                | CL = 1 nF;<br>Rpu = 1 kΩ to 5 V;<br>90% to 10% OD                                 | 4    | 7.7  | 10.3 | V/µs |
| Driver dynam        | nic characteristics                                                      |                                                                                   |      |      |      |      |
| t <sub>on</sub>     | High/Low-side driver<br>turn-on propagation<br>delay                     | OUT = 0 V                                                                         | 45   | 85   | 120  | ns   |
| t <sub>off</sub>    | High/Low-side driver<br>turn-off propagation<br>delay                    | BOOT = VCC<br>CL = 10 nF<br>Vin = 0 to 3.3 V                                      | 45   | 85   | 120  | ns   |
| t <sub>EN</sub>     | Enable to high/low-<br>side driver<br>propagation delay                  | See Figure 3                                                                      | 245  | 345  | 520  | ns   |
|                     | Rise time                                                                | CL= 1 nF                                                                          |      | 1    |      |      |
| t <sub>r</sub>      | STSPIN32F0251                                                            |                                                                                   |      | 120  |      | nc   |
|                     | STSPIN32F0252                                                            |                                                                                   |      | 19   |      | – ns |
|                     | Fall time                                                                | CL= 1 nF                                                                          |      |      |      |      |
| t <sub>f</sub>      | STSPIN32F0251                                                            |                                                                                   |      | 50   |      | nc   |
|                     | STSPIN32F0252                                                            |                                                                                   |      | 17   |      | ns   |
| МТ                  | Delay matching<br>high/low-side turn-<br>on/off <sup>(6)</sup>           |                                                                                   |      | 0    | 30   | ns   |
| DT                  | Deadtime                                                                 | CL= 1 nF                                                                          | 200  | 300  | 400  | ns   |
| MDT                 | Matching<br>deadtime <sup>(7)</sup>                                      | CL= 1 nF                                                                          |      | 0    | 50   | ns   |

| Table 7. | Electrical | characteristics | (continued) |
|----------|------------|-----------------|-------------|
| 10010 11 |            |                 | (001111000) |



#### **Electrical characteristics**

- 1. The current consumption depends on the firmware loaded in the microcontroller. See STM32F031x6x7 datasheet.
- 2. Data based on characterization results, not tested in production.
- 3. Values provided by characterization, not tested.
- 4. Data based on design simulation only. Not tested in production.
- 5. Comparator is disabled when VCC is in UVLO condition.
- 6. MT = max. ( $|t_{on}(LVG) t_{off}(LVG)|$ ,  $|t_{on}(HVG) t_{off}(HVG)|$ ,  $|t_{off}(LVG) t_{on}(HVG)|$ ,  $|t_{off}(HVG) t_{on}(LVG)|$ )
- 7. MDT = | DTLH DTHL |, refer to Figure 3.



#### Figure 3. Propagation delay timing definition





Figure 4. Deadtime timing definitions







# 5 Device description

The STSPIN32F025x is a system-in-package providing an integrated solution suitable for driving high-voltage 3-phase applications.

## 5.1 Gate driver

The STSPIN32F025x integrates a triple half-bridge gate driver able to drive N-channel power MOSFETs or IGBTs. The high-side section is supplied by a bootstrapped voltage technique with integrated bootstrap diode.

All the inputs lines are connected to a pull-down resistor with typical value of 60 kΩ.

The high- and low-side outputs of same half-bridge cannot be simultaneously driven high thanks to an integrated interlocking function.

### 5.1.1 Inputs and outputs

The device is controlled through the following logic inputs:

- EN: enable input, active high;
- LIN: low-side driver inputs, active low;
- HIN: high-side driver inputs, active low.

|              | Input pins |     |     | Output pins |      |  |
|--------------|------------|-----|-----|-------------|------|--|
|              | EN         | LIN | HIN | LVG         | HVG  |  |
|              | L          | х   | х   | Low         | Low  |  |
|              | Н          | Н   | Н   | Low         | Low  |  |
|              | Н          | L   | Н   | HIGH        | Low  |  |
|              | Н          | Н   | L   | Low         | HIGH |  |
| Interlocking | Н          | L   | L   | Low         | Low  |  |

#### Table 8. Inputs truth table (applicable when device is not in UVLO or SmartSD protection)

#### 1. X: don't care

The FAULT and OD pins are open-drain outputs. The FAULT signal is set low in case VCC UVLO is detected, or in case the SmartShutDown comparator triggers an event. It is only used to signal a UVLO or SmartSD activation to external circuits, and its state does not affect the behavior of other functions or circuits inside the driver. The OD behavior is explained in *Section 5.1.5*.

### 5.1.2 Deadtime

The deadtime feature, in companion with the interlocking feature, guarantees that driver outputs of the same channel are not high simultaneously and at least a DT time passes between the turn-off of one driver's output and the turn-on of the companion output of the same channel. If a deadtime longer than the internal DT is applied to LIN and HIN inputs by



the external controller, the internal DT is ignored and the outputs follow the deadtime determined by the inputs. Refer to *Figure 4* for the deadtime and interlocking waveforms.

### 5.1.3 VCC UVLO protection

Undervoltage protection is available on VCC and BOOT supply pins. In order to avoid intermittent operation, a hysteresis sets the turn-off threshold with respect to the turn-on threshold.

When VCC voltage goes below the V<sub>CCthOFF</sub> threshold all the outputs are switched off, both LVG and HVG. When VCC voltage reaches the V<sub>CCthON</sub> threshold the driver returns to normal operation and sets the LVG outputs according to actual input pins status; HVG is also set according to input pin status if the corresponding V<sub>BO</sub> section is not in UVLO condition. The FAULT output is kept low when VCC is in UVLO condition. The following figures show some examples of typical operation conditions.









Figure 7. VCC power ON and UVLO, HVG timing

## 5.1.4 V<sub>BO</sub> UVLO protection

Dedicated undervoltage protection is available on each bootstrap section between BOOTx and OUTx supply pins. In order to avoid intermittent operation, a hysteresis sets the turn-off threshold with respect to the turn-on threshold.

When V<sub>BO</sub> voltage goes below the V<sub>BOthOFF</sub> threshold, the HVG output of the corresponding bootstrap section is switched off. When V<sub>BO</sub> voltage reaches the V<sub>BOthON</sub> threshold the device returns to normal operation and the output remains off up to the next input pins transition that requests HVG to turn on.





Figure 8. V<sub>BO</sub> Power-ON and UVLO timing

### 5.1.5 Comparator and Smart shutdown

The STSPIN32F025x integrates a comparator committed to the fault protection function, thanks to the SmartShutDown (SmartSD) circuit.

The SmartSD architecture allows immediate turn-off of the gate driver outputs in the case of overload or overcurrent condition, by minimizing the propagation delay between the fault detection event and the actual output switch-off. In fact, the time delay between the fault detection and the output turn-off is not dependent on the value of the external components connected to the OD pin, which are only used to set the duration of disable time after the fault.

This provides the possibility to increase the duration of the output disable time after the fault event up to very large values without increasing the delay time of the protection. The duration of the disable time is determined by the values of the external capacitor  $C_{OD}$  and of the optional pull-up resistor connected to the OD pin.

The comparator has an internal voltage reference V<sub>REF</sub> connected to the inverting input, while the non-inverting input is available on the CIN pin. The comparator's CIN input can be connected to an external shunt resistor in order to implement a fast and simple overcurrent protection function. The output signal of the comparator is filtered from glitches shorter than  $t_{FCIN}$  and then fed to the SmartSD logic.

If the impulse on the CIN pin is higher than  $V_{REF}$  and wider than  $t_{FCIN}$ , the SmartSD logic is triggered and immediately sets all of the driver outputs to low-level (OFF).

At the same time, FAULT is forced low to signal the event (for example to a MCU input) and OD starts to discharge the external  $C_{OD}$  capacitor used to set the duration of the *output disable time* of the fault event.

The FAULT pin is released and driver outputs restart following the input pins as soon as the *output disable time* expires.



The overall disable time is composed of two phases:

- The OD unlatch time (t<sub>1</sub> in Figure 9), which is the time required to discharge the C<sub>OD</sub> capacitor down to the V<sub>SSDI</sub> threshold. The discharge starts as soon as the SSD comparator is triggered.
- The OD Restart time (t<sub>2</sub> in Figure 9), which is the time required to recharge the C<sub>OD</sub> capacitor up to the V<sub>SSDh</sub> threshold. The recharge of C<sub>OD</sub> starts when the OD internal MOSFET is turned-off, which happens when the fault condition has been removed (CIN < V<sub>REF</sub> C<sub>INhyst</sub>) and the voltage on OD reaches the V<sub>SSDI</sub> threshold. This time normally covers most of the overall output disable time.

If no external pull-up is connected to OD, the external  $C_{OD}$  capacitor is discharged with a time constant defined by  $C_{OD}$  and the internal MOSFET's characteristic (*Equation 1*), and the *Restart time* is determined by the internal current source  $I_{OD}$  and by  $C_{OD}$  (*Equation 2*).

#### **Equation 1**

$$t_1 \cong R_{ON\_OD} \cdot C_{OD} \cdot In\left(\frac{V_{OD}}{V_{SSDI}}\right)$$

**Equation 2** 

$$t_2 \cong \frac{C_{OD} \cdot V_{SSDh}}{I_{OD}} \cdot In \left( \frac{V_{SSDl} - V_{OD}}{V_{SSDh} - V_{OD}} \right)$$

Where  $V_{OD} = V_{FLOAT_OD}$ 

In case the OD pin is connected to VCC by an external pull-up resistor  $R_{OD\_ext}$ , the OD discharge time is determined by the external network  $R_{OD\_ext} C_{OD}$  and by the internal MOSFET's  $R_{ON\_OD}$  (*Equation 3*), while the *Restart time* is determined by current in  $R_{OD\_ext}$  (*Equation 4*).

#### **Equation 3**

$$t_1 \cong C_{OD} \cdot (R_{OD\_ext} // R_{ON\_OD}) \cdot In \left(\frac{V_{OD} - V_{on}}{V_{SSDI} - V_{on}}\right)$$

**Equation 4** 

$$t_2 \cong C_{OD} \cdot R_{OD\_ext} \cdot In\left(\frac{V_{SSDI} - V_{OD}}{V_{SSDh} - V_{OD}}\right)$$

where

$$Von = \frac{R_{ON OD}}{R_{OD_{ext}} + R_{ON_{OD}}} \cdot VCC; \qquad V_{OD} = VCC$$





Figure 9. Smart shutdown timing waveforms

## 5.2 Microcontroller unit

The integrated MCU is the STM32F031x6 with the following main characteristics:

- Core: ARM<sup>®</sup> 32-bit Cortex<sup>®</sup> -M0 CPU, frequency up to 48 MHz
- Memories: 4kB of SRAM, 32 kB of Flash Memory
- CRC calculation unit
- Up to 21 fast I/Os
- Advanced-control timer dedicated for PWM generation
- Up to 6 general purpose timers
- 12-bit ADC (up to 10 channels)



- Communication interfaces: I<sup>2</sup>C, USART, SPI
- Serial Wire Debug (SWD)
- Extended temperature range: -40 to 125°C

Note: For more details refer to the STM32F031x6 datasheet on www.st.com.

### 5.2.1 Memories and boot mode

The device has the following features:

- 4 Kbytes of embedded SRAM accessed (read/write) at CPU clock speed with 0 wait states and featuring embedded parity checking with exception generation for fail-critical applications.
- The non-volatile memory is divided into two arrays:
  - 32 Kbytes of embedded Flash memory for programs and data
  - Option bytes

The option bytes are used to write-protect the memory (with 4 KB granularity) and/or readout-protect the whole memory with the following options:

- Level 0: no readout protection
- Level 1: memory readout protection, the Flash memory cannot be read from or written to if either debug features are connected or boot in RAM is selected
- Level 2: chip readout protection, debug features (Cortex®-M0 serial wire) and boot in RAM selection disabled.

At startup, the boot pin and boot selector option bit are used to select one of the three boot options:

- boot from User Flash memory
- boot from System Memory
- boot from embedded SRAM

The boot loader is located in System Memory, programmed by ST during production. It is used to reprogram the Flash memory by using USART on pins PA14/PA15.

### 5.2.2 Power management

The VDD pin is the power supply for I/Os and the internal regulator.

The VDDA pin is power supply for ADC, Reset blocks, RCs and PLL. The VDDA voltage is provided externally through VDDA pin.

*Note:* The VDDA voltage level must be always greater or equal to the VDD voltage level and must be established first.

The MCU has integrated power-on reset (POR) and power-down reset (PDR) circuits. They are always active, and ensure proper operation above a threshold of 2 V. The device remains in reset mode when the monitored supply voltage is below a specified threshold, V<sub>POR/PDR</sub>, without the need for an external reset circuit.

- The POR monitors only the VDD supply voltage. During the startup phase it is required that VDDA should arrive first and be greater than or equal to VDD.
- The PDR monitors both the VDD and VDDA supply voltages, however the VDDA power supply supervisor can be disabled (by programming a dedicated Option bit) to reduce the



power consumption if the application design ensures that VDDA is higher than or equal to VDD.

The device features an embedded programmable voltage detector (PVD) that monitors the VDD power supply and compares it to the VPVD threshold. An interrupt can be generated when VDD drops below the VPVD threshold and/or when VDD is higher than the VPVD threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software.

The MCU supports three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources:

#### • Sleep mode

In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs.

Stop mode

Stop mode achieves very low power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low power mode.

The device can be woken up from Stop mode by any of the EXTI lines (one of the 16 external lines, the PVD output, RTC, I<sup>2</sup>C1 or USART1).

#### Standby mode

The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the RTC domain and Standby circuitry.

The device exits Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pins, or an RTC event occurs.

### 5.2.3 High-speed external clock source

The high-speed external (HSE) clock can be generated from external clock signal or supplied with a 4 to 32 MHz crystal/ceramic resonator oscillator (see *Figure 10*). In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time.







- The R<sub>EXT</sub> value depends on the crystal characteristics (refer to the crystal resonator manufacturer for more details on them).
- 2. The external clock signal has to respect the I/O characteristics and follows recommended clock input waveform (refer to *Figure 11*).



Figure 11. HSE clock source timing diagram

## 5.3 Advanced-control timer (TIM1)

The advanced-control timer (TIM1) can be seen as a three-phase PWM multiplexed on six channels. It has complementary PWM outputs with programmable inserted deadtimes.

This timer is used to generate the PWM signal for the three half-bridge gate drivers as shown in *Table 9*.

| MCU I/O | ASIC input | TIM1 channel |
|---------|------------|--------------|
| PB13    | LIN1       | TIM1_CH1N    |
| PB14    | LIN2       | TIM1_CH2N    |
| PB15    | LIN3       | TIM1_CH3N    |
| PA8     | HIN1       | TIM1_CH1     |
| PA9     | HIN2       | TIM1_CH2     |
| PA10    | HIN3       | TIM1_CH3     |

Table 9. TIM1 channel configuration



## 6 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

## 6.1 TQFP 10x10 64L package information



Figure 12. TQFP mechanical data



DS13048 Rev 2

|                        |        | Symbol | Min. | Nom. | Max. |
|------------------------|--------|--------|------|------|------|
| TOTAL THICKNESS        |        | А      |      |      | 1.2  |
| STAND OFF              |        | A1     | 0.05 |      | 0.15 |
| MOLD THICKNESS         |        | A2     | 0.95 |      | 1.05 |
| LEAD WIDTH(PLAT        | NG)    | b      | 0.17 | 0.22 | 0.27 |
| LEAD WIDTH             |        | b1     | 0.17 | 0.2  | 0.23 |
| L/F THICKNESS(PL       | ATING) | С      | 0.09 |      | 0.2  |
| L/F THICKNESS          |        | c1     | 0.09 |      | 0.16 |
|                        | X      | D      |      | 12   |      |
|                        | Y      | E      |      | 12   |      |
| BODY SIZE              | X      | D1     |      | 10   |      |
| BODT SIZE              | Y      | E1     |      | 10   |      |
| LEAD PITCH             |        | е      |      | 0.5  |      |
|                        |        | L      | 0.45 | 0.6  | 0.75 |
|                        |        | θ      | 0°   | 3.5° | 7°   |
|                        |        | θ1     | 0°   |      |      |
|                        |        | θ2     | 11°  | 12°  | 13°  |
|                        |        | θ3     | 11°  | 12°  | 13°  |
|                        |        | R1     | 0.08 |      |      |
|                        |        | R2     | 0.08 |      | 0.2  |
|                        |        | S      | 0.2  |      |      |
| EP SIZE                | X      | М      | 5.85 | 5.95 | 6.05 |
| EF SIZE                | Y      | N      | 5.85 | 5.95 | 6.05 |
| PACKAGE LEAD TOLERANCE |        | aaa    | 0.2  |      |      |
| LEAD EDGE TOLERANCE    |        | bbb    | 0.2  |      |      |
| COPLANARITY            |        | CCC    | 0.08 |      |      |
| LEAD OFFSET            |        | ddd    | 0.08 |      |      |
| MOLD FLATNESS          |        | eee    | 0.05 |      |      |

Table 10. TQFP package dimensions<sup>(1)</sup>

1. All dimensions are mm unless otherwise stated.



# 6.2 Suggested land pattern



### Figure 13. TQFP 10x10 64L suggested land pattern

1. All dimensions are mm unless otherwise stated.



# 7 Ordering information

### Table 11. Order codes

| Order code      | Package        | Package marking | Packaging     |
|-----------------|----------------|-----------------|---------------|
| STSPIN32F0251   | TQFP 10x10 64L | STSPIN32F0 251  | Tray          |
| STSPIN32F0251TR | TQFP 10x10 64L | STSPIN32F0 251  | Tape and Reel |
| STSPIN32F0252   | TQFP 10x10 64L | STSPIN32F0 252  | Tray          |
| STSPIN32F0252TR | TQFP 10x10 64L | STSPIN32F0 252  | Tape and Reel |

# 8 Revision history

| Date         | Revision | Changes                                 |
|--------------|----------|-----------------------------------------|
| 29-Aug-2019  | 1        | Initial release.                        |
| 04-Sept-2019 | 2        | Changed <i>Figure 2</i> and <i>11</i> . |

#### Table 12. Document revision history



#### IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2019 STMicroelectronics – All rights reserved



DS13048 Rev 2