# 8-Channel, Programmable T/R Switch for Ultrasound Check for Samples: TX810 #### **FEATURES** - Compact T/R Switch for Ultrasound - Flexible Programmability - 8 Bias Current Settings - 8 Power/Performance Combinations - Easy Power-Up/Down control - Fast Wake Up Time - Dual Supply Operation - Optimized Insertion Loss # **APPLICATIONS** - Medical Ultrasound - Industrial Ultrasound #### DESCRIPTION The TX810 provides an integrated solution for a wide range of ultrasound applications. It is an 8 channel, current programmable, transmit/receive switch in a small 6mm × 6mm package. The internal diodes limit the output voltage when high voltage transmitter signals are applied to the input. While the insertion loss of TX810 is minimized during receive mode. Unlike conventional T/R switches, the TX810 contains a 3-bit interface used to program bias current from 7mA to 0mA for different performance and power requirements. When the TX810 bias current is set as 0mA (i.e., high-impedance mode), the device is configured power-down In as mode. high-impedance mode, TX810 does not add additional load to high-voltage transmitters. In addition, the device can wake up from power-down mode in less than 1µs. With these advanced programmability features, significant power saving can be achieved in systems. Figure 1. Block Diagram of TX810 Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### ORDERING INFORMATION(1) | PACKAGED DEVICES | PACKAGE TYPE | TRANSPORT MEDIA,<br>QUANTITY | OPERATING TEMPERATURE RANGE | | |------------------|--------------|------------------------------|-----------------------------|--| | TX810IRHHT | S-PVQFN-N36 | Tape and Reel, 250 | 0~70°C | | | TX810IRHHR | S-PVQFN-N30 | Tape and Reel, 2500 | 0~70 C | | For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com. # **ABSOLUTE MAXIMUM RATINGS(1)** over operating free-air temperature range (unless otherwise noted) | | | VALUE | UNIT | |--------------------------------|----------------------------------------------------------------------------------|----------------|------| | Supply Voltage, VD | | -0.3 ~ +6 | V | | Supply Voltage, VP | | -0.3 ~ +6 | V | | Supply Voltage, VN | | -6 ~ +0.3 | V | | Supply Voltage, VB | | -0.3 ~ +6 | V | | Input AC voltage, INn | | ±100 | V | | Input at Vsub | | -6 ~ +0.3 | V | | Output current, I <sub>O</sub> | | 15 | mA | | Maximum junction tempera | ature, continuous operation, long term reliability <sup>(2)</sup> T <sub>J</sub> | 125°C | | | Storage temperature range | e, T <sub>stg</sub> | -55°C to 150°C | | | | HBM | 500 | V | | ESD ratings | CDM | 750 | V | | | MM | 200 | V | <sup>(1)</sup> Stresses above those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied Exposure to absolute maximum rated conditions for extended periods may degrade device reliability. ### THERMAL INFORMATION | | (4) | TX810 | | |--------------------|-------------------------------------------------------|---------|-------| | | THERMAL METRIC <sup>(1)</sup> (OLFM Airflow Assumed) | RHH | UNITS | | | (OEI III All IION ASSUITED) | 36 PINS | | | $\theta_{JA}$ | Junction-to-ambient thermal resistance <sup>(2)</sup> | 29.7 | | | $\theta_{JC(top)}$ | Junction-to-case(top) thermal resistance (3) | 27 | | | $\theta_{JB}$ | Junction-to-board thermal resistance (4) | 7.2 | °C/W | | ΨЈТ | Junction-to-top characterization parameter (5) | 0.1 | | | ΨЈВ | Junction-to-board characterization parameter (6) | 7.2 | | - (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. - (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, High-K board, as specified in JESD51-7, in an environment described in JESD51-2a. - (3) The junction-to-case(top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. - (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8. - (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). - (6) The junction-to-board characterization parameter, ψ<sub>JB</sub> estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). Submit Documentation Feedback Copyright © 2009–2010, Texas Instruments Incorporated <sup>(2)</sup> The absolute maximum junction temperature for continuous operation is limited by the package constraints. Operation above this temperature may result in reduced reliability and/or lifetime of the device. # **DEVICE INFORMATION** ### **PIN FUNCTIONS** | PIN | | DESCRIPTION | | | | |-----------------------------------------|------|--------------------------------------------------------------------------------------------------------------|--|--|--| | NUMBER | NAME | DESCRIPTION | | | | | 1, 3, 7, 9, 10, 12, 34,<br>36 | INn | Inputs for Channel n | | | | | 16, 18, 19, 21, 25, 27,<br>28, 30 | OUTn | Outputs for Channel n | | | | | 33 | VD | Logic Supply Voltage; +2.5 V to +5 V; bypass to ground with 0.1 μF and 10 μF capacitors | | | | | 31 | VP | Positive Supply Voltage; +5 V; bypass to ground with 0.1 μF and 10 μF capacitors | | | | | 15 | VN | Negative Supply Voltage; –5 V; bypass to ground with 0.1 μF and 10 μF capacitors | | | | | 13 | VB | Bias voltage; connect to 0 V (GND) for ±5 V operation | | | | | 2, 8, 11, 14, 17, 20, 26,<br>29, 32, 35 | GND | Ground | | | | | 24 | B1 | Bit 1; Current program bit | | | | | 23 | B2 | Bit 2; Current program bit | | | | | 22 | В3 | Bit 3; Current program bit | | | | | 4, 5, 6 | NC | No internal connection. | | | | | 0 Vsub | | PowerPAD™ of the package. –5 V to 0 V for ±5 V operation. The thermal pad is needed for thermal dissipation. | | | | #### PQFN (RHH) Package 6 × 6mm, 0.5mm Pitch (Top View) # **ELECTRICAL CHARACTERISTICS** All Specifications at $T_A = 25^{\circ}\text{C}$ , VP = 5V, VN = -5V, VB = 0V, $V_{sub} = -5V$ , $R_{LOAD} = 400\Omega$ ; f = 5MHz, B3B2B1 = 111, $V_{IN} = 0.25V_{PP}$ , unless otherwise noted. Test Level: A: Final tester limits; B: bench evaluation/simulation; C: Simulation | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | Test<br>Level | |------------------------------------------------|---------------------------------------------------------------------|------|------|------|-------|---------------| | DC POWER SPECIFICATIONS | | | | 1 | , | | | Positive Supply VP | | | 5 | | | _ | | Negative Supply VN | | | -5 | | V | В | | Quiescent current, VP, VN | No Signal | | | 50 | μΑ | Α | | Substrate Voltage, V <sub>SUB</sub> | PowerPAD™ | | VN | 0 | V | В | | Digital Supply, VD | | 2.5 | 5 | | V | В | | Quiescent current, VD | No Signal | | | 50 | μA | Α | | Bias current, VP, VN path | B3B2B1 = 001 | 1.25 | 1 | 0.75 | mA/CH | Α | | Bias current, VP, VN path | B3B2B1 = 111 | 5.95 | 7 | 8.05 | mA/CH | Α | | Leakage Current | Any output; B3B2B1 = 000; No Input | | | 0.5 | μΑ | Α | | LOGIC INPUTS | | | | | | | | Logic High Input Voltage; V <sub>IH</sub> | | 2 | | VD | V | Α | | Logic High Input Current; I <sub>IH</sub> | | | | 20 | μA | Α | | Logic Low Input Voltage; V <sub>IL</sub> | | 0 | | 0.4 | V | Α | | Logic Low Input Current; I <sub>IL</sub> Input | | | | 20 | μΑ | Α | | Capacitance, C <sub>IN</sub> | | | 5 | | pF | С | | POWER DISSIPATION | All channels | | | | | | | Power-Down Dissipation | B3B2B1 = 000; no signal | | | 200 | μW | А | | T. (15 5) | B3B2B1 = 001; no signal | | 80 | 92 | mW | А | | Total Power Dissipation | B3B2B1 = 111; no signal | | 560 | 644 | mW | Α | | AC SPECIFICATIONS | | | | | | | | Input Amplitude, V <sub>IN</sub> | 1 μs positive and negative pulse applied seperately at PRF = 10 kHz | -90 | | 90 | V | Α | | | CW mode (continuous wave) | -10 | | 10 | V | В | | | B3B2B1 = 111 | | -0.9 | -1.8 | dB | А | | | B3B2B1 = 100 | | -1.1 | -1.8 | dB | А | | Insertion loss, I <sub>L</sub> | B3B2B1 = 001 | | -1.3 | -2 | dB | Α | | | B3B2B1 = 111, $R_{LOAD} = 50\Omega$ | | -4.1 | | dB | В | | | B3B2B1 = 001, $R_{LOAD} = 50\Omega$ | | -7 | | dB | В | | Channel to channel I <sub>L</sub> matching | B3B2B1 = 111 | | 0.06 | | dB | В | | Insertion Loss, I <sub>L</sub> | B3B2B1 = 111, at 20MHz | | -0.9 | | dB | В | | | B3B2B1 = 111, R <sub>LOAD</sub> = 50 Ω | | 30 | | Ω | В | | | B3B2B1 = 001, $R_{LOAD}$ = 50 Ω | | 62 | | Ω | В | | Equivalent Resistance, R <sub>ON</sub> | B3B2B1 = 111 | | 44 | | Ω | В | | | B3B2B1 = 001 | | 67 | | Ω | В | | | B3B2B1 = 111 | | 140 | | MHz | В | | -3dB Bandwidth, BW | B3B2B1 = 100 | | 115 | | MHz | В | | | B3B2B1 = 001 | | 65 | | MHz | В | | | B3B2B1 = 111, V <sub>IN</sub> = 0.5V <sub>PP</sub><br>5MHz | | -74 | | dBc | В | | 2nd Harmonic Distortion, HD2, 5MHz | B3B2B1 = 100, V <sub>IN</sub> = 0.5V <sub>PP</sub><br>5MHz | | -74 | | dBc | В | | | B3B2B1 = 001, V <sub>IN</sub> = 0.5V <sub>PP</sub><br>5MHz | | -73 | | dBc | В | Submit Documentation Feedback Copyright © 2009–2010, Texas Instruments Incorporated # **ELECTRICAL CHARACTERISTICS (continued)** All Specifications at $T_A = 25^{\circ}\text{C}$ , VP = 5V, VN = -5V, VB = 0V, $V_{\text{sub}} = -5\text{V}$ , $R_{\text{LOAD}} = 400\Omega$ ; f = 5MHz, $R_{\text{B3B2B1}} = 111$ , $R_{\text{IN}} = 0.25\text{V}_{\text{PP}}$ , unless otherwise noted. Test Level: A: Final tester limits; B: bench evaluation/simulation; C: Simulation | PARAMETER | TEST CONDITIONS | MIN TYP MAX | UNIT | Test<br>Level | |--------------------------------------------------------------|--------------------------------------------------------------|-------------|-----------------------------------------|---------------| | | B3B2B1 = 111, V <sub>IN</sub> = 0.5 V <sub>PP</sub><br>10MHz | -78 | dBc | В | | 2nd Harmonic Distortion, HD2, 10MHz | B3B2B1 = 100, V <sub>IN</sub> = 0.5 V <sub>PP</sub><br>10MHz | -77 | dBc | В | | | B3B2B1 = 001, $V_{IN} = 0.5 V_{PP}$<br>10MHz | -74 | dBc | В | | | B3B2B1 = 111 at 10MHz | -70 | dBc | В | | Cross-talk, Xtalk | B3B2B1 = 100 at 10MHz | -69 | dBc | В | | | B3B2B1 = 001 at 10MHz | -61 | dBc | В | | | B3B2B1 = 111 | -68 | dBc | В | | 3rd order Intermodulation, IMD3 (1) | B3B2B1 = 100 | -65 | dBc | В | | | B3B2B1 = 001 | -50 | dBc | В | | | B3B2B1 = 111 | -76 | dBc | В | | Power Supply Modulation Ratio, PSMR (2) | B3B2B1 = 100 | -76 | dBc | В | | | B3B2B1 = 001 | -76 | dBc | В | | Power Supply Rejection Ratio, PSRR | B3B2B1 = 111, 1KHz and 1MHz | -64 | dBc | В | | | B3B2B1 = 111 | 0.91 | nV/rtHz | В | | Input Referred Noise, IRN | B3B2B1 = 100 | 1.05 | nV/rtHz | В | | | B3B2B1 = 001 | 1.12 | nV/rtHz | В | | | B3B2B1 = 111 | 1 | μs | В | | Recovery Time 140 $V_{PP}$ IN, $V_{OUT} < 20 \text{mV}_{PP}$ | B3B2B1 = 100 | 0.5 | μs | В | | | B3B2B1 = 001 | 0.3 | dBc | В | | | B3B2B1 = 000→111 | 0.6 | μs | В | | Turn-on Delay Time (3), t <sub>EN_ON</sub> | B3B2B1 = 000→100 | 0.5 | μs | В | | | B3B2B1 = 000→001 | 0.5 | μs | В | | | B3B2B1 = 111→000 | 2.4 | μs | В | | Turn-off Delay Time (3), t <sub>EN_OFF</sub> | B3B2B1 = 100→000 | 2.7 | μs | В | | | B3B2B1 = 001→000 | 2.2 | μs | В | | Bias Current Switching Time | B3B2B1 = 001→111 | 0.7 | μs | В | | | B3B2B1 = 111 | 1.3 | ns | В | | Propagation Delay Time (3), t <sub>DELAY</sub> | B3B2B1 = 100 | 1.6 | ns | В | | | B3B2B1 = 001 | 1.7 | ns | В | | | B3B2B1 = 111 | 1.9 | $V_{PP}$ | В | | Clamp Voltage, excludes overshoot | B3B2B1 = 001 | 1.7 | V <sub>PP</sub> | В | | | B3B2B1 = 000 | 1.4 | $V_{PP}$ | В | <sup>(1) 5</sup>MHz 1V<sub>PP</sub>, and 5.01MHz 0.5V<sub>PP</sub> input. (2) PSMR is defined as the ratio between carrier 5MHz and side band signals with 1KHz and 1MHz 50mV<sub>PP</sub> Noise applied on supply pins. See the timing diagram show in Figure 2. Figure 2. Timing Diagram # TYPICAL CHARACTERISTICS All Specifications at $T_A$ = 25°C, VP = 5V, VN = -5V, VB = 0V, $V_{SUB}$ = -5V, $R_{IN}$ = 75 $\Omega$ , $R_{LOAD}$ = 400 $\Omega$ ; f = 5MHz, B3B2B1=111, $V_{IN}$ = 0.25 $V_{PP}$ , unless otherwise noted. A typical bench setup is shown in Figure 3. Figure 3. Typical Test Setup Figure 4. Insertion Loss Distribution AC coupling is used between High voltage pulser and TX810. The input signal is a combination of 0.25Vpp signal followed by a 1-cycle 140Vpp pulse Figure 5. Recovery Time With Small Input Signal # TYPICAL CHARACTERISTICS (continued) -60 All Specifications at $T_A$ = 25°C, VP = 5V, VN = -5V, VB = 0V, $V_{SUB}$ = -5V, $R_{IN}$ = 75 $\Omega$ , $R_{LOAD}$ = 400 $\Omega$ ; f = 5MHz, B3B2B1=111, $V_{IN}$ = 0.25 $V_{PP}$ , unless otherwise noted. AC coupling is used between High voltage pulser and TX810. The input signal is a 1-cycle 140Vpp pulse Figure 6. Recovery Time Without Signal Figure 8. HD2 vs. Bias Current vs. Frequency Figure 10. Power On Response Time (0mA to 7mA) Figure 9. Input Referred Noise vs. Bias Current vs. Frequency Figure 11. Power Down Response Time (7mA to 0mA) # **TYPICAL CHARACTERISTICS (continued)** All Specifications at $T_A$ = 25°C, VP = 5V, VN = -5V, VB = 0V, $V_{SUB}$ = -5V, $R_{IN}$ = 75 $\Omega$ , $R_{LOAD}$ = 400 $\Omega$ ; $R_{LOAD$ Figure 12. Bias Current Adjustment Response Time (1mA to 7mA) #### THEORY OF OPERATION A typical ultrasound block diagram is shown in Figure 13. Figure 13. Ultrasound System Block Diagram A transducer is excited by high voltage pulsers. It converts the electrical energy to mechanical energy. After each excitation, the transducer sends out ultrasonic wave to medium. Partial ultrasonic wave gets reflected by inhomogeneous medium and received by the transducer again, i.e. echo signal. Thus, the transducer is a duplex device on which both high voltage and low voltage signals exist. The transducer can not be connected to amplifier stages directly; otherwise, the high voltage signal can permanently destroy amplifiers. The TX810, i.e. T/R switches, is sitting between integrated HV pulser and low noise amplifier (LNA). The main function of TX810 is to isolate the LNA from high-voltage transmitter. TX810 limits the high voltage pulse and let echo signals reaching amplifier. Therefore, an ideal T/R switch should completely block high voltage signals and maintain all information from echoes. The detail architecture of the TX810 is listed in Figure 14. Figure 14. TX810 Block Diagram TX810 includes four parts: Diode Bridge, bias network, clamp diodes, and logic controller. A decoder is used to convert 3-bit logic (B1 to B3) input to 7 control signals (D0 to D6) for 7 MOSFET switches. +2.5V to +5V logic input is level shifted internally to drive the switches. The bias current of the bridge diode is adjusted proportionally by these switches. When all switches are on, the bias current is 7mA. Each bit difference will adjust the bias current approximately 1mA. When all switches are off, the TX810 enters the power down mode. Comparing to discrete T/R switches, TX810 can be shut down and turned on quickly as shown in the typical characteristics plots. Considering the low duty cycle of ultrasound imaging, significant power saving can be achieved. All 6 diodes are high-voltage Schottky diodes to achieve fast recovery time. Following the bridge, a pair of back-to-back diode limits the output voltage of TX810 to about 2Vpp. Different power/performance combination can be selected by users. The TX810 is specified to operate at ±5V and VB is biased at 0V. The characteristics of the T/R switch are mainly determined by bias currents. Lower power can be achieved with lower supply voltages. Also, Table 1 shows the relationship among bias current, insertion loss, input noise, power consumption and equivalent resistance. Test Conditions: VP = 5V, VN = -5V; VB = 0V; $R_{LOAD} = 50\Omega$ **B3** B2 **B1** I (mA) I<sub>L</sub> (dB) IRN (nV/rtHz) $R_{ON}(\Omega)$ Power (mW/CH) 0 0 0 0 N/A N/A High Impedance 0 -7 0 0 1 1 1.12 62 10 0 1 0 2 20 -5.6 1.10 45 0 3 -5 1.09 39 30 1 1 1 0 0 4 40 -4.6 1.05 35 1 5 -4.4 0.99 50 0 33 1 1 0 1 6 -4.2 0.95 31 60 1 7 -4.1 0.91 70 1 1 30 **Table 1. Bias current vs Performance** #### **APPLICATION INFORMATION** Similar to discrete T/R switch solutions, external components can be used to optimize system performance. Inductor L and resistor $R_{LOAD}$ before the low voltage receiver amplifier (LVRx) can improve overload recovery time and reduce reflection. The L acts as a high pass filter thus overshoot or recovery response spikes can be suppressed to minimal. The L and $R_{LOAD}$ terminate the entire signal path and can reduce reflection; therefore axial resolution in ultrasound image might be improved. However, the combined impedance of L and $R_{LOAD}$ may affect the system sensitivity. The insertion loss of T/R switch is determined by the input impedance of receiver amplifier and $R_{ON}$ of the TX810. L also creates a DC path for any offset caused by mismatching. The inductor can be as low as 10s $\mu$ H to suppress low frequency signals from transmitter, transducer, multiplexer, and TX810. The optimization of L and $R_{LOAD}$ is always an important topic for system designers. AC coupling are typically used between transmitter and T/R switch or T/R switch and amplifier. Thus amplifiers with DC biased inputs will not interference with T/R switch. One challenge for integrating multiple channel circuits on a small package is how to reduce cross talk. In ultrasound systems, acoustic cross talk from adjacent transducer elements is a dominant source. The cross talk from transducer elements is in a range of -30 to -35dBc for array transducers. Circuit cross talk is usually at least 20dB better than the transducer cross talk. The special considerations were implemented in both TX810 design and layout. The cross talk among TX810 channels is reduced to below -60 dBc as show in the specification table. In ultrasound Doppler applications, modulation effect in system can influence image quality and sensitivity. Ultrasound system is a complex mixed-signal system with all kinds of digital and analog circuits. Digital signals and clock signals can contaminate analog signals on system level or on chip level. Nonlinear components, such as transistors and diodes, can modulate noise and contaminate signals. In Doppler applications, the Doppler signal frequency could range from 20Hz to >50KHz. Meanwhile, multiple system clocks are also in this range, such as frame clock, image line clock, and etc. These noise signals could enter chip through ground and power supply pins. It is important to study the power supply modulation ratio (PSMR) at chip level. Noise signal with certain frequency and amplitude can be applied on supply pins. Side band signals could be found if modulation effect exists. The PSMR is expressed as an amplitude ratio between carrier and side band signals. Beside PSMR, 3rd order intermodulation ratio (IMD3) is a standard specification for mixed-signal ICs. Users can use IMD3 to estimate the potential artifact Doppler mirror signals. Both specs can be found in the specification table. The schematic of the basic connection for TX810 is shown in Figure 15. Optional inductors and resistors can be used at TX810 outputs depending on transducer characteristics as discussed above. Standard decoupling capacitors 0.1µF should be placed close to power supply pins. The pin out of TX810 is optimized for PCB layout. All signals are going from left to right straightly. Copyright © 2009–2010, Texas Instruments Incorporated Submit Documentation Feedback Figure 15. Schematic of TX810 # **REVISION HISTORY** # Changes from Original (September 2009) to Revision A Page # PACKAGE OPTION ADDENDUM 6-Feb-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | _ | Pins | _ | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | TX810IRHHR | ACTIVE | VQFN | RHH | 36 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | TX810 | Samples | | TX810IRHHT | ACTIVE | VQFN | RHH | 36 | 250 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | TX810 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 6-Feb-2020 # PACKAGE MATERIALS INFORMATION www.ti.com 12-Feb-2019 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | # QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TX810IRHHR | VQFN | RHH | 36 | 2500 | 330.0 | 16.4 | 6.3 | 6.3 | 1.5 | 12.0 | 16.0 | Q2 | | TX810IRHHT | VQFN | RHH | 36 | 250 | 180.0 | 16.4 | 6.3 | 6.3 | 1.5 | 12.0 | 16.0 | Q2 | www.ti.com 12-Feb-2019 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------|--------------|-----------------|------|------|-------------|------------|-------------| | TX810IRHHR | VQFN | RHH | 36 | 2500 | 350.0 | 350.0 | 43.0 | | TX810IRHHT | VQFN | RHH | 36 | 250 | 213.0 | 191.0 | 55.0 | 6 x 6, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated