

# **DS14C89A Quad CMOS Receiver**

Check for Samples: DS14C89A

#### **FEATURES**

- Meets EIA/TIA-232-E and CCITT V.28 **Standards**
- Failsafe Output High for Open Input
- **LOW Power Consumption**
- On Chip Noise Filter
- Available in SOIC Package

#### DESCRIPTION

The DS14C89A, pin-for-pin compatible to the DS1489A/MC1489A, ia a quad receiver designed to interface data terminal equipment (DTE) with data circuit-terminating equipment (DCE). These devices translate levels conforming to EIA-232E and CCITT V.28 standards to TTL/CMOS logic levels.

The device is fabricated in low threshold CMOS metal gate technology. The device provides very low power consumption compared to their bipolar equivalents: 900 μA (DS14C89A) versus 26 mA (DS1489A).

The DS14C89A provides on chip noise filtering which eliminates the need for external response control filter capacitors. When replacing the DS1489A with the DS14C89A, the response control filter pins can be tied high, low, or not connected.

## **Connection Diagram**



Figure 1. See Package Number D, NFF0014A

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## Absolute Maximum Ratings (1)(2)

| the delate maximum rutinge                          |                                                             |              |  |  |  |  |  |
|-----------------------------------------------------|-------------------------------------------------------------|--------------|--|--|--|--|--|
| V <sub>CC</sub>                                     | CCC                                                         |              |  |  |  |  |  |
| Input Voltage                                       |                                                             | -30V to +30V |  |  |  |  |  |
| Receiver Output Voltage                             | (V <sub>CC</sub> ) +0.3V to GND-0.3V                        |              |  |  |  |  |  |
| Junction Temperature                                | +150°C                                                      |              |  |  |  |  |  |
| O .: D D: : : : @ 2522(3)                           | NFF0014A Package                                            | 1513 mW      |  |  |  |  |  |
| Continuous Power Dissipation @ +25°C <sup>(3)</sup> | D Package                                                   | 1063 mW      |  |  |  |  |  |
| Lead Temp.                                          | (Soldering 4 seconds)                                       | +260°C       |  |  |  |  |  |
| Storage Temp. Range                                 | −65°C to +150°C                                             |              |  |  |  |  |  |
| ESD Rating ≥ 1.8 kV, Typically ≥ 2 kV (HMB,         | ESD Rating ≥ 1.8 kV, Typically ≥ 2 kV (HMB, 1.5 kΩ, 100 pF) |              |  |  |  |  |  |

<sup>(1)</sup> Absolute Maximum Ratings are those values beyond which the safety of the device cannot be ensured. They are not meant to imply that the devices should be operated at these limits. The tables of AC Electrical Characteristics specify conditions for device operation.

### **Recommended Operating Conditions**

|                                            |          | Min  | Max  | Units |
|--------------------------------------------|----------|------|------|-------|
| V <sub>CC</sub> (GND = 0V)                 |          | +4.5 | +5.5 | V     |
| Operating Free Air Temp. (T <sub>A</sub> ) | DS14C89A | 0    | +75  | °C    |

Product Folder Links: DS14C89A

<sup>(2)</sup> If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

<sup>(3)</sup> Derate NFF0014A Package 12.1 mW/°C, and D Package 8.5 mW/°C above +25°C.



#### **Electrical Characteristics**

Over recommended operating conditions, unless otherwise specified

| Symbol                             | Parameter                |                                    | Conditions                      | Min   | Тур | Max  | Units |
|------------------------------------|--------------------------|------------------------------------|---------------------------------|-------|-----|------|-------|
| $V_{TH}$                           | Input High Threshold     |                                    |                                 | 1.3   |     | 2.7  | V     |
| V <sub>TL</sub>                    | Input Low Threshold      |                                    |                                 | 0.5   |     | 1.9  | V     |
| $V_{HY}$                           | Typical Input Hysteresis |                                    |                                 |       | 1.0 |      | V     |
| I <sub>IN</sub> Input Current      | V <sub>IN</sub> = +25V   | $V_{CC} = +4.5V \text{ to } +5.5V$ | 3.6                             |       | 8.3 | mA   |       |
|                                    |                          | V <sub>IN</sub> = −25V             |                                 | -3.6  |     | -8.3 | mA    |
|                                    |                          | V <sub>IN</sub> = +3V              |                                 | 0.43  |     | 1.0  | mA    |
|                                    |                          | V <sub>IN</sub> = −3V              |                                 | -0.43 |     | -1.0 | mA    |
|                                    |                          | V <sub>IN</sub> = +15V             | $V_{CC} = 0V (Power-Off)^{(1)}$ | 2.14  |     | 5.0  | mA    |
|                                    |                          | V <sub>IN</sub> = −15V             |                                 | -2.14 |     | -5.0 | mA    |
|                                    |                          | $V_{IN} = +3V$                     |                                 | 0.43  |     | 1.0  | mA    |
|                                    |                          | V <sub>IN</sub> = −3V              |                                 | -0.43 |     | -1.0 | mA    |
| V <sub>OH</sub>                    | Output High Voltage      | $V_{IN} = V_{TL}$ (min)            | I <sub>OUT</sub> = −3.2 mA      | 2.8   | 4.0 |      | V     |
|                                    |                          |                                    | I <sub>OUT</sub> = −20μA        | 3.5   | 4.7 |      | V     |
| V <sub>OL</sub> Output Low Voltage |                          | $V_{IN} = V_{TH} (max)$            |                                 | 0.15  | 0.4 |      |       |
| -                                  |                          | $I_{OUT} = +3.2 \text{ mA}$        | I <sub>OUT</sub> = +3.2 mA      |       |     |      | V     |
| I <sub>CC</sub>                    | Supply Current           | No Load, V <sub>IN</sub> = 2.7     | V or 0.5V                       |       | 0.5 | 900  | μA    |

<sup>(1)</sup> Under the power-off supply conditions it is assumed that the power supply potential drops to zero (0V) and is replaced by a low impedance or short circuit to ground.

### AC Electrical Characteristics(1)

Over recommended operating conditions, unless otherwise specified,  $C_1 = 50 \text{ pF}$ 

| Symbol           | Parameter                       | Conditions                | Min | Тур | Max | Units |
|------------------|---------------------------------|---------------------------|-----|-----|-----|-------|
| t <sub>PLH</sub> | Propagation Delay Low to High   | Input Pulse Width ≥ 10 µs |     | 3.5 | 6.5 | μs    |
| t <sub>PHL</sub> | Propagation Delay High to Low   | Input Pulse Width ≥ 10 μs |     | 3.2 | 6.5 | μs    |
| t <sub>SK</sub>  | Typical Propagation Delay Skew  |                           |     | 400 |     | ns    |
| t <sub>r</sub>   | Output Rise TIme                |                           |     | 40  | 300 | ns    |
| t <sub>f</sub>   | Output Fall Time                |                           |     | 40  | 300 | ns    |
| t <sub>nw</sub>  | Pulse Width assumed to be Noise |                           |     |     | 1.0 | μs    |

(1) AC input waveforms for test purposes:  $t_r = t_f = 200$  ns,  $V_{IH} = +3V$ ,  $V_L = -3V$ , f = 20 KHz.

Product Folder Links: DS14C89A



### **Parameter Measurement Information**



Figure 2. Receiver Load Circuit



Figure 3. Receiver Switching Waveform (2)

(2) AC input waveforms for test purposes:  $t_r$  =  $t_f$  = 200 ns,  $V_{IH}$  = +3V,  $V_L$  = -3V, f = 20 KHz.



### TYPICAL APPLICATION INFORMATION



Figure 4. Receiver Block Diagram



Figure 5. EIA-232D Data Transmission

Product Folder Links: DS14C89A

### SNLS081C -MAY 1998-REVISED APRIL 2013



## **REVISION HISTORY**

| Changes from Revision B (April 2013) to Revision C |                                                    |  |   |  |
|----------------------------------------------------|----------------------------------------------------|--|---|--|
| •                                                  | Changed layout of National Data Sheet to TI format |  | 5 |  |



## PACKAGE OPTION ADDENDUM

6-Feb-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | _       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| DS14C89AM/NOPB   | ACTIVE | SOIC         | D       | 14   | 55      | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | 0 to 70      | DS14C89AM      | Samples |
| DS14C89AMX/NOPB  | ACTIVE | SOIC         | D       | 14   | 2500    | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM |              | DS14C89AM      | Samples |
| DS14C89AN/NOPB   | ACTIVE | PDIP         | NFF     | 14   | 25      | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-NA-UNLIM   | 0 to 70      | DS14C89AN      | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

6-Feb-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 24-Jan-2019

## TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DS14C89AMX/NOPB | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.35       | 2.3        | 8.0        | 16.0      | Q1               |

www.ti.com 24-Jan-2019



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| DS14C89AMX/NOPB | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 35.0        |  |



# D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated