











#### SN54LV374A, SN74LV374A

SCLS408J-APRIL 1998-REVISED OCTOBER 2016

# SNx4LV374A Octal Edge-Triggered D-Type Flip-Flops With 3-State Outputs

#### **Features**

- 2-V to 5.5-V  $V_{CC}$  Operation
- Maximum t<sub>pd</sub> of 9.5 ns at 5 V
- Typical V<sub>OLP</sub> (Output Ground Bounce) <0.8 V at  $V_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$
- Typical  $V_{OHV}$  (Output  $V_{OH}$  Undershoot) >2.3 V at  $V_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$
- Support Mixed-Mode Voltage Operation on All **Ports**
- Ioff Supports Partial-Power-Down Mode Operation
- Latch-up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

## 2 Applications

- Programmable Logic Controller (PLC)
- DCS and PAC: Analog Input Module
- Trains, Trams, and Subway Carriages
- **AC Inverter Drives**
- **Printers**

## 3 Description

The SNx4LV374A devices are octal edge-triggered D-type flip-flops designed for 2-V to 5.5-V  $V_{CC}$ operation.

#### Device Information<sup>(1)</sup>

| PART NUMBER  | PACKAGE    | BODY SIZE (NOM)    |
|--------------|------------|--------------------|
| SN74LV374ADB | SSOP (20)  | 7.20 mm × 5.30 mm  |
| SN74LV374ADW | SOIC (20)  | 12.80 mm × 7.50 mm |
| SN74LV374ANS | SO (20)    | 12.60 mm × 5.30 mm |
| SN74LV374APW | TSSOP (20) | 6.50 mm × 4.40 mm  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### Logic Diagram (Positive Logic)



Pin numbers shown are for the DB, DW, FK, J, NS, PW, RGY, and W packages.

**Page** 



## **Table of Contents**

| 1 | Features 1                                                                        |    | 8.1 Overview                                         | 10   |
|---|-----------------------------------------------------------------------------------|----|------------------------------------------------------|------|
| 2 | Applications 1                                                                    |    | 8.2 Functional Block Diagram                         | . 10 |
| 3 | Description 1                                                                     |    | 8.3 Feature Description                              | 10   |
| 4 | Revision History                                                                  |    | 8.4 Device Functional Modes                          | . 10 |
| 5 | Pin Configuration and Functions                                                   | 9  | Application and Implementation                       |      |
| 6 | Specifications4                                                                   |    | 9.1 Application Information                          | . 11 |
| • | 6.1 Absolute Maximum Ratings 4                                                    |    | 9.2 Typical Application                              | 11   |
|   | 6.2 ESD Ratings                                                                   | 10 | Power Supply Recommendations                         | 13   |
|   | 6.3 Recommended Operating Conditions                                              | 11 | Layout                                               | 13   |
|   | 6.4 Thermal Information                                                           |    | 11.1 Layout Guidelines                               | 13   |
|   | 6.5 Electrical Characteristics                                                    |    | 11.2 Layout Example                                  | 13   |
|   | 6.6 Switching Characteristics: V <sub>CC</sub> = 2.5 V ± 0.2 V 6                  | 12 | Device and Documentation Support                     | 14   |
|   | 6.7 Switching Characteristics: $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V} \dots 7$ |    | 12.1 Documentation Support                           |      |
|   | 6.8 Switching Characteristics: V <sub>CC</sub> = 5 V ± 0.5 V                      |    | 12.2 Related Links                                   | 14   |
|   | 6.9 Timing Requirements                                                           |    | 12.3 Receiving Notification of Documentation Updates | 14   |
|   | 6.10 Noise Characteristics 8                                                      |    | 12.4 Community Resources                             | . 14 |
|   | 6.11 Operating Characteristics, T <sub>A</sub> = 25°C 8                           |    | 12.5 Trademarks                                      | 14   |
|   | 6.12 Typical Characteristics                                                      |    | 12.6 Electrostatic Discharge Caution                 | . 14 |
| 7 | Parameter Measurement Information                                                 |    | 12.7 Glossary                                        | 14   |
| 8 | Detailed Description                                                              | 13 | Mechanical, Packaging, and Orderable Information     | 14   |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Revision I (March 2015) to Revision J                                                                     | Page     |
|----|-----------------------------------------------------------------------------------------------------------------------|----------|
| •  | Added Junction temperature, T <sub>J</sub>                                                                            | 4        |
| •  | Deleted "V <sub>CC</sub> × 0.3" from MIN and added "V <sub>CC</sub> × 0.3" to MAX for SN54LV374A and SN74LV374A       | <u>5</u> |
| •  | Changed "SN54LV384A" to "SN54LV374A" in Electrical Characteristics table                                              | 6        |
| •  | Added Related Links section, Receiving Notification of Documentation Updates section, and Community Resources section | 14       |

#### Changes from Revision H (April 2005) to Revision I



## 5 Pin Configuration and Functions

DB, DW, NS, or PW Package 20-PIN SSOP, SOIC, SO, or TSSOP Top View



### **Pin Functions**

|     | PIN             | 1/0 | DESCRIPTION |
|-----|-----------------|-----|-------------|
| NO. | NAME            | 1/0 | DESCRIPTION |
| 1   | ŌĒ              | I   | Enable pin  |
| 2   | 1Q              | 0   | Output 1    |
| 3   | 1D              | I   | Input 1     |
| 4   | 2D              | I   | Input 2     |
| 5   | 2Q              | 0   | Output 2    |
| 6   | 3Q              | 0   | Output 3    |
| 7   | 3D              | I   | Input 3     |
| 8   | 4D              | I   | Input 4     |
| 9   | 4Q              | 0   | Output 4    |
| 10  | GND             | -   | Ground pin  |
| 11  | CLK             | I   | Clock pin   |
| 12  | 5Q              | 0   | Output 5    |
| 13  | 5D              | I   | Input 5     |
| 14  | 6D              | I   | Input 6     |
| 15  | 6Q              | 0   | Output 6    |
| 16  | 7Q              | 0   | Output 7    |
| 17  | 7D              | I   | Input 7     |
| 18  | 8D              | I   | Input 8     |
| 19  | 8Q              | 0   | Output 8    |
| 20  | V <sub>CC</sub> | -   | Power pin   |



### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                                                            | MIN  | MAX                   | UNIT |
|------------------|----------------------------------------------------------------------------|------|-----------------------|------|
| $V_{CC}$         | Supply voltage                                                             | -0.5 | 7                     | V    |
| VI               | Input voltage <sup>(2)</sup>                                               | -0.5 | 7                     | V    |
| Vo               | Voltage applied to any output in the high-impedance or power-off state (2) | -0.5 | 7                     | V    |
| Vo               | Output voltage <sup>(2)(3)</sup>                                           | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current, (V <sub>I</sub> < 0)                                  |      | -20                   | mA   |
| I <sub>OK</sub>  | Output clamp current, (V <sub>O</sub> < 0)                                 |      | -50                   | mA   |
| Io               | Continuous output current, (V <sub>O</sub> = 0 to V <sub>CC</sub> )        |      | ±35                   | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND                          |      | ±70                   | mA   |
| TJ               | Junction temperature                                                       |      | 150                   | °C   |
| T <sub>stg</sub> | Storage temperature                                                        | -65  | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Clastrostatia diseberge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | 2000  | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | 1000  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(3)</sup> This value is limited to 5.5 V maximum.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted) (1)

|                     |                                    |                                            | SN54LV3               | 374A <sup>(2)</sup> | SN74LV                | /374A               |      |
|---------------------|------------------------------------|--------------------------------------------|-----------------------|---------------------|-----------------------|---------------------|------|
|                     |                                    |                                            | MIN                   | MAX                 | MIN                   | MAX                 | UNIT |
| V <sub>CC</sub>     | Supply voltage                     |                                            | 2                     | 5.5                 | 2                     | 5.5                 | V    |
|                     |                                    | V <sub>CC</sub> = 2 V                      | 1.5                   |                     | 1.5                   |                     |      |
| .,                  | High lavel inner contains          | V <sub>CC</sub> = 2.3 V to 2.7 V           | V <sub>CC</sub> × 0.7 |                     | $V_{CC} \times 0.7$   |                     | V    |
| $V_{IH}$            | High-level input voltage           | V <sub>CC</sub> = 3 V to 3.6 V             | V <sub>CC</sub> × 0.7 |                     | V <sub>CC</sub> × 0.7 |                     | V    |
|                     |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V           | $V_{CC} \times 0.7$   |                     | $V_{CC} \times 0.77$  |                     |      |
|                     |                                    | V <sub>CC</sub> = 2 V                      |                       | 0.5                 |                       | 0.5                 |      |
| V                   | Low lovel input valtage            | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ |                       | $V_{CC} \times 0.3$ |                       | $V_{CC} \times 0.3$ | V    |
| $V_{IL}$            | Low-level input voltage            | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$   |                       | $V_{CC} \times 0.3$ |                       | $V_{CC} \times 0.3$ |      |
|                     |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V           |                       | $V_{CC} \times 0.3$ |                       | $V_{CC} \times 0.3$ |      |
| $V_{I}$             | Input voltage                      |                                            | 0                     | 5.5                 | 0                     | 5.5                 | V    |
| V                   | Output voltage                     | High or low state                          | 0                     | $V_{CC}$            | 0                     | $V_{CC}$            | V    |
| Vo                  | Output voltage                     | 3-state                                    | 0                     | 5.5                 | 0                     | 5.5                 | V    |
|                     |                                    | V <sub>CC</sub> = 2 V                      |                       | -50                 |                       | -50                 | μΑ   |
|                     | High-level output current          | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ |                       | -2                  |                       | -2                  |      |
| I <sub>OH</sub>     | nigh-level output current          | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$   |                       | -8                  |                       | -8                  | mA   |
|                     |                                    | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ |                       | -16                 |                       | -16                 |      |
|                     |                                    | V <sub>CC</sub> = 2 V                      |                       | 50                  |                       | 50                  | μΑ   |
|                     | Low lovel output ourrent           | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ |                       | 2                   |                       | 2                   |      |
| l <sub>OL</sub>     | Low-level output current           | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$   |                       | 8                   |                       | 8                   | mA   |
|                     |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V           |                       | 16                  |                       | 16                  |      |
|                     |                                    | V <sub>CC</sub> = 2.3 V to 2.7 V           |                       | 200                 |                       | 200                 |      |
| $\Delta t/\Delta v$ | Input transition rise or fall rate | V <sub>CC</sub> = 3 V to 3.6 V             |                       | 100                 |                       | 100                 | ns/V |
|                     |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V           |                       | 20                  |                       | 20                  |      |
| T <sub>A</sub>      | Operating free-air temperature     |                                            | -55                   | 125                 | -40                   | 125                 | °C   |

All unused inputs of the device must be held at  $V_{CC}$  or GND to ensure proper device operation. See *Implications of Slow or Floating CMOS Inputs*, SCBA004. PRODUCT PREVIEW

### 6.4 Thermal Information

|                      |                                              |           | SN74LV    | 374A    |            |      |
|----------------------|----------------------------------------------|-----------|-----------|---------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DB (SSOP) | DW (SOIC) | NS (SO) | PW (TSSOP) | UNIT |
|                      |                                              | 20 PINS   | 20 PINS   | 20 PINS | 20 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 94.5      | 79.2      | 76.7    | 102.4      | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 56.4      | 43.7      | 43.2    | 36.5       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 49.7      | 47        | 44.2    | 53.6       | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 18.5      | 18.6      | 16.8    | 2.4        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 49.3      | 46.5      | 43.8    | 52.9       | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST CONDITIONS                         | V <sub>cc</sub> | SN54                 | SN74<br>-40°C | LV374<br>to +85 |                      | SN<br>-40° | UNIT |                      |     |      |    |
|------------------|-----------------------------------------|-----------------|----------------------|---------------|-----------------|----------------------|------------|------|----------------------|-----|------|----|
|                  |                                         |                 | MIN                  | TYP           | MAX             | MIN                  | TYP        | MAX  | MIN                  | TYP | MAX  |    |
|                  | I <sub>OH</sub> = -50 μA                | 2 V to 5.5 V    | V <sub>CC</sub> -0.1 |               |                 | V <sub>CC</sub> -0.1 |            |      | V <sub>CC</sub> -0.1 |     |      |    |
| M                | I <sub>OH</sub> = −2 mA                 | 2.3 V           | 2                    |               |                 | 2                    |            |      | 2                    |     |      | V  |
| V <sub>OH</sub>  | $I_{OH} = -8 \text{ mA}$                | 3 V             | 2.48                 |               |                 | 2.48                 |            |      | 2.48                 |     |      | V  |
|                  | I <sub>OH</sub> = −16 mA                | 4.5 V           | 3.8                  |               |                 | 3.8                  |            |      | 3.8                  |     |      |    |
|                  | I <sub>OL</sub> = 50 μA                 | 2 V to 5.5 V    |                      |               | 0.1             |                      |            | 0.1  |                      |     | 0.1  |    |
| M                | I <sub>OL</sub> = 2 mA                  | 2.3 V           |                      |               | 0.4             |                      |            | 0.4  |                      |     | 0.4  | V  |
| V <sub>OL</sub>  | I <sub>OL</sub> = 8 mA                  | 3 V             |                      |               | 0.44            |                      |            | 0.44 |                      |     | 0.44 | V  |
|                  | I <sub>OL</sub> = 16 mA                 | 4.5 V           |                      |               | 0.55            |                      |            | 0.55 |                      |     | 0.55 |    |
| I                | V <sub>I</sub> = 5.5 V or GND           | 0 to 5.5 V      |                      |               | ±1              |                      |            | ±1   |                      |     | ±1   | μA |
| I <sub>OZ</sub>  | $V_O = V_{CC}$ or GND                   | 5.5 V           |                      |               | ±5              |                      |            | ±5   |                      |     | ±5   | μΑ |
| I <sub>CC</sub>  | $V_I = V_{CC}$ or GND , $I_O = 0$       | 5.5 V           |                      |               | 20              |                      |            | 20   |                      |     | 20   | μA |
| I <sub>off</sub> | $V_{I}$ or $V_{O} = 0$ to 5.5 V         | 0               |                      |               | 5               |                      |            | 5    |                      |     | 5    | μΑ |
| C <sub>i</sub>   | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3 V           |                      | 2.9           |                 |                      | 2.9        |      |                      | 2.9 |      | pF |

<sup>(1)</sup> PRODUCT PREVIEW

## 6.6 Switching Characteristics: $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$

over recommended operating free-air temperature range,  $V_{CC}$  = 2.5 V ± 0.2 V (unless otherwise noted)

| PARAMETER          | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE     | T <sub>A</sub> = 25°C |                    |                     | SN54LV374A        |                   | SN74LV374A<br>-40°C to<br>+85°C |     | SN74LV374A<br>-40°C to +125°C |      | UNIT  |
|--------------------|-----------------|----------------|-------------------------|-----------------------|--------------------|---------------------|-------------------|-------------------|---------------------------------|-----|-------------------------------|------|-------|
|                    | ,               | , ,            |                         | MIN                   | TYP                | MAX                 | MIN               | MAX               | MIN                             | MAX | MIN                           | MAX  |       |
|                    |                 |                | $C_{L} = 15 \text{ pF}$ | 60 <sup>(1)</sup>     | 105 <sup>(1)</sup> |                     | 50 <sup>(1)</sup> |                   | 50                              |     | 50                            |      | MHz   |
| f <sub>max</sub>   |                 |                | C <sub>L</sub> = 50 pF  | 50                    | 85                 |                     | 40                |                   | 40                              |     | 40                            |      | IVITZ |
| t <sub>pd</sub>    | CLK             | Q              |                         |                       | 9.7(1)             | 16.3 <sup>(1)</sup> | 1 <sup>(1)</sup>  | 19 <sup>(1)</sup> | 1                               | 19  | 1                             | 20.5 |       |
| t <sub>en</sub>    | ŌĒ              | Q              | $C_L = 15 pF$           |                       | 8.9 <sup>(1)</sup> | 15.9 <sup>(1)</sup> | 1 <sup>(1)</sup>  | 19 <sup>(1)</sup> | 1                               | 19  | 1                             | 20.5 | ns    |
| t <sub>dis</sub>   | ŌĒ              | Q              |                         |                       | 6.3 <sup>(1)</sup> | 12.6 <sup>(1)</sup> | 1 <sup>(1)</sup>  | 15 <sup>(1)</sup> | 1                               | 15  | 1                             | 16.5 |       |
| t <sub>pd</sub>    | CLK             | Q              |                         |                       | 11.8               | 19.3                | 1                 | 23                | 1                               | 23  | 1                             | 24.5 |       |
| t <sub>en</sub>    | ŌĒ              | Q              | 0 50 5                  |                       | 10.9               | 18.8                | 1                 | 22                | 1                               | 22  | 1                             | 23.5 |       |
| t <sub>dis</sub>   | ŌĒ              | Q              | $C_L = 50 \text{ pF}$   |                       | 8.2                | 17.3                | 1                 | 19                | 1                               | 19  | 1                             | 20.5 | ns    |
| t <sub>sk(o)</sub> |                 |                |                         |                       |                    | 2                   |                   |                   |                                 | 2   |                               |      |       |

<sup>(1)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.



## 6.7 Switching Characteristics: $V_{cc} = 3.3 \text{ V} \pm 0.3 \text{ V}$

over recommended operating free-air temperature range,  $V_{CC}$  = 3.3 V ± 0.3 V (unless otherwise noted)

| PARAMETER          | FROM    | TO<br>(OUTPUT) | LOAD                    |                   | T <sub>A</sub> = 25° | С                   | SN54L             | .V374A              | SN74LV<br>-40°C to |      | SN74LV:<br>-40°C to + |      | UNIT  |
|--------------------|---------|----------------|-------------------------|-------------------|----------------------|---------------------|-------------------|---------------------|--------------------|------|-----------------------|------|-------|
|                    | (INPUT) | (001701)       | CAPACITANCE             | MIN               | TYP                  | MAX                 | MIN               | MAX                 | MIN                | MAX  | MIN                   | MAX  |       |
| f                  |         |                | C <sub>L</sub> = 15 pF  | 80 <sup>(1)</sup> | 150 <sup>(1)</sup>   |                     | 70 <sup>(1)</sup> |                     | 70                 |      | 70                    |      | MHz   |
| f <sub>max</sub>   |         |                | $C_L = 50 pF$           | 55                | 110                  |                     | 50                |                     | 50                 |      | 50                    |      | IVITZ |
| t <sub>pd</sub>    | CLK     | Q              |                         |                   | 6.8 <sup>(1)</sup>   | 12.7 <sup>(1)</sup> | 1 (1)             | 15 <sup>(1)</sup>   | 1                  | 15   | 1                     | 16   |       |
| t <sub>en</sub>    | ŌĒ      | Q              | $C_{L} = 15 \text{ pF}$ |                   | 6.3 <sup>(1)</sup>   | 11 <sup>(1)</sup>   | 1 <sup>(1)</sup>  | 13 <sup>(1)</sup>   | 1                  | 13   | 1                     | 14   | ns    |
| t <sub>dis</sub>   | ŌĒ      | Q              |                         |                   | 4.7 <sup>(1)</sup>   | 10.5 <sup>(1)</sup> | 1 (1)             | 12.5 <sup>(1)</sup> | 1                  | 12.5 | 1                     | 13.5 |       |
| t <sub>pd</sub>    | CLK     | Q              |                         |                   | 8.3                  | 16.2                | 1                 | 18.5                | 1                  | 18.5 | 1                     | 19.5 |       |
| t <sub>en</sub>    | ŌĒ      | Q              | 0 50-5                  |                   | 7.7                  | 14.5                | 1                 | 16.5                | 1                  | 16.5 | 1                     | 17.5 |       |
| t <sub>dis</sub>   | ŌĒ      | Q              | $C_L = 50 \text{ pF}$   |                   | 5.9                  | 14                  | 1                 | 16                  | 1                  | 16   | 1                     | 17   | ns    |
| t <sub>sk(o)</sub> |         |                |                         |                   |                      | 1.5                 |                   |                     |                    | 1.5  |                       |      |       |

<sup>(1)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.

## 6.8 Switching Characteristics: $V_{CC} = 5 V \pm 0.5 V$

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V  $\pm$  0.5 V (unless otherwise noted)

| PARAMETER          | FROM TO (INPUT) (OUTPUT) | LOAD CAPACITANCE | T <sub>A</sub> = 25°C  |                    | SN54LV374A         |                    | SN74LV374A<br>-40°C to<br>+85°C |                    | SN74LV374A<br>-40°C to +125°C |      | UNIT |      |       |
|--------------------|--------------------------|------------------|------------------------|--------------------|--------------------|--------------------|---------------------------------|--------------------|-------------------------------|------|------|------|-------|
|                    | ,                        | ,                |                        | MIN                | TYP                | MAX                | MIN                             | MAX                | MIN                           | MAX  | MIN  | MAX  |       |
| £                  |                          |                  | C <sub>L</sub> = 15 pF | 130 <sup>(1)</sup> | 205 <sup>(1)</sup> |                    | 110 <sup>(1)</sup>              |                    | 110                           |      | 110  |      | MHz   |
| f <sub>max</sub>   |                          |                  | C <sub>L</sub> = 50 pF | 85                 | 1705               |                    | 75                              |                    | 75                            |      | 75   |      | IVIHZ |
| t <sub>pd</sub>    | CLK                      | Q                |                        |                    | 4.9 <sup>(1)</sup> | 8.1 <sup>(1)</sup> | 1 <sup>(1)</sup>                | 9.5 <sup>(1)</sup> | 1                             | 9.5  | 1    | 10.5 |       |
| t <sub>en</sub>    | ŌĒ                       | Q                | $C_L = 15 pF$          |                    | 4.6 <sup>(1)</sup> | 7.6 <sup>(1)</sup> | 1 <sup>(1)</sup>                | 9 <sup>(1)</sup>   | 1                             | 9    | 1    | 10   | ns    |
| t <sub>dis</sub>   | ŌĒ                       | Q                |                        |                    | 3.4 <sup>(1)</sup> | 6.8 <sup>(1)</sup> | 1 <sup>(1)</sup>                | 8 <sup>(1)</sup>   | 1                             | 8    | 1    | 9    |       |
| t <sub>pd</sub>    | CLK                      | Q                |                        |                    | 5.9                | 10.1               | 1                               | 11.5               | 1                             | 11.5 | 1    | 12.5 |       |
| t <sub>en</sub>    | ŌĒ                       | Q                | 0 50 5                 |                    | 5.5                | 9.6                | 1                               | 11                 | 1                             | 11   | 1    | 12   |       |
| t <sub>dis</sub>   | ŌĒ                       | Q                | $C_L = 50 pF$          |                    | 4                  | 8.8                | 1                               | 10                 | 1                             | 10   | 1    | 11   | ns    |
| t <sub>sk(o)</sub> |                          |                  |                        |                    |                    | 1                  |                                 |                    |                               | 1    |      |      |       |

<sup>(1)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.

### 6.9 Timing Requirements

over recommended operating free-air temperature range, (unless otherwise noted) (see Figure 3)

|                     |                                 | T <sub>A</sub> = 25°C |     | SN54LV374A |     | SN74LV374A<br>-40°C to<br>+85°C |     | SN74LV374A<br>-40°C to +125°C | UNIT |
|---------------------|---------------------------------|-----------------------|-----|------------|-----|---------------------------------|-----|-------------------------------|------|
|                     |                                 | MIN                   | MAX | MIN        | MAX | MIN                             | MAX | MIN MAX                       |      |
| V <sub>CC</sub> = 1 | 2.5 V ± 0.2 V                   |                       |     |            |     |                                 |     |                               |      |
| t <sub>w</sub>      | Pulse duration, CLK high or low | 6                     |     | 7          |     | 7                               |     | 7                             | ns   |
| t <sub>su</sub>     | Setup time, data before CLK↑    | 5                     |     | 5.5        |     | 5.5                             |     | 6                             | ns   |
| t <sub>h</sub>      | Hold time, data after CLK↑      | 2.5                   |     | 2.5        |     | 2.5                             |     | 3                             | ns   |
| V <sub>CC</sub> = 3 | 3.3 V ± 0.3 V                   |                       |     |            |     |                                 |     |                               |      |
| t <sub>w</sub>      | Pulse duration, CLK high or low | 5                     |     | 5.5        |     | 5.5                             |     | 5.5                           | ns   |
| t <sub>su</sub>     | Setup time, data before CLK↑    | 4.5                   |     | 45         |     | 4.5                             |     | 5                             | ns   |
| t <sub>h</sub>      | Hold time, data after CLK↑      | 2                     |     | 2          |     | 2                               |     | 2.5                           | ns   |
| V <sub>CC</sub> =   | 5 V ± 0.5 V                     |                       |     |            |     |                                 |     |                               |      |
| t <sub>w</sub>      | Pulse duration, CLK high or low | 5                     |     | 5          |     | 5                               |     | 5                             | ns   |
| t <sub>su</sub>     | Setup time, data before CLK↑    | 3                     |     | 3          |     | 3                               |     | 3.5                           | ns   |
| t <sub>h</sub>      | Hold time, data after CLK↑      | 2                     |     | 2          |     | 2                               |     | 2.5                           | ns   |

(1) PRODUCT PREVIEW



### 6.10 Noise Characteristics

 $V_{CC}$  = 3.3 V,  $C_L$  = 50 pF,  $T_A$  = 25°C  $^{(1)}$ 

|                    | PARAMETER                                     | SN7  | LIAUT |      |      |
|--------------------|-----------------------------------------------|------|-------|------|------|
|                    | PARAMETER                                     | MIN  | TYP   | MAX  | UNIT |
| $V_{OL(P)}$        | Quiet output, maximum dynamic V <sub>OL</sub> |      | 0.6   | 0.8  | V    |
| V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> |      | -0.5  | -0.8 | V    |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> | 2.9  | 2.9   |      | V    |
| $V_{IH(D)}$        | High-level dynamic input voltage              | 2.31 |       |      | V    |
| $V_{IL(D)}$        | Low-level dynamic input voltage               |      |       | 0.99 | V    |

<sup>(1)</sup> Characteristics are for surface-mount packages only.

## 6.11 Operating Characteristics, $T_A = 25^{\circ}C$

|                                  | PARAMETEI                                     | R                | TEST CONDITIONS                           | V <sub>cc</sub> | TYP  | UNIT |
|----------------------------------|-----------------------------------------------|------------------|-------------------------------------------|-----------------|------|------|
| C. Dower dissination conscitance | Outroute enabled                              | C 50 25 4 40 MHz | 3.3 V                                     | 21.1            | ۰    |      |
| Cpc                              | C <sub>pd</sub> Power dissipation capacitance | Outputs enabled  | $C_L = 50 \text{ pF, f} = 10 \text{ MHz}$ | 5 V             | 22.8 | pF   |

## 6.12 Typical Characteristics







#### 7 Parameter Measurement Information



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_f \leq$  3 ns.
- D. The outputs are measured one at a time, with one input transition per measurement.
- E. tpLz and tpHz are the same as tdis.
- F. tpZL and tpZH are the same as ten.
- G. t<sub>PHL</sub> and t<sub>PLH</sub> are the same as t<sub>pd</sub>.
- H. All parameters and waveforms are not applicable to all devices.

Figure 3. Load Circuit and Voltage Waveforms



### 8 Detailed Description

#### 8.1 Overview

The SNx4LV374A devices are octal edge-triggered D-type flip-flops designed for 2-V to 5.5-V  $V_{CC}$  operation. These devices feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bi-directional bus drivers, and working registers. On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs. A buffered output-enable ( $\overline{OE}$ ) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components.  $\overline{OE}$  does not affect internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. These devices are fully specified for partial-power-down applications using loff. The loff circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The output of the device is unknown until the first valid rising clock edge occurs while  $V_{CC}$  is within the Recommended Operating Conditions range.

#### 8.2 Functional Block Diagram



Figure 4. Logic Diagram (Positive Logic)

#### 8.3 Feature Description

The device's wide operating range allows it to be used in a variety of systems that use different logic levels. The low propagation delay allows fast switching and higher speeds of operation. In addition, the low ground bounce stabilizes the performance of non-switching outputs while another output is switching.

#### 8.4 Device Functional Modes

Table 1 lists the functional modes of the SNx4LV374A devices.

Table 1. Function Table (Each Flip-Flop)

|    | INPUTS |   |       |  |  |  |  |  |  |  |
|----|--------|---|-------|--|--|--|--|--|--|--|
| ŌĒ | CLK    | D | Q     |  |  |  |  |  |  |  |
| L  | 1      | Н | Н     |  |  |  |  |  |  |  |
| L  | 1      | L | L     |  |  |  |  |  |  |  |
| L  | L      | X | $Q_0$ |  |  |  |  |  |  |  |
| Н  | X      | X | Z     |  |  |  |  |  |  |  |



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The SN74LV374A is a low drive CMOS device that can be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The inputs accept voltages up to 5.5 V allowing down translation to the V<sub>CC</sub> level.

#### 9.2 Typical Application

Figure 5 shows how the slower edges can reduce ringing on the output compared to higher drive parts like AC.



Figure 5. Typical Application Schematic

#### 9.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so consider routing and load conditions to prevent ringing.



## **Typical Application (continued)**

#### 9.2.2 Detailed Design Procedure

- Recommended Input conditions:
  - Rise time and fall time specs see ( $\Delta t/\Delta V$ ) in *Recommended Operating Conditions*.
  - Specified High and low levels. See (V<sub>IH</sub> and V<sub>IL</sub>) in *Recommended Operating Conditions*.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>.
- · Recommended output conditions:
  - Load currents should not exceed 35 mA per output and 70 mA total for the part.
  - Outputs should not be pulled above V<sub>CC</sub>.

### 9.2.3 Application Curve



Figure 6. Switching Characteristics Comparison



### 10 Power Supply Recommendations

The power supply can be any voltage between the MIN and MAX supply voltage rating located in the Recommended Operating Conditions. Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends a 0.1- $\mu$ F capacitor and if there are multiple  $V_{CC}$  terminals then TI recommends a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor for each power terminal. Multiple bypass capacitors can be paralleled to reject different frequencies of noise. Frequencies of 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close as possible to the power terminal for best results.

#### 11 Layout

#### 11.1 Layout Guidelines

When using multiple bit logic devices inputs should not ever float. In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only three of the four buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified below are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or V<sub>CC</sub> whichever make more sense or is more convenient. Floating outputs is generally acceptable, unless the part is a transceiver. If the transceiver has an output enable pin it will disable the outputs section of the part when asserted. This will not disable the input section of the I.O's so they also cannot float when disabled.

### 11.2 Layout Example



Figure 7. Layout Example



### 12 Device and Documentation Support

#### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

Implications of Slow or Floating CMOS Inputs, SCBA004

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 2. Related Links

| PARTS      | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|------------|----------------|--------------|---------------------|---------------------|---------------------|
| SN54LV374A | Click here     | Click here   | Click here          | Click here          | Click here          |
| SN74LV374A | Click here     | Click here   | Click here          | Click here          | Click here          |

### 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Lise

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.5 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 12.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





6-Feb-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| SN74LV374ADBR    | ACTIVE | SSOP         | DB                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LV374A               | Samples |
| SN74LV374ADW     | ACTIVE | SOIC         | DW                 | 20   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LV374A               | Samples |
| SN74LV374ADWG4   | ACTIVE | SOIC         | DW                 | 20   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LV374A               | Samples |
| SN74LV374ADWR    | ACTIVE | SOIC         | DW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LV374A               | Samples |
| SN74LV374ANSR    | ACTIVE | so           | NS                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | 74LV374A             | Samples |
| SN74LV374APW     | ACTIVE | TSSOP        | PW                 | 20   | 70             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LV374A               | Samples |
| SN74LV374APWE4   | ACTIVE | TSSOP        | PW                 | 20   | 70             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LV374A               | Samples |
| SN74LV374APWR    | ACTIVE | TSSOP        | PW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LV374A               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



## PACKAGE OPTION ADDENDUM

6-Feb-2020

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LV374A:

Automotive: SN74LV374A-Q1

■ Enhanced Product: SN74LV374A-EP

#### NOTE: Qualified Version Definitions:

- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product Supports Defense, Aerospace and Medical Applications

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 2-Oct-2019

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All dimensions are nominal |       |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74LV374ADBR              | SSOP  | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LV374ADWR              | SOIC  | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74LV374ANSR              | SO    | NS                 | 20 | 2000 | 330.0                    | 24.4                     | 8.4        | 13.0       | 2.5        | 12.0       | 24.0      | Q1               |
| SN74LV374APWR              | TSSOP | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |

www.ti.com 2-Oct-2019



\*All dimensions are nominal

| 7 til difficiono di c fictimidi |              |                 |      |      |             |            |             |
|---------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN74LV374ADBR                   | SSOP         | DB              | 20   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74LV374ADWR                   | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LV374ANSR                   | SO           | NS              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LV374APWR                   | TSSOP        | PW              | 20   | 2000 | 367.0       | 367.0      | 38.0        |



SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **MECHANICAL DATA**

## NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



PW (R-PDSO-G20)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G20)

## PLASTIC SMALL OUTLINE



- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
  C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





SOIC



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated