# **MOSFET** – N-Channel, POWERTRENCH<sup>®</sup>

## **60 V, 80 A, 5.6 m**Ω

# FDB86569-F085

### Features

- Typical  $R_{DS(on)} = 4.4 \text{ m}\Omega$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 80 \text{ A}$
- Typical  $Q_{g(tot)} = 35 \text{ nC}$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 80 \text{ A}$
- UIS Capability
- These Device is Pb-Free and is RoHS Compliant
- Qualified to AEC-Q101

### Applications

- Automotive Engine Control
- PowerTrain Management
- Solenoid and Motor Drivers
- Integrated Starter/Alternator
- Primary Switch for 12 V Systems



## **ON Semiconductor®**

www.onsemi.com







### MARKING DIAGRAM



### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 2 of this data sheet.

#### Unit Symbol Parameter Value V<sub>DSS</sub> Drain to Source Voltage 60 V V<sub>GS</sub> Gate to Source Voltage ±20 V Drain Current – Continuous (V<sub>GS</sub> = 10 V) (Note 1) $T_C$ = 25°C 80 А $I_D$ Pulsed Drain Current T<sub>C</sub> = 25°C А See Figure 4 $\mathsf{E}_{\mathsf{AS}}$ Single Pulse Avalanche Energy (Note 2) 41 mJ $(T_C = 25^{\circ}C)$ $\mathsf{P}_\mathsf{D}$ Power Dissipation 94 W Derate Above 25°C 0.63 W/°C -55 to +175 °C Operating and Storage Temperature T<sub>J</sub>, T<sub>STG</sub> $\mathsf{R}_{\theta \mathsf{JC}}$ Thermal Resistance Junction to Case °C/W 1.6 Maximum Thermal Resistance, Junction to Ambient (Note 3) 43 °C/W $R_{\theta JA}$

### MOSFET MAXIMUM RATINGS (T<sub>C</sub> = 25°C, Unless otherwise noted)

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Current is limited by bondwire configuration.

2. Starting  $T_J = 25^{\circ}$ C, L = 15  $\mu$ H, I<sub>AS</sub> = 74 A, V<sub>DD</sub> = 60 V during inductor charging and V<sub>DD</sub> = 0 V during time in avalanche. 3. R<sub>0JA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance, where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>0JC</sub> is guaranteed by design, while R<sub>0JA</sub> is determined by the board design. The maximum rating presented here is based on mounting on a 1 in<sup>2</sup> pad of 2oz copper.

### PACKAGE MARKING AND ORDERING INFORMATION

| [ | Device Marking | Device        | Package                      | Reel Size | Tape Width | Quantity  |
|---|----------------|---------------|------------------------------|-----------|------------|-----------|
|   | FDB86569       | FDB86569-F085 | D <sup>2</sup> –PAK (TO–263) | 330 mm    | 24 mm      | 800 Units |

### ELECTRICAL CHARACTERISTICS (T<sub>C</sub> = 25°C unless otherwise noted)

| Symbol              | Parameter                         | Test Conditions                                                                                                                | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| FF CHARAC           | TERISTICS                         | -                                                                                                                              |      |      |      |      |
| B <sub>VDSS</sub>   | Drain to Source Breakdown Voltage | $I_D = 250 \ \mu A, \ V_{GS} = 0 \ V$                                                                                          | 60   |      |      | V    |
| I <sub>DSS</sub>    | Drain to Source Leakage Current   | $V_{DS}$ = 60 V, $V_{GS}$ = 0 V, $T_{J}$ = 25°C                                                                                |      |      | 1    | μA   |
|                     |                                   | $V_{DS}$ = 60 V, $V_{GS}$ = 0 V, $T_{C}$ = 175°C (Note 1)                                                                      |      |      | 1    | mA   |
| I <sub>GSS</sub>    | Gate to Source Leakage Current    | $V_{GS} = \pm 20 V$                                                                                                            |      |      | ±100 | nA   |
| N CHARACT           | ERISTICS                          | -                                                                                                                              | •    |      | •    |      |
| V <sub>GS(TH)</sub> | Gate to Source Threshold Voltage  | $V_{GS} = V_{DS}, I_D = 250 \ \mu A$                                                                                           | 2.0  | 2.8  | 4.0  | V    |
| R <sub>DS(ON)</sub> | Drain to Source On Resistance     | $I_D$ = 80 A, $V_{GS}$ = 10 V, $T_J$ = 25 °C                                                                                   |      | 4.4  | 5.6  | mΩ   |
|                     |                                   | $I_D$ = 80 A, $V_{GS}$ = 10 V, $T_C$ = 175°C (Note 1)                                                                          |      | 8.5  | 10.8 | mΩ   |
|                     | ARACTERISTICS                     | -                                                                                                                              |      |      |      |      |
| C <sub>iss</sub>    | Input Capacitance                 | $V_{DS} = 30 \text{ V}, \text{ V}_{GS} = 0 \text{ V}, \text{ f} = 1 \text{ MHz}$                                               |      | 2520 |      | pF   |
| Coss                | Output Capacitance                | -                                                                                                                              |      | 690  |      | pF   |
| C <sub>rss</sub>    | Reverse Transfer Capacitance      |                                                                                                                                |      | 47   |      | pF   |
| Rg                  | Gate Resistance                   | f = 1 MHz                                                                                                                      |      | 2.0  |      | Ω    |
| Q <sub>g(tot)</sub> | Total Gate Charge at 10 V         | $ \begin{array}{l} V_{GS} = 0 \text{ V to } 10 \text{ V}, \\ V_{DD} = 30 \text{ V}, \text{ I}_{D} = 80 \text{ A} \end{array} $ |      | 35   | 52   | nC   |
| Q <sub>g(th)</sub>  | Threshold Gate Charge             | $ \begin{array}{l} V_{GS} = 0 \text{ V to 2 V}, \\ V_{DD} = 30 \text{ V}, \text{ I}_{D} = 80 \text{ A} \end{array} $           |      | 4.8  |      | nC   |
| Q <sub>gs</sub>     | Gate to Source Gate Charge        | V <sub>DD</sub> = 30 V, I <sub>D</sub> = 80 A                                                                                  |      | 14   |      | nC   |
| Q <sub>gd</sub>     | Gate to Drain "Miller" Charge     |                                                                                                                                |      | 7.4  |      | nC   |
| ESISTIVE SV         | VITCHING CHARACTERISTICS          |                                                                                                                                |      |      |      |      |
| t <sub>ON</sub>     | Turn-On Time                      | $V_{DD} = 30 \text{ V}, \text{ I}_{D} = 80 \text{ A},$                                                                         |      |      | 53   | ns   |
| t <sub>d(ON)</sub>  | Turn-On Delay                     | - V <sub>GS</sub> = 10 V, R <sub>GEN</sub> = 6 Ω                                                                               |      | 15   |      | ns   |
| t <sub>r</sub>      | Rise Time                         | 1                                                                                                                              |      | 20   |      | ns   |
| t <sub>d(OFF)</sub> | Turn-Off Delay                    | 1                                                                                                                              |      | 22   |      | ns   |
| t <sub>f</sub>      | Fall Time                         | 1                                                                                                                              |      | 8    |      | ns   |
| t <sub>OFF</sub>    | Turn-Off Time                     | 1                                                                                                                              |      |      | 45   | ns   |
| RAIN-SOUR           | CE DIODE CHARACTERISTICS          |                                                                                                                                |      |      |      |      |
| $V_{SD}$            | Source to Drain Diode Voltage     | $I_{SD}$ = 80 A, $V_{GS}$ = 0 V                                                                                                |      |      | 1.25 | V    |
|                     |                                   | $I_{SD}$ = 40 A, $V_{GS}$ = 0 V                                                                                                | 1    | 1    | 1.2  | V    |
| t <sub>rr</sub>     | Reverse Recovery Time             | I <sub>F</sub> = 80 A, dl <sub>SD</sub> /dt = 100 A/μs,                                                                        | 1    | 52   | 68   | ns   |
| Q <sub>RR</sub>     | Reverse Recovery Charge           | $V_{DD} = 48 V$                                                                                                                |      | 43   | 65   | nC   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 1. The maximum value is specified by design at  $T_J = 175^{\circ}$ C. Product is not tested to this condition in production.

### **TYPICAL CHARACTERISTICS**



Figure 3. Normalized Maximum Transient Thermal Impedance



Figure 4. Peak Current Capability

### TYPICAL CHARACTERISTICS (Continued)



Figure 5. Forward Bias Safe Operating Area



Figure 7. Transfer Characteristics



Figure 9. Saturation Characteristics





Figure 6. Unclamped Inductive Switching Capability



Figure 8. Forward Diode Characteristics



Figure 10. Saturation Characteristics

### TYPICAL CHARACTERISTICS (Continued)



Figure 11. R<sub>DSON</sub> vs. Gate Voltage



Figure 13. Normalized Gate Threshold Voltage vs. Temperature



Figure 15. Capacitance vs. Drain to Source Voltage



Figure 12. Normalized R<sub>DSON</sub> vs Junction Temperature



Figure 14. Normalized Drain to Source Breakdown Voltage vs. Junction Temperature



Figure 16. Gate Charge vs. Gate to Source Voltage

POWERTRENCH is a registered trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.

## **MECHANICAL CASE OUTLINE**





© Semiconductor Components Industries, LLC, 2018

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor date sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use a a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor houteds for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

### TECHNICAL SUPPORT

ON Semiconductor Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative