#### TPS561201, TPS561208 ZHCSG73-APRIL 2017 # 采用 6 引脚 SOT-23 封装的 TPS56120x 4.5V 至 17V 输入、1A 同步降压 稳压器 #### 1 特性 - TPS561201 和 TPS561208 1A 转换器集成了 140mΩ 和 84mΩ FET - D-CAP2™模式控制,用于快速瞬态响应 - 输入电压范围: 4.5V 至 17V - 输出电压范围: 0.76V 至 7V - 脉冲跳跃模式 (TPS561201) 或持续电流模式 (TPS561208) - 580kHz 开关频率 - 低关断电流(小于 10µA) - 2% 反馈电压精度 (25°C) - 从预偏置输出电压中启动 - 逐周期过流限制 - 断续模式过流保护 - 非锁存欠压保护 (UVP) 和热关断 (TSD) 保护 - 固定软启动时间: 1.0ms - 使用 TPS56120x 并借助 WEBENCH<sup>®</sup> Power Designer 创建定制设计方案 #### 2 应用 - 数字电视电源 - 高清 蓝光TM光盘播放器 - 网络家庭终端设备 - 数字机顶盒 (STB) - 安全监控 #### 3 说明 TPS561201 和 TPS561208 是采用 SOT-23 封装的简单易用型 1A 同步降压转换器。 此器件被优化为使用尽可能少的外部组件即可运行,并 且可以实现低待机电流。 这些开关模式电源 (SMPS) 器件采用 D-CAP2 模式控制,从而提供快速瞬态响应,并且在无需外部补偿组件的情况下支持诸如高分子聚合物等低等效串联电阻 (ESR) 输出电容器以及超低 ESR 陶瓷电容器。 TPS561201 可在脉冲跳跃模式下运行,从而能在轻载运行期间保持高效率。TPS561201 和 TPS561208 可提供 6 引脚 $1.6 \times 2.9$ (mm) SOT (DDC) 封装,额定结温范围为 $-40^{\circ}$ C 至 $125^{\circ}$ C。 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸(标称值) | |------------------------|---------|-----------------| | TPS561201<br>TPS561208 | SOT (6) | 1.60mm x 2.90mm | (1) 要了解所有可用封装,请参见数据表末尾的可订购产品附录。 #### 简化电路原理图 #### TPS561201 效率 100% 90% 80% 70% 60% Efficiency 50% 40% 30% Vout = 1.05 V 20% Vout = 1.5 V Vout = 3.3 V 10% Vout = 5 V0.01 0.001 Output Current (A) ### 目录 | 1 | 特性 | <u> </u> | 1 | |---|------|----------------------------------|-----| | 2 | 应用 | J | 1 8 | | 3 | 说明 | 1 | 1 | | 4 | 修订 | <sup>-</sup> 历史记录 | 2 | | 5 | Pin | Configuration and Functions | 3 | | 6 | Spe | cifications | 4 1 | | | 6.1 | Absolute Maximum Ratings | 4 | | | 6.2 | ESD Ratings | 4 | | | 6.3 | Recommended Operating Conditions | 4 1 | | | 6.4 | Thermal Information | 4 | | | 6.5 | Electrical Characteristics | 5 | | | 6.6 | Typical Characteristics | | | 7 | Deta | ailed Description | 9 | | | 7.1 | Overview | 9 | | | 7.2 | Functional Block Diagram | 9 1 | | | 7.3 | Feature Description | 9 | | | 7.4 Device Functional Mod | es1 | |----|-------------------------------|--------------| | 8 | <b>Application and Implem</b> | entation 12 | | | 8.1 Application Information | 1: | | | | | | 9 | Power Supply Recomm | endations 18 | | 10 | Layout | | | | | | | | | 18 | | 11 | 器件和文档支持 | 19 | | | 11.1 相关链接 | | | | 11.2 社区资源 | 19 | | | 11.3 商标 | | | | 11.4 静电放电警告 | 19 | | | 11.5 Glossary | 19 | | 12 | 机械、封装和可订购信息 | 19 | ### 4 修订历史记录 | 日期 | 修订版本 | 注释 | | |------------|------|-------|--| | 2017 年 4 月 | * | 首次发布。 | | www.ti.com.cn ZHCSG73-APRIL 2017 ### **5 Pin Configuration and Functions** #### **Pin Functions** | PIN | | DESCRIPTION | | | | | |------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | NAME | NO. | DESCRIPTION | | | | | | GND | 1 | Ground pin Source terminal of low-side power NFET as well as the ground terminal for controller circuit. Connect sensitive VFB to this GND at a single point. | | | | | | SW | 2 | Switch node connection between high-side NFET and low-side NFET. | | | | | | VIN | 3 | Input voltage supply pin. The drain terminal of high-side power NFET. | | | | | | VFB | 4 | Converter feedback input. Connect to output voltage with feedback resistor divider. | | | | | | EN | 5 | Enable input control. Active high and must be pulled up to enable the device. | | | | | | VBST | 6 | Supply input for the high-side NFET gate drive circuit. Connect 0.1-µF capacitor between VBST and SW pins. | | | | | #### 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |------------------------------------------------|------------------------|------------|-----|------| | | VIN, EN | -0.3 | 19 | V | | | VBST | -0.3 | 25 | V | | | VBST (10-ns transient) | -0.3 | 27 | V | | Input voltage | VBST (vs SW) | -0.3 | 6.5 | V | | | VFB | -0.3 | 6.5 | V | | | SW | -2 | 19 | V | | | SW (10 ns transient) | -3.5 | 21 | V | | Operating junction temperature, T <sub>J</sub> | | -40 | 150 | °C | | Storage temperature, T <sub>stg</sub> | | <b>-55</b> | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|---------------------------------------------------------------------|-------|------| | \/ | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±3000 | V | | V <sub>(ESD)</sub> | discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |----------|--------------------------------|------------------------|------|-----|------| | $V_{IN}$ | Supply input volta | ge | 4.5 | 17 | V | | | | VBST | -0.1 | 23 | | | | | VBST (10-ns transient) | -0.1 | 26 | | | | | VBST(vs SW) | -0.1 | 6.0 | | | $V_{I}$ | Input voltage | EN | -0.1 | 17 | V | | | | VFB | -0.1 | 5.5 | | | | | SW | -1.8 | 17 | | | | | SW (10 ns transient) | -3.5 | 20 | | | TJ | Operating junction temperature | | -40 | 125 | °C | #### 6.4 Thermal Information | | (d) | TPS561201 and<br>TPS561208 | | | |----------------------|----------------------------------------------|----------------------------|------|--| | | THERMAL METRIC <sup>(1)</sup> | DDC (SOT) | UNIT | | | | | 6 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 90.8 | °C/W | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 42.3 | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 16.3 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 2.6 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 16.3 | °C/W | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.5 Electrical Characteristics $T_J = -40$ °C to 125°C, V = 12 V (unless otherwise noted) | | PARAMETER | TEST CONDITI | ONS | MIN | TYP | MAX | UNIT | |-------------------------|-------------------------------------------|-------------------------------------------------------|----------------------------------------------------|-----|-----|------|------| | SUPPLY CL | RRENT | | | | | | | | | Operating – non-switching | V <sub>IN</sub> current, EN = 5 V, VFB = | TPS561201 | | 380 | 520 | ^ | | I <sub>VIN</sub> | supply current | 0.8 V | TPS561208 | | 590 | 750 | μΑ | | I <sub>VINSDN</sub> | Shutdown supply current | V <sub>IN</sub> current, EN = 0 V | | | 1 | 10 | μΑ | | LOGIC THR | ESHOLD | | | | | | | | V <sub>ENH</sub> | EN high-level input voltage | EN | | 1.6 | | | V | | V <sub>ENL</sub> | EN low-level input voltage | EN | | | | 0.8 | V | | R <sub>EN</sub> | EN pin resistance to GND | V <sub>EN</sub> = 12 V | | 225 | 400 | 900 | kΩ | | VFB VOLTA | GE AND DISCHARGE RESISTAN | NCE | | | | · | | | | VFB threshold voltage | $V_{O} = 1.05 \text{ V}, I_{O} = 10 \text{ mA}, Eco-$ | mode™ operation | | 774 | | mV | | V <sub>FBTH</sub> | VFB threshold voltage | V <sub>O</sub> = 1.05 V, continuous mode | operation | 749 | 768 | 787 | mV | | $I_{VFB}$ | VFB input current | V <sub>FB</sub> = 0.8 V | | | 0 | ±0.1 | μΑ | | MOSFET | | | | | | | | | R <sub>DS(on)h</sub> | High-side switch resistance | $T_A = 25^{\circ}C, V_{BST} - SW = 5.5 V$ | | | 140 | | mΩ | | R <sub>DS(on)I</sub> | Low-side switch resistance | T <sub>A</sub> = 25°C | | | 84 | | mΩ | | CURRENT L | IMIT | | | | | | | | l <sub>ocl</sub> | Current limit | DC current, V <sub>OUT</sub> = 1.05 V, L1 | DC current, V <sub>OUT</sub> = 1.05 V, L1 = 2.2 μH | | 1.6 | 2.0 | Α | | THERMAL | SHUTDOWN | | | | | | | | т | Thermal shutdown threshold <sup>(1)</sup> | Shutdown temperature | | | 160 | | °C | | T <sub>SDN</sub> | Thermal shutdown threshold | Hysteresis | | | 25 | | | | ON-TIME TI | MER CONTROL | | | | | | | | t <sub>OFF(MIN)</sub> | Minimum off time | VFB = 0.5 V | | | 220 | 310 | ns | | SOFT STAR | т | | | | | · | | | t <sub>ss</sub> | Soft-start time | Internal soft-start time | | | 1.0 | | ms | | Frequency | | | | | | | | | F <sub>sw</sub> | Switching frequency | $V_{IN} = 12 \text{ V}, V_{O} = 1.05 \text{ V}, FCCN$ | M mode | | 580 | | kHz | | OUTPUT UN | IDERVOLTAGE AND OVERVOLT | AGE PROTECTION | | | | | | | V <sub>UVP</sub> | Output UVP threshold | Hiccup detect (H > L) | | | 65% | | | | T <sub>HICCUP_WAI</sub> | Hiccup wait time | | | | 1.8 | | ms | | T <sub>HICCUP_RE</sub> | Hiccup time before restart | | | | 15 | | ms | | UVLO | | | | | | | | | | | Wake up VIN voltage | | | 4.0 | 4.3 | | | UVLO | UVLO threshold | Shut down VIN voltage | | 3.3 | 3.6 | | V | | | | Hysteresis VIN voltage | | | 0.4 | | | <sup>(1)</sup> Not production tested #### 6.6 Typical Characteristics $V_{IN} = 12 \text{ V} \text{ (unless otherwise noted)}$ ### **Typical Characteristics (continued)** #### TEXAS INSTRUMENTS #### **Typical Characteristics (continued)** $V_{IN} = 12 \text{ V} \text{ (unless otherwise noted)}$ Figure 13. TPS561208 $V_{OUT}$ = 1.05 V Efficiency, L = 2.2 $\mu H$ Figure 15. TPS561208 $V_{OUT}$ = 3.3 V Efficiency, L = 3.3 $\mu H$ Figure 16. TPS561208 $V_{OUT}$ = 5 V Efficiency, L = 4.7 $\mu H$ #### 7 Detailed Description #### 7.1 Overview The TPS561201 and TPS561208 are 1-A synchronous step-down converters. The proprietary D-CAP2 mode control supports low ESR output capacitors such as specialty polymer capacitors and multi-layer ceramic capacitors without complex external compensation circuits. The fast transient response of D-CAP2 mode control can reduce the output capacitance required to meet a specific level of performance. #### 7.2 Functional Block Diagram Copyright © 2017, Texas Instruments Incorporated #### 7.3 Feature Description #### 7.3.1 Adaptive On-Time Control and PWM Operation The main control loop of the TPS561201 is adaptive on-time pulse width modulation (PWM) controller that supports a proprietary D-CAP2 mode control. The D-CAP2 mode control combines adaptive on-time control with an internal compensation circuit for pseudo-fixed frequency and low external component count configuration with both low ESR and ceramic output capacitors. It is stable even with virtually no ripple at the output. At the beginning of each cycle, the high-side MOSFET is turned on. This MOSFET is turned off after internal one shot timer expires. This one shot duration is set proportional to the converter input voltage, $V_{IN}$ , and inversely proportional to the output voltage, $V_{O}$ , to maintain a pseudo-fixed frequency over the input voltage range, hence it is called adaptive on-time control. The one-shot timer is reset and the high-side MOSFET is turned on again when the feedback voltage falls below the reference voltage. An internal ramp is added to reference voltage to simulate output ripple, eliminating the need for ESR induced output ripple from D-CAP2 mode control. #### **Feature Description (continued)** #### 7.3.2 Pulse Skip Control (TPS561201) The TPS561201 and TPS561208 are designed with Advanced Eco-mode to maintain high light load efficiency. As the output current decreases from heavy load condition, the inductor current is also reduced and eventually comes to point that its rippled valley touches zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when the zero inductor current is detected. As the load current further decreases the converter runs into discontinuous conduction mode. The ontime is kept almost the same as it was in the continuous conduction mode so that it takes longer time to discharge the output capacitor with smaller load current to the level of the reference voltage. This makes the switching frequency lower, proportional to the load current, and keeps the light load efficiency high. The transition point to the light load operation I<sub>OUT(LL)</sub> current can be calculated in Equation 1. $$I_{OUT(LL)} = \frac{1}{2 \times L \times f_{SW}} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}$$ (1) #### 7.3.3 Soft Start and Pre-Biased Soft Start The TPS561201 and TPS561208 have an internal 1.0-ms soft-start. When the EN pin becomes high, the internal soft-start function begins ramping up the reference voltage to the PWM comparator. If the output capacitor is pre-biased at startup, the devices initiate switching and start ramping up only after the internal reference voltage becomes greater than the feedback voltage VFB. This scheme ensures that the converters ramp up smoothly into regulation point. #### 7.3.4 Current Protection The output over-current limit (OCL) is implemented using a cycle-by-cycle valley detect control circuit. The switch current is monitored during the OFF state by measuring the low-side FET drain to source voltage. This voltage is proportional to the switch current. To improve accuracy, the voltage sensing is temperature compensated. During the on time of the high-side FET switch, the switch current increases at a linear rate determined by $V_{in}$ , $V_{out}$ , the on-time and the output inductor value. During the on time of the low-side FET switch, this current decreases linearly. The average value of the switch current is the load current $I_{out}$ . If the monitored current is above the OCL level, the converter maintains low-side FET on and delays the creation of a new set pulse, even the voltage feedback loop requires one, until the current level becomes OCL level or lower. In subsequent switching cycles, the on-time is set to a fixed value and the current is monitored in the same manner. There are some important considerations for this type of over-current protection. The load current is higher than the overcurrent threshold by one half of the peak-to-peak inductor ripple current. Also, when the current is being limited, the output voltage tends to fall as the demanded load current may be higher than the current available from the converter. This may cause the output voltage to fall. When the VFB voltage falls below the UVP threshold voltage, the UVP comparator detects it. And then, the device will shut down after the UVP delay time (typically 24 µs) and restart after the hiccup time (typically 15 ms). When the over current condition is removed, the output voltage returns to the regulated value. #### 7.3.5 Undervoltage Lockout (UVLO) Protection UVLO protection monitors the internal regulator voltage. When the voltage is lower than UVLO threshold voltage, the device is shut off. This protection is non-latching. #### 7.3.6 Thermal Shutdown The device monitors the temperature of itself. If the temperature exceeds the threshold value (typically 160°C), the device is shut off. This is a non-latch protection. 7.4 Device Functional Modes ## 7.4.1 Normal Operation When the input voltage is above the LIVLO threshold. When the input voltage is above the UVLO threshold and the EN voltage is above the enable threshold, the TPS561208 can operate in their normal switching modes. Normal continuous conduction mode (CCM) occurs when the minimum switch current is above 0 A. In CCM, the TPS561208 operates at a quasi-fixed frequency of 580 kHz. #### 7.4.2 Eco-mode Operation When the TPS561201 and TPS561208 are in the normal CCM operating mode and the switch current falls to 0 A, the TPS561201 begins operating in pulse skipping Eco-mode. Each switching cycle is followed by a period of energy saving sleep time. The sleep time ends when the VFB voltage falls below the Eco-mode threshold voltage. As the output current decreases, the perceived time between switching pulses increases. #### 7.4.3 Standby Operation When the TPS561201 and TPS561208 are operating in either normal CCM or Eco-mode, they may be placed in standby by asserting the EN pin low. #### 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information The devices are typical step-down DC-DC converters. It typically uses to convert a higher dc voltage to a lower dc voltage with a maximum available output current of 1 A. The following design procedure can be used to select component values for the TPS561201 and TPS561208. Alternately, the WEBENCH® software may be used to generate a complete design. The WEBENCH software uses an iterative design procedure and accesses a comprehensive database of components when generating a design. This section presents a simplified discussion of the design process. #### 8.2 Typical Application The application schematic in Figure 17 was developed to meet the previous requirements. This circuit is available as the evaluation module (EVM). The sections provide the design procedure. Figure 17 shows the TPS561201 and TPS561208 4.5-V to 17-V Input, 1.05-V output converter schematics. Figure 17. TPS561201 and TPS561208 1.05-V/1-A Reference Design #### 8.2.1 Design Requirements Table 1 shows the design parameters. **Table 1. Design Parameters** | PARAMETER | EXAMPLE VALUE | |-----------------------------------|---------------------| | Input voltage range | 4.5 to 17 V | | Output voltage | 1.05 V | | Transient response, 1-A load step | $\Delta$ Vout = ±5% | | Input ripple voltage | 400 mV | | Output ripple voltage | 30 mV | | Output current rating | 1A | | Operating frequency | 580 kHz | #### 8.2.2 Detailed Design Procedure #### 8.2.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the TPS56120x device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - Export customized schematic and layout into popular CAD formats - Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. #### 8.2.2.2 Output Voltage Resistors Selection The output voltage is set with a resistor divider from the output node to the VFB pin. TI recommends to use 1% tolerance or better divider resistors. Start by using Equation 2 to calculate VOUT. To improve efficiency at very light loads consider using larger value resistors, too high of resistance will be more susceptible to noise and voltage errors from the VFB input current will be more noticeable. $$V_{OUT} = 0.768 \times \left(1 + \frac{R1}{R2}\right) \tag{2}$$ #### 8.2.2.3 Output Filter Selection The LC filter used as the output filter has double pole at: $$F_{P} = \frac{1}{2\pi\sqrt{L_{OUT} \times C_{OUT}}}$$ (3) At low frequencies, the overall loop gain is set by the output set-point resistor divider network and the internal gain of the device. The low frequency phase is 180 degrees. At the output filter pole frequency, the gain rolls off at a –40 dB per decade rate and the phase drops rapidly. D-CAP2 introduces a high frequency zero that reduces the gain roll off to –20 dB per decade and increases the phase to 90 degrees one decade above the zero frequency. The inductor and capacitor for the output filter must be selected so that the double pole of Equation 3 is located below the high frequency zero but close enough that the phase boost provided be the high frequency zero provides adequate phase margin for a stable circuit. To meet this requirement use the values recommended in Table 2. **Table 2. Recommended Component Values** | OUTPUT VOLTAGE | R1 | R2 | | L1 (μH) | | | |----------------|---------------|------|-----|---------|-----|---------------| | (V) | (k $\Omega$ ) | (kΩ) | MIN | TYP | MAX | (μ <b>F</b> ) | | 1 | 3.09 | 10.0 | 2.2 | 2.2 | 4.7 | 20 to 68 | | 1.05 | 3.74 | 10.0 | 2.2 | 2.2 | 4.7 | 20 to 68 | | 1.2 | 5.76 | 10.0 | 2.2 | 2.2 | 4.7 | 20 to 68 | | 1.5 | 9.53 | 10.0 | 2.2 | 2.2 | 4.7 | 20 to 68 | | 1.8 | 13.7 | 10.0 | 2.2 | 2.2 | 4.7 | 20 to 68 | | 2.5 | 22.6 | 10.0 | 3.3 | 3.3 | 4.7 | 20 to 68 | | 3.3 | 33.2 | 10.0 | 3.3 | 3.3 | 4.7 | 20 to 68 | | 5 | 54.9 | 10.0 | 3.3 | 4.7 | 4.7 | 20 to 68 | | 6.5 | 75 | 10.0 | 3.3 | 4.7 | 4.7 | 20 to 68 | The inductor peak-to-peak ripple current, peak current and RMS current are calculated using Equation 4, Equation 5, and Equation 6. The inductor saturation current rating must be greater than the calculated peak current and the RMS or heating current rating must be greater than the calculated RMS current. Use 580 kHz for f<sub>SW</sub>. Make sure the chosen inductor is rated for the peak current of Equation 5 and the RMS current of Equation 6. $$II_{P-P} = \frac{V_{OUT}}{V_{IN(MAX)}} \times \frac{V_{IN(MAX)} - V_{OUT}}{L_O \times f_{SW}}$$ (4) $$II_{PEAK} = I_{O} + \frac{II_{P-P}}{2}$$ (5) $$I_{LO(RMS)} = \sqrt{I_0^2 + \frac{1}{12}II_{P-P}^2}$$ (6) For this design example, the calculated peak current is 1.69 A and the calculated RMS current is 1.11 A. The inductor used is a WE 744311330 with a peak current rating of 11 A and an RMS current rating of 6.5 A. The capacitor value and ESR determines the amount of output voltage ripple. The TPS561201 and TPS561208 are intended for use with ceramic or other low-ESR capacitors. Recommended values range from 20 $\mu$ F to 68 $\mu$ F. Use Equation 7 to determine the required RMS current rating for the output capacitor. $$I_{CO(RMS)} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{\sqrt{12} \times V_{IN} \times L_O \times f_{SW}}$$ (7) For this design two TDK C3216X5R0J226M 22- $\mu$ F output capacitors are used. The typical ESR is 2 m $\Omega$ each. The calculated RMS current is 0.286 A. #### 8.2.2.4 Input Capacitor Selection The TPS561201 and TPS561208 require an input decoupling capacitor and a bulk capacitor is needed depending on the application. TI recommends a ceramic capacitor over 10 $\mu$ F for the decoupling capacitor. An additional 0.1- $\mu$ F capacitor (C3) from pin 3 to ground is optional to provide additional high frequency filtering. The capacitor voltage rating needs to be greater than the maximum input voltage. #### 8.2.2.5 Bootstrap Capacitor Selection A $0.1-\mu F$ ceramic capacitor must be connected between the VBST to SW pin for proper operation. TI recommends to use a ceramic capacitor. ### 8.2.3 Application Curves www.ti.com.cn ZHCSG73 – APRIL 2017 #### 9 Power Supply Recommendations The TPS561201 and TPS561208 are designed to operate from input supply voltage in the range of 4.5 V to 17 V. Buck converters require the input voltage to be higher than the output voltage for proper operation. The maximum recommended operating duty cycle is 75%. Using that criteria, the minimum recommended input voltage is $V_{\rm O}$ / 0.75. #### 10 Layout #### 10.1 Layout Guidelines - 1. VIN and GND traces should be as wide as possible to reduce trace impedance. The wide areas are also of advantage from the view point of heat dissipation. - 2. The input capacitor and output capacitor should be placed as close to the device as possible to minimize trace impedance. - 3. Provide sufficient vias for the input capacitor and output capacitor. - 4. Keep the SW trace as physically short and wide as practical to minimize radiated emissions. - 5. Do not allow switching current to flow under the device. - 6. A separate VOUT path should be connected to the upper feedback resistor. - 7. Make a Kelvin connection to the GND pin for the feedback path. - 8. Voltage feedback loop should be placed away from the high-voltage switching trace, and preferably has ground shield. - 9. The trace of the VFB node should be as small as possible to avoid noise coupling. - 10. The GND trace between the output capacitor and the GND pin should be as wide as possible to minimize its trace impedance. #### 10.2 Layout Example Figure 34. TPS561201 and TPS561208 Layout www.ti.com.cn ZHCSG73 – APRIL 2017 #### 11 器件和文档支持 #### 11.1 相关链接 下面的表格列出了快速访问链接。范围包括技术文档、支持与社区资源、工具和软件,并且可通过快速访问立刻订购。 表 3. 相关链接 | 器件 | 产品文件夹 | 立即订购 | 技术文档 | 工具与软件 | 支持与社区 | |-----------|-------|-------|-------|-------|-------| | TPS561201 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | | TPS561208 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | #### 11.2 社区资源 The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.3 商标 D-CAP2, Eco-mode, E2E are trademarks of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. 蓝光 is a trademark of Blu-ray Disc Association. All other trademarks are the property of their respective owners. #### 11.4 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 #### 11.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. #### 12 机械、封装和可订购信息 以下页中包括机械封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本 文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。 14-Feb-2018 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------------|---------| | TPS561201DDCR | ACTIVE | SOT-23-THIN | DDC | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | 1201 | Samples | | TPS561201DDCT | ACTIVE | SOT-23-THIN | DDC | 6 | 250 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | 1201 | Samples | | TPS561208DDCR | ACTIVE | SOT-23-THIN | DDC | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 85 | 1208 | Samples | | TPS561208DDCT | ACTIVE | SOT-23-THIN | DDC | 6 | 250 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 85 | 1208 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and #### **PACKAGE OPTION ADDENDUM** 14-Feb-2018 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ### DDC (R-PDSO-G6) ### PLASTIC SMALL-OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. - D. Falls within JEDEC MO-193 variation AA (6 pin). #### 重要声明 德州仪器 (TI) 公司有权按照最新发布的 JESD46 对其半导体产品和服务进行纠正、增强、改进和其他修改,并不再按最新发布的 JESD48 提供任何产品和服务。买方在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。 TI 公布的半导体产品销售条款 (http://www.ti.com/sc/docs/stdterms.htm) 适用于 TI 已认证和批准上市的已封装集成电路产品的销售。另有其他条款可能适用于其他类型 TI 产品及服务的使用或销售。 复制 TI 数据表上 TI 信息的重要部分时,不得变更该等信息,且必须随附所有相关保证、条件、限制和通知,否则不得复制。TI 对该等复制文件不承担任何责任。第三方信息可能受到其它限制条件的制约。在转售 TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关 TI 产品或服务的明示或暗示保证,且构成不公平的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。 买方和在系统中整合 TI 产品的其他开发人员(总称"设计人员")理解并同意,设计人员在设计应用时应自行实施独立的分析、评价和判断,且应全权负责并确保应用的安全性,及设计人员的应用(包括应用中使用的所有 TI 产品)应符合所有适用的法律法规及其他相关要求。设计人员就自己设计的应用声明,其具备制订和实施下列保障措施所需的一切必要专业知识,能够 (1) 预见故障的危险后果,(2) 监视故障及其后果,以及 (3) 降低可能导致危险的故障几率并采取适当措施。设计人员同意,在使用或分发包含 TI 产品的任何应用前,将彻底测试该等应用和和该等应用所用 TI 产品的功能而设计。 TI 提供技术、应用或其他设计建议、质量特点、可靠性数据或其他服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI 资源"),旨在帮助设计人员开发整合了 TI 产品的 应用, 如果设计人员(个人,或如果是代表公司,则为设计人员的公司)以任何方式下载、访问或使用任何特定的 TI 资源,即表示其同意仅为该等目标,按照本通知的条款使用任何特定 TI 资源。 TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。 设计人员只有在开发包含该等 TI 资源所列 TI 产品的 应用时,才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。 TI 资源系"按原样"提供。TI 兹免除对资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为或对设计人员进行辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。 除 TI 己明确指出特定产品已达到特定行业标准(例如 ISO/TS 16949 和 ISO 26262)的要求外,TI 不对未达到任何该等行业标准要求而承担任何责任。 如果 TI 明确宣称产品有助于功能安全或符合行业功能安全标准,则该等产品旨在帮助客户设计和创作自己的 符合 相关功能安全标准和要求的应用。在应用内使用产品的行为本身不会 配有 任何安全特性。设计人员必须确保遵守适用于其应用的相关安全要求和 标准而设计。设计人员不可将任何 TI 产品用于关乎性命的医疗设备,除非已由各方获得授权的管理人员签署专门的合同对此类应用专门作出规定。关乎性命的医疗设备是指出现故障会导致严重身体伤害或死亡的医疗设备(例如生命保障设备、心脏起搏器、心脏除颤器、人工心脏泵、神经刺激器以及植入设备)。此类设备包括但不限于,美国食品药品监督管理局认定为 III 类设备的设备,以及在美国以外的其他国家或地区认定为同等类别设备的所有医疗设备。 TI 可能明确指定某些产品具备某些特定资格(例如 Q100、军用级或增强型产品)。设计人员同意,其具备一切必要专业知识,可以为自己的应用选择适合的 产品, 并且正确选择产品的风险由设计人员承担。设计人员单方面负责遵守与该等选择有关的所有法律或监管要求。 设计人员同意向 TI 及其代表全额赔偿因其不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2018 德州仪器半导体技术(上海)有限公司