# TLE9201SG 6 A H-Bridge with SPI **Data Sheet** Rev. 1.0, 2014-02-25 **Automotive Power** ## **Table of Contents** # **Table of Contents** | 1 | Overview | . 3 | |-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------| | <b>2</b><br>2.1<br>2.2<br>2.3 | Pin Configuration Pin Assignment Pin Definitions and Functions Terms | 4 | | 3 | Block Diagram | 6 | | 4.1<br>4.2<br>4.3<br>4.4<br>4.5<br>4.6<br>4.7<br>4.8<br>4.9<br>4.10<br>4.11<br>4.12 | Block Description Power Supply Sleep Mode Output Stages Protection and Diagnostics Current Limitation Short Circuit Detection Short Circuit to Battery Short Circuit over Load Overtemperature Undervoltage Shut-Down Open Load Detection Serial Peripheral Interface (SPI) | 7<br>7<br>8<br>9<br>10<br>10<br>10<br>11<br>11 | | <b>5</b><br>5.1<br>5.2<br>5.3 | General Product Characteristics Absolute Maximum Ratings Functional Range Thermal Resistance | 17<br>18 | | 6 | Electrical Characteristics | 19 | | 7 | Application Information | 22 | | 8 | Package Outlines | 25 | ## 6 A H-Bridge with SPI **TLE9201SG** #### 1 Overview #### **Features** - R<sub>DSon</sub> of 100 mΩ per switch typ. at Tj=25 °C - Logic inputs 3.3 V and 5.0 V TTL/CMOS-compatible - · Low standby current - Chopper current limitation - Short circuit shut down with latch behavior - · Overtemperature shut down with latch behavior - VS undervoltage shutdown - Open load detection in ON and OFF state - Detailed SPI diagnosis or simple error flag - Green product (RoHS compliant) - AEC qualified PG-DSO-12-17 #### Description The TLE9201SG is a general purpose 6 A H-Bridge, designed for (but not limited to) the control of DC motors or other inductive loads in automotive applications. The outputs can be pulse width modulated at frequencies up to 20kHz. PWM/DIR control reduces the number of PWM capable pins needed on the microcontroler side. For load currents above the current limitation threshold (8A typ.) the H-Bridge goes into chopper current limitation mode. It is protected against short circuits and overtemperature and provides extensive diagnosis via SPI or basic error feedback via error flag. Open load can be detected when the bridge is disabled or during PWM operation of inductive loads. The robust PG-DSO-12-17 package provides excellent thermal capabilites due to the thick copper heat slug. Thanks to the protruding edges of the heatslug the package is well suited for automatic optical solder inspection. | Туре | Package | Marking | |-----------|--------------|-----------| | TLE9201SG | PG-DSO-12-17 | TLE9201SG | Data Sheet 3 Rev. 1.0, 2014-02-25 **Pin Configuration** # 2 Pin Configuration # 2.1 Pin Assignment Figure 1 Pin Assignment TLE9201SG ## 2.2 Pin Definitions and Functions | Pin | Symbol | Function | |-----|--------|----------------------------------------------------------------------------------| | 1 | DIR | Direction input to define direction of the motor current | | 2 | VSO | Supply pin for SO output. Connect to 5V or 3.3V depending on desired logic level | | 3 | so | SPI serial output | | 4 | VS | Supply voltage | | 5 | OUT1 | Output 1 | | 6 | GND | Ground | | 7 | OUT2 | Output 2 | | 8 | SI | SPI serial input | | 9 | CSN | SPI chip select (low active) | | 10 | SCK | SPI clock input | | 11 | DIS | Disable. Disables the outputs (all MOSFETS off) | | 12 | PWM | Pulse width modulation input | **Pin Configuration** # 2.3 Terms Figure 2 Terms TLE9201SG **Block Diagram** # 3 Block Diagram Figure 3 Block Diagram # 4 Block Description # 4.1 Power Supply All internal supply voltages are derived from the pin VS. A charge pump provides the gate voltage for the high side switches. The charge pump does not require an external capacitor. The output buffer of the digital output SO is supplied by the pin VSO. Therefore the output level at SO can be easily configured for 3.3 V or 5 V logic by connecting VSO to the respective voltage. ## 4.2 Sleep Mode In order to minimize current consumption during inactive phases the device can be put into sleep mode by pulling the VSO pin to GND. This functionality can also be used to provide a second switch off path for the outputs similar to an enable pin, simply by driving VSO directly from a microcontroller output. Since VSO is supplying also the output buffer of the SO signal it has to be ensured that the microcontroller output can provide sufficient current. Alternatively an external mosfet or a driver stage could be used to switch the VSO supply voltage. To account for dynamic switching currents it might be advisable to buffer VSO with a small capacitor (see Figure 7 "Application Example VSO as Enable Input" on Page 24). Please note that the push pull stage of the SO output provides a current return path to VSO via the bulk diode of the highside mosfet. Therefore it has to be ensured that the voltage at SO never exceeds the voltage at VSO by more than 0.3V. Figure 4-1 SO output buffer # 4.3 Output Stages The output stages consist of four n-channel mosfets in H-bridge configuration. The outputs are protected against short circuits and over temperature. The bridge is controlled using the inputs PWM and DIR. The signal at DIR is defining the direction of the driven DC motor whereas the PWM signal sets the duty cycle. The outputs can be set tristate (i.e. high side and low side switches are turned off) by setting DIS to high level. Figure 4-2 Operation Modes Table 4-1 Output Truth Table | DIS | PWM | DIR | OUT1 | OUT2 | Comment | | | |-----|-----|-----|------|------|------------------------------|--|--| | 1 | Х | Х | Z | Z | disabled, outputs tristate | | | | 0 | 1 | 1 | Н | L | forward / clockwise | | | | 0 | 1 | 0 | L | Н | reverse / counterclockwise | | | | 0 | 0 | 1 | Н | Z | freewheeling in HS (forward) | | | | 0 | 0 | 0 | Z | Н | freewheeling in HS (reverse) | | | # 4.4 Protection and Diagnostics Both output stages of the TLE9201SG are equipped with fault diagnostic functions: - Short to battery voltage (SCB) - Short to ground (SCG) - Open load (OL) - Over-temperature (OT) #### 4.5 Current Limitation To limit the output current a chopper current limitation is integrated. Current measurement for current limitation is done in the high side path. Figure 4-3 Chopper Current Limitation Figure 4-3 shows the behavior of the current limitation for over current detection in HS1. It applies accordingly also for HS2. When the current in high-side switch of OUT1 (HS1) exceeds the limit $I_L$ longer than the blanking time $t_b$ , the low side switch of OUT2 (LS2) is switched off, independent of the input signal at PWM. This leads to freewheeling through the bulk diode of HS2 and therefore to a decrease of the load current. As soon as the current falls below $I_L$ , OUT2 is switched back to normal operation, i.e. the outputs follow the inputs according to the truth table. To avoid high switching frequencies in case of low inductive loads the minimum time between two transitions is limited to $t_{trans}$ . #### 4.6 Short Circuit Detection Figure 4-4 Short to Ground Detection The short circuit to ground detection is activated when the current through one of the high side switches rises over the threshold $I_{\rm SC}$ and remains higher than $I_{\rm SC}$ for at least the filter time $t_{\rm sdf}$ within the blanking time $t_{\rm b}$ . Both outputs will be switched off and the failure will be reported in the SPI diagnosis register. The outputs can be re-activated by disabling and enabling the bridge via the disable signal DIS, pulling VSO to GND or by a reset command via SPI. ## 4.7 Short Circuit to Battery A short circuit to battery is detected in the same way as a short circuit to ground, only in the low side switch instead of the high side switch. #### 4.8 Short Circuit over Load Short circuit over load will trigger the short circuit detection either of the high side or the low side switch (whichever is faster). ## 4.9 Overtemperature In case of high DC-currents, insufficient cooling or high ambient temperature, the chip temperature may rise above the thermal shut-down temperature $T_{\rm jSD}$ . In that case, all output transistors are turned off. Overtemperature shutdown is latching. The outputs can be re-activated as soon as the junction temperature has fallen below the switch-on temperature $T_{\text{iso}}$ . # 4.10 Undervoltage Shut-Down If the supply voltage at the VS pins falls below the undervoltage detection threshold $V_{UV\_OFF}$ , the outputs are turned off. The undervoltage detection is not latching. That means that as soon as $V_S$ rises above $V_{UV\_ON}$ again, the device is returning to normal operation. #### 4.11 Open Load Detection #### 4.11.1 Open Load Detection in OFF state When the bridge is disabled (DIS=high) the open load in OFF detection becomes active. Two diagnostic current sources will then be connected to the outputs, a pull up current source at OUT1 and a pull down current source at OUT2. The pull down current source is stronger than the pull up current source and therefore will pull down OUT1 if a load is present. If no load is present OUT1 will be pulled high by the pull up current source. This is detected by a comparator and reported in the SPI diagnosis register. Please note that capacitors that might be placed at the outputs for EMC reasons first have to be discharged by the pull down current source at OUT2 for the open load detection to work properly. Also, if current is flowing through the load at the time of disabling the freewheeling current will force the outputs towards supply voltage $V_s$ . This may lead to an erroneous reporting of open load. Therefore the first diagnostic reading after disabling should be discarded and a second reading should be taken after the load is deenergized and the output capacitors are discharged completely. The open load detection can be disabled by setting the OLDIS bit in the CTRL\_REG register. This will disconnect the diagnostic current sources and suppress the reporting of open load in the DIA\_REG register. Figure 4-5 Open Load Detection in OFF state #### 4.11.2 Open Load Detection in ON state The TLE9201SG contains an open load diagnosis during operation for inductive loads. It evaluates whether freewheeling occurs in the switching phase. In order to avoid inadvertent triggering of the open load diagnosis a failure counter is implemented. There have to be at least 5 occurances of the internal open load signal (i.e. 5 PWM pulses without freewheeling detected) before open load is reported in the SPI diagnosis register. Depending on the operation conditions and on external circuitry like the output capacitors it is possible that open load is indicated although the load is present. This might be the case for example during a direction change or for small load currents respectively small PWM duty cycles. Therefore it is recommended to evaluate the open load diagnosis only in known suitable operating conditions and to ignore it otherwise. The open load diagnosis is not latching. # 4.12 Serial Peripheral Interface (SPI) For diagnosis purposes the TLE9201SG is equipped with a "Serial Peripheral Interface" (SPI). The SPI of several TLE9201SGs can be connected in daisy chain configuration in order to save microcontroller interface pins. The TLE9201SG is configured as a "slave" device. This means that the $\mu$ C as the master is providing the chip select (CSN) and clock signal (SCK). A data transfer on the SPI bus is initiaded with a falling edge on CSN and is terminated by a rising edge on CSN. The data on the serial input pin SI is sampled with the falling edge of SCK, the serial data output at SO is determined by the rising clock edge. The data is transferred "MSB first". The word length of the SPI is 8 bit. Please note that there is no check for the number of clocks within a SPI frame. Any low pulse at CSN will be regarded as one frame. ## 4.12.1 Error Flag Between the falling edge of CSN and the first rising edge of SCK an additional error flag signal is set asynchronously at the SO pin. The error flag signal set to high whenever the output stages are shut down (tristate) due to a failure or due to disabling of the output stages. Additionally the EF signal is OR'ed with the SI input signal. By connecting the SO of one device to the SI of the next device the EF signal can be routed through similar to a SPI daisy chain configuration. This flag can be used for simple error feedback without SPI communication by connecting SCK and CSN to GND permanently (see Figure 5 "Application Example H-Bridge with Error Flag" on Page 22). Figure 4-6 SPI Timing Definition (drawing not to scale) # 4.12.2 SPI Register Description The TLE9201SG provides detailed diagnosis and the option to control the outputs via SPI. Following commands are available (x=don't care, d=data): Table 4-2 SPI Command Set | Command | Input Byte | Description | | | | | |----------------|------------|------------------------------------------------------------------------------------------------------|--|--|--|--| | RD_DIA | 000x xxxx | Read Diagnosis Register | | | | | | RES_DIA | 100x xxxx | Reset Diagnosis Register | | | | | | RD_REV | 001x xxxx | xxx Read Device Revision Number | | | | | | RD_CTRL | 011x xxxx | x xxxx Read Control Register | | | | | | WR_CTRL | 111d dddd | Write Control - sets and returns Control Register values | | | | | | WR_CTRL_RD_DIA | 110d dddd | Write Control and Read Diagnosis- sets Control Register values and returns Diagnosis Register values | | | | | The first SPI response provided after power up is the device revision number (RD\_REV). For any unspecified commands the device will respond with the content of the diagnosis register (RD\_DIA). Data Sheet 13 Rev. 1.0, 2014-02-25 # 4.12.2.1 Control Register # **Control Register** | CTRL_REG | Offset | Reset Value | |-----------------|-----------------|-----------------| | ControlRegister | 01 <sub>H</sub> | 00 <sub>H</sub> | | | | | | 7 | | 5 | 4 | 3 | 2 | 1 | 0 | |---|-----|---|-------|-----|-----|------|------| | | CMD | 1 | OLDIS | SIN | SEN | SDIR | SPWM | | | rw | | rw | rw | rw | rw | rw | | Field | Bits | Type | Description | |-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CMD | 7:5 | rw | Command 011: RD_CTRL 110: WR_CTRL_RD_DIA 111: WR_CTRL | | OLDIS | 4 | rw | Open Load Disconnect 1: Open load current source disconnected. | | SIN | 3 | rw | SPI control 0: Control outputs via PWM/DIR inputs 1: Control outputs via SPI Note: can only be set if DIS=0 and PWM=0 and DIR=0. Any change of the DIS, PWM or DIR signals will reset this bit and revert to standard control via PWM/DIR | | SEN | 2 | rw | 1: Enable outputs in case of SPI control (SIN=1) 0: Disable outputs in case of SPI control (SIN=1) | | SDIR | 1 | rw | DIR Signal in case of SPI control (SIN=1) | | SPWM | 0 | rw | PWM Signal in case of SPI control (SIN=1) | # 4.12.2.2 Diagnosis Register #### **Diagnosis Register** | DIA_REG Offset Diagnosis Register 00 <sub>H</sub> | | | | | | | Reset Value | | |---------------------------------------------------|--------------|---------|----|----|------|-----------------|-------------|------| | | Diagnosis Re | egister | | U | | DF <sub>H</sub> | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | EN | ОТ | TV | CL | DIA4 | DIA3 | DIA2 | DIA1 | | | r | r | r | r | r | r | r | r | | Field | Bits | Type | Description | |-------|------|------|--------------------------------------------------------------------------------------------| | EN | 7 | r | 1= outputs enabled by low signal on pin DIS 0 = outputs disabled by high signal on pin DIS | | ОТ | 6 | r | 0 = overtemperature shutdown | | TV | 5 | r | Always 0 - used for transmission validation | | CL | 4 | r | 0 = current limitation active | | DIA4 | 3 | r | Diagnosis bit 4 | | DIA3 | 2 | r | Diagnosis bit 3 | | DIA2 | 1 | r | Diagnosis bit 2 | | DIA1 | 0 | r | Diagnosis bit 1 | #### **Diagnosis Truth Table** The short circuit and VS undervoltage diagnosis is coded in the DIA bits according to the following truth table. Together with transmission validation bit TV (always 0) it is ensured that there is always at least one 1->0 change at SO during a valid transmission. Therefore a "stuck at" failure of the SO pin can be detected. Table 4-3 Encoding of Diagnosis Bits (sorted by hex value, only listed combinations are valid) | Туре | DIA4 | DIA3 | DIA2 | DIA1 | Hex | Comment | |-------------------------------------------------------------|------|------|------|------|-----|-------------| | No failure | 1 | 1 | 1 | 1 | 0xF | - | | Short to GND at OUT1 (SCG1) | 1 | 1 | 1 | 0 | 0xE | latched | | Short to Battery at OUT1 (SCB1) | 1 | 1 | 0 | 1 | 0xD | latched | | Open Load (OL) | 1 | 1 | 0 | 0 | 0xC | not latched | | Short to GND at OUT2 (SCG2) | 1 | 0 | 1 | 1 | 0xB | latched | | Short to GND at OUT1 and OUT2 (SCG1, SCG2) | 1 | 0 | 1 | 0 | 0xA | latched | | Short to Bat. at OUT1 and short to GND at OUT2 (SCB1, SCG2) | 1 | 0 | 0 | 1 | 0x9 | latched | | Short to Battery at OUT2 (SCB2) | 0 | 1 | 1 | 1 | 0x7 | latched | | Short to GND at OUT1 and short to Bat. at OUT2 (SCG1, SCB2) | 0 | 1 | 1 | 0 | 0x6 | latched | | Short to Battery at OUT1 and OUT2 (SCB1, SCB2) | 0 | 1 | 0 | 1 | 0x5 | latched | | VS Undervoltage (VS_UV) | 0 | 0 | 1 | 1 | 0x3 | not latched | #### **Reset Behavior of Diagnosis Register** The diagnosis register is reset by the following events Table 4-4 Diagnosis Reset Types | Name | Туре | Comment | |------|----------------|----------------------------------------------------------------------------------| | POR | Power On Reset | Reset due to power up, undervoltage or sleep mode | | ENR | Enable Reset | Reset due to disabling/enabling of the outputs by DIS pin or bit SEN in CTRL_REG | | SPIR | SPI Reset | Reset by sending the RES_DIA command via SPI | A change of the DIR signal will lead to a reset of current limitation (CL) or open load in on (OL) error messages. The open load in on failure will also be reset automatically if the open load condition no longer persits, i.e. freewheeling is detected for five or more consecutive pulses. ## 4.12.2.3 Revision Register The Revision Register contains the device revision corresponding to the mask set. #### **Revision Register** | | REV_REG<br>Revision Reg | gister | | | fset<br>1 <sub>H</sub> | | Reset Value<br>00 <sub>H</sub> | |---|-------------------------|--------|---|---|------------------------|-----|--------------------------------| | , | 7 | 6 | 5 | 4 | 3 | | 0 | | | 0 | 0 | 1 | 0 | | REV | ' | | | r | r | r | r | | r | | | Field | Bits | Type | Description | |-------|------|------|-------------------------------------------| | 0 | 7 | r | fixed to 0 | | 0 | 6 | r | fixed to 0 | | 1 | 5 | r | fixed to 1 | | 0 | 4 | r | fixed to 0 | | REV | 3:0 | r | Device Revision corresponding to mask set | #### **General Product Characteristics** # 5 General Product Characteristics # 5.1 Absolute Maximum Ratings Table 1 Absolute Maximum Ratings<sup>1)</sup> $T_{\rm i}$ = -40 °C to 150 °C | Parameter | Symbol | | Values | | Unit | Note /<br>Test Condition | Number | |-------------------------------------------------|---------------|------------|--------|------------------------------|------|----------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Junction temperature | $T_{j}$ | -40<br>150 | - | 150<br>175 | °C | -<br>100h cumulative | P_5.1.1 | | Storage temperature | $T_{s}$ | -55 | _ | 150 | °C | _ | P_5.1.2 | | Ambient temperature | $T_{a}$ | -40 | _ | 125 | °C | _ | P_5.1.3 | | Supply voltage | $V_{VS}$ | -0.3 | _ | 40 | V | _ | P_5.1.4 | | Supply for logic output | $V_{\sf VSO}$ | -0.3 | _ | 5.5 | V | _ | P_5.1.5 | | Voltage at logic inputs | $V_{IN}$ | -0.3 | _ | 5.5 | V | _ | P_5.1.6 | | Voltage at logic output SO | $V_{SO}$ | -0.3 | - | <i>V</i> <sub>VSO</sub> +0.3 | V | both conditions must be observed | P_5.1.7 | | | | -0.3 | _ | 5.5 | | | | | ESD Susceptibility | | Ш | | | | | | | ESD Susceptibility to GND acc. HBM | $V_{ESD}$ | -2 | - | 2 | kV | HBM <sup>2)</sup> | P_5.1.8 | | ESD Susceptibility to GND acc. CDM | $V_{ESD}$ | -500 | - | 500 | V | CDM <sup>3)</sup> | P_5.1.9 | | ESD Susceptibility to GND acc. CDM, Corner Pins | $V_{ESD}$ | -750 | _ | 750 | V | CDM <sup>3)</sup> , Corner Pins | P_5.1.10 | <sup>1)</sup> Not subject to production test, specified by design. #### **Notes** - 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. - 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation. <sup>2)</sup> ESD susceptibility HBM according to EIA/JESD22-A114-B (1.5kΩ, 100pF) <sup>3)</sup> ESD susceptibility, Charged Device Model "CDM" EIA/JESD22-C101 #### **General Product Characteristics** # 5.2 Functional Range Table 2 Functional Range<sup>1)</sup> | Parameter | Symbol | | Values | 5 | Unit | Note / | Number | |-------------------------------------------------|-------------|---------------|--------|------|------|----------------|---------| | | | Min. | Тур. | Max. | | Test Condition | | | Supply voltage range | $V_{S}$ | $V_{UV\_OFF}$ | _ | 28 | V | _ | P_5.2.1 | | $\overline{V_{\rm S}}$ supply voltage slew rate | $dV_S/dt$ | -10 | _ | 10 | V/µs | _ | P_5.2.2 | | SO buffer supply voltage | $V_{SO}$ | 2.9 | _ | 5.5 | V | _ | P_5.2.3 | | Junction Temperature | $T_{\rm j}$ | -40 | _ | 150 | °C | _ | P_5.2.4 | <sup>1)</sup> Not subject to production test, specified by design. Note: Within the functional or operating range, the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the Electrical Characteristics table. #### 5.3 Thermal Resistance Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org. Table 3 Thermal Resistance<sup>1)</sup> | Parameter | Symbol | Values | | | Unit | Note / | Number | |---------------------|------------|--------|------|------|------|----------------|---------| | | | Min. | Тур. | Max. | | Test Condition | | | Junction to Case | $R_{thJC}$ | _ | _ | 2 | K/W | _ | P_5.3.1 | | Junction to Ambient | $R_{thJA}$ | _ | 30 | _ | K/W | 2) | P_5.3.2 | <sup>1)</sup> Not subject to production test, specified by design. Data Sheet 18 Rev. 1.0, 2014-02-25 <sup>2)</sup> Specified $R_{\text{thJA}}$ value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The Product (Chip+Package) was simulated on a 76.2 × 114.3 × 1.5 mm board with 2 inner copper layers (2 × 70 mm Cu, 2 × 35 mm Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer. **Electrical Characteristics** # **6** Electrical Characteristics Table 4 Electrical Characteristics $V_{\rm S}$ = 8 V to 28 V; $V_{\rm VSO}$ = 2.9 V to 5.5 V; $T_{\rm i}$ = -40 °C to 150 °C | Parameter | Symbol | ol Values | | s | Unit | Note / Test Condition | Number | |---------------------------------------------------|---------------------|-----------|------|------|------|---------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Supply | I | • | | ' | | | | | Supply Current | $I_{ m VS}$ | _ | 5 | 13 | mA | $f_{\rm PWM}$ = 2 kHz; $I_{\rm OUT}$ = 0 A; $V_{\rm VS}$ = 13.5 V; | P_6.0.1 | | Supply Current Sleep Mode<br>25 °C | $I_{VS}$ | _ | 19 | 30 | μΑ | $V_{\rm VS}$ = 13.5 V; $V_{\rm VSO}$ = 0 V; $V_{\rm OUTx}$ = 0 V; $T_{\rm j}$ = 25 °C | P_6.0.2 | | Supply Current Sleep Mode<br>150 °C <sup>1)</sup> | | _ | _ | 50 | μΑ | $V_{\rm VS}$ = 13.5 V; $V_{\rm VSO}$ = 0 V; $V_{\rm OUTx}$ = 0 V; $T_{\rm j}$ =150 °C | P_6.0.3 | | VSO Sleep Mode Threshold | $V_{ m VSO\_sleep}$ | 0.5 | _ | 2.0 | V | - | P_6.0.4 | | VSO Input Current, CSN high | $I_{VSO}$ | - | _ | 100 | μΑ | $I_{\rm SO}$ = 0 A; $V_{\rm CSN}$ > 2 V | P_6.0.5 | | VSO Input Current, CSN low | $I_{VSO}$ | _ | _ | 1.0 | mA | $I_{\rm SO}$ = 0 A; $V_{\rm CSN}$ = 0 V | P_6.0.6 | | VS Undervoltage | 1 | • | | | | | | | Undervoltage at $V_{\rm S}$ | $V_{UVOFF}$ | 3.5 | 4.2 | 5.0 | V | Switch Off Threshold | P_6.0.7 | | Undervoltage at $V_{\rm S}$ | $V_{UVON}$ | 3.6 | 4.4 | 5.2 | V | Switch On Threshold | P_6.0.8 | | Undervoltage at $V_{S}$ | $V_{UVHY}$ | 100 | 200 | 500 | mV | Hysteresis | P_6.0.9 | | VS Undervoltage Detection | $t_{\sf UV}$ | - | 1 | - | μs | _ | P_6.0.10 | | Filter Time 1) | | | | | | | | | Inputs PWM, DIR, SCK, SI | - | | | | | | | | Low level | $V_{input\_L}$ | _ | _ | 8.0 | V | _ | P_6.0.11 | | High level | $V_{input\_H}$ | 2.0 | _ | _ | V | _ | P_6.0.12 | | Hysteresis | $V_{input\_HYS}$ | 0.1 | 0.3 | _ | V | _ | P_6.0.13 | | Pull Down Current | $I_{in\_pd}$ | 9 | 38 | 85 | μΑ | $V_{\rm in}$ = 5.5 V | P_6.0.14 | | Input Capacity <sup>1)</sup> | $C_{in}$ | _ | - | 15 | pF | $V_{\mathrm{bias}}$ = 2 V;<br>$V_{\mathrm{test}}$ = 20 mVpp;<br>f = 1 MHz | P_6.0.15 | | Inputs DIS, CSN | | | | | · | | | | Low level | $V_{input\_L}$ | - | - | 8.0 | V | _ | P_6.0.16 | | High level | $V_{input\_H}$ | 2.0 | _ | - | V | _ | P_6.0.17 | | Hysteresis | $V_{input\_HYS}$ | 0.1 | 0.3 | _ | V | _ | P_6.0.18 | | Pull Up Current | $I_{in\_pu}$ | 9 | 38 | 85 | μA | V <sub>in</sub> = 0 V | P_6.0.19 | | Input Capacity <sup>1)</sup> | $C_{in}$ | _ | _ | 15 | pF | $V_{\mathrm{bias}}$ = 2 V;<br>$V_{\mathrm{test}}$ = 20 mVpp;<br>f = 1 MHz | P_6.0.20 | ## **Electrical Characteristics** Table 4 Electrical Characteristics $V_{\rm S}$ = 8 V to 28 V; $V_{\rm VSO}$ = 2.9 V to 5.5 V; $T_{\rm j}$ = -40 °C to 150 °C | Parameter | Symbol | Values | | Unit | <b>Note / Test Condition</b> | Number | | |------------------------------------------|---------------------------------------|----------------------------|-----------|--------------|------------------------------|------------------------------------------------------------------------------------|----------| | | | Min. | Min. Typ. | | | | | | Output SO | | ļ. | | " | " | | 1 | | Low level | $V_{SO\_L}$ | 0.0 | _ | 0.4 | V | $I_{\rm SO}$ = -1 mA | P_6.0.21 | | High level | V <sub>SO_H</sub> | V <sub>VSO</sub> -<br>0.75 | _ | $V_{ m VSO}$ | V | $I_{SO}$ = 1 mA ;<br>2.9 V < $V_{VSO}$ < 5.5 V | P_6.0.22 | | Tristage Leakage Current | $I_{SO}$ | -5 | _ | 5 | μΑ | $0 \text{V} < V_{\text{SO}} < V_{\text{VSO}};$<br>$V_{\text{VSO}} = 5.5 \text{ V}$ | P_6.0.23 | | Output Capacity <sup>1)</sup> | $C_{SO}$ | - | _ | 19 | pF | $V_{\mathrm{bias}}$ = 2 V;<br>$V_{\mathrm{test}}$ = 20 mVpp;<br>f = 1 MHz | P_6.0.24 | | Power Outputs OUT1, OUT | 72 | " | | 1 | | | " | | On resistance low side | $R_{OUTL}$ | _ | 100 | _ | mΩ | $I_{\text{OUT}}$ = 2 A; $T_{\text{i}}$ = 25 °C | P_6.0.25 | | | | _ | _ | 200 | mΩ | $I_{\text{OUT}}$ = 2 A; $T_{\text{i}}$ = 150 °C | | | On resistance high side | $R_{OUTH}$ | _ | 100 | _ | mΩ | $I_{\text{OUT}}$ = 2 A; $T_{\text{j}}$ = 25 °C | P_6.0.26 | | | | _ | _ | 200 | mΩ | $I_{\text{OUT}}$ = 2 A; $T_{\text{j}}$ = 150 °C | | | Leakage current | $I_{ m OUT1(off)} \ I_{ m OUT2(off)}$ | -25 | _ | 25 | μΑ | $V_{VS}$ = 13.5 V;<br>Outputs off; OLDIS high | P_6.0.27 | | | | -100 | _ | 25 | μΑ | $V_{\rm VS}$ = 13.5 V;<br>Sleep Mode | | | Free-wheel diode forward voltage | $U_{D}$ | - | 0.9 | 1.0 | V | I <sub>D</sub> = 2 A | P_6.0.28 | | Output Switching Times 2) | " | " | | 1 | | | - 11 | | Rise time HS | $t_{r (HS)}$ | 5 | _ | 40 | μs | $V_{VS}$ = 13.5 V; | P_6.0.29 | | Fall time HS | t <sub>f (HS)</sub> | 5 | _ | 40 | μs | $R_{Load}$ = 6.8 $\Omega$ | P_6.0.30 | | Rise time LS | $t_{r (LS)}$ | 1.0 | _ | 7.0 | μs | | P_6.0.31 | | Fall time LS | $t_{f(LS)}$ | 1.0 | _ | 7.0 | μs | | P_6.0.32 | | PWM Frequency <sup>1)</sup> | $f_{PWM}$ | 0 | _ | 20 | kHz | _ | P_6.0.33 | | Output Delay Times 2) | · | | | · | · | | | | Output on-delay HS | t <sub>d_on(HS)</sub> | _ | _ | 80 | μs | $V_{\rm VS}$ = 13.5 V; | P_6.0.34 | | Output off-delay HS | $t_{\sf d\_off(HS)}$ | _ | _ | 80 | μs | $R_{Load}$ = 6.8 $\Omega$ | P_6.0.35 | | Output on-delay LS | $t_{\rm d\_on(LS)}$ | _ | _ | 10 | μs | | P_6.0.36 | | Output off-delay LS | $t_{\sf d\_off(LS)}$ | _ | _ | 10 | μs | | P_6.0.37 | | Disable delay time | $t_{\sf d\_dis}$ | _ | - | 80 | μs | | P_6.0.38 | | Enable delay time | $t_{ m d\_en}$ | _ | _ | 80 | μs | | P_6.0.39 | | Disable/Enable filter time <sup>1)</sup> | $t_{\mathrm{f\_en}}$ | 0.4 | _ | 3 | μs | | P_6.0.40 | | Wake Up delay time <sup>1)</sup> | $t_{wu}$ | _ | - | 1 | ms | VSO high> OUT high | P_6.0.41 | | Chopper Current Limitatio | n | | | | | | | | Current Limit | $I_{L}$ | 6.0 | 8.0 | 10.0 | Α | V <sub>VS</sub> = 13.5 V | P_6.0.42 | | Blanking time <sup>1)</sup> | $t_{b}$ | 5 | 8 | 13 | μs | - | P_6.0.43 | | Minimum transition time <sup>1)</sup> | $t_{trans}$ | _ | 95 | _ | μs | _ | P_6.0.44 | #### **Electrical Characteristics** Table 4 Electrical Characteristics $V_{\rm S}$ = 8 V to 28 V; $V_{\rm VSO}$ = 2.9 V to 5.5 V; $T_{\rm i}$ = -40 °C to 150 °C | Parameter | Symbol | Values | | | Unit | Note / Test Condition | Number | |------------------------------------------------------|-----------------------------------------|--------|------|------------|------|-----------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Short Circuit Detection | 1 | | | | | | 11 | | Short circuit detection | $I_{SC\_H}$ | 8.0 | 11.5 | 14.5 | Α | V <sub>VS</sub> = 13.5 V | P_6.0.45 | | threshold high side switch | | | | | | | | | Short circuit detection threshold low side switch | $I_{SC\_L}$ | 8.0 | 11.5 | 14.5 | Α | | P_6.0.46 | | Current tracking high side | $I_{\mathrm{SC\_H}}$ - $I_{\mathrm{L}}$ | 2.0 | 4.0 | 5.2 | Α | | P_6.0.47 | | Current tracking low side | $I_{\text{SC\_L}}$ - $I_{\text{L}}$ | 1.8 | 3.5 | 5.2 | Α | | P_6.0.48 | | Short Circuit detection filter time <sup>1)</sup> | $t_{\rm sdf}$ | _ | 2 | - | μs | _ | P_6.0.49 | | Open Load Detection in OF | F State | | | | | | | | Pull up Current at OUT1 | $I_{OUT1\_OL}$ | 60 | 140 | 200 | μA | $V_{\rm VS}$ = 13.5 V; $V_{\rm OUT1}$ = 0V | P_6.0.50 | | Pull down Current at OUT2 | $I_{OUT2\_OL}$ | 200 | 350 | 500 | μΑ | $V_{\rm VS}$ = $V_{\rm OUT2}$ = 13.5 V | P_6.0.51 | | Ratio of current sources | Ratio_I <sub>OL</sub> | 1.8 | 2.5 | 3.5 | _ | _ | P_6.0.52 | | Open load detection in OFF filter time <sup>1)</sup> | $t_{f\_OL}$ | 40 | _ | - | μs | _ | P_6.0.53 | | SPI Timing (see Figure 4-6) | 1) | | | | | | П | | Cycle-time (1) | $t_{\rm cyc}$ | 490 | _ | _ | ns | Referred to master | P_6.0.54 | | Enable Lead Time (2) | $t_{lead}$ | 50 | _ | _ | ns | Referred to master | P_6.0.55 | | Enable Lag Time (3) | $t_{\text{lag}}$ | 150 | _ | _ | ns | Referred to master | P_6.0.56 | | Data Valid (4) <sup>3)</sup> | t <sub>v</sub> | | _ | 150<br>230 | ns | $C_{\rm L}$ = 200 pF<br>$C_{\rm L}$ = 350 pF<br>Referred to TLE9201SG | P_6.0.57 | | Data Setup Time (5) | $t_{su}$ | 40 | _ | _ | ns | Referred to master | P_6.0.58 | | Data Hold Time (6) | $t_{h}$ | 40 | _ | _ | ns | Referred to master | P_6.0.59 | | Disable Time (7) | $t_{\sf dis}$ | _ | - | 100 | ns | Referred to TLE9201SG | P_6.0.60 | | Transfer Delay (8) | $t_{dt}$ | 2 | _ | - | μs | Referred to master | P_6.0.61 | | Disable Lead Time (9) | $t_{\sf dld}$ | 250 | _ | _ | ns | Referred to master | P_6.0.62 | | Disable Lag Time (10) | $t_{\sf dlg}$ | 250 | _ | _ | ns | Referred to master | P_6.0.63 | | Thermal Shutdown | | • | • | • | | | • | | Thermal Shutdown Junction Temperature <sup>1)</sup> | $T_{\rm jSD}$ | 150 | 175 | - | °C | _ | P_6.0.64 | | Thermal Switch-On Junction Temperature <sup>1)</sup> | $T_{jSO}$ | 125 | - | _ | °C | - | P_6.0.65 | <sup>1)</sup> Not subject to production test, specified by design. <sup>2)</sup> Output switching times are measured between 20% and 80% of the output swing <sup>3)</sup> $V_{\rm SO}$ timing thresholds are 20% / 80% of $V_{\rm VSO}$ for 4.5V</br> $V_{\rm VSO}$ 5.5V and 30% / 70% of $V_{\rm VSO}$ for 2.9V $V_{\rm VSO}$ 4.5V **Application Information** # 7 Application Information Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device. The function of the described circuits must be verified in the real application Figure 4 Application Example H-Bridge with SPI interface Figure 5 Application Example H-Bridge with Error Flag # **Application Information** Figure 6 SPI Daisy Chain Konfiguration (other signals omitted for clarity) #### **Application Information** Figure 7 Application Example VSO as Enable Input Figure 8 Examples for Reverse Polarity Protection The TLE9201SG is not protected against reverse polarity. External measures have to be taken to ensure the right polarity of the supply voltage. **Package Outlines** # 8 Package Outlines Figure 9 PG-DSO-12-17 #### **Green Product (RoHS compliant)** To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). Edition 2014-02-25 Published by Infineon Technologies AG 81726 Munich, Germany © 2014 Infineon Technologies AG All Rights Reserved. #### **Legal Disclaimer** The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party. #### Information For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). #### Warnings Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.