## **DUAL BILATERAL ANALOG SWITCH** Check for Samples: SN74LVC2G66-Q1 ### **FEATURES** - Qualified for Automotive Applications - AEC-Q100 Qualified With the Following Results: - Device Temperature Grade 1: -40°C to 125°C Ambient Operating Temperature Range - Device HBM ESD Classification Level H2 - Device CDM ESD Classification Level C3B - 1.65-V to 5.5-V V<sub>CC</sub> Operation - Inputs Accept Voltages to 5.5 V - High On-Off Output Voltage Ratio - · High Degree of Linearity - · High Speed, Typically 0.5 ns $$(V_{CC} = 3 V, C_{L} = 50 pF)$$ - Rail-to-Rail Input/Output - Low On-State Resistance, Typically ≉6 Ω (V<sub>CC</sub> = 4.5 V) ### **DESCRIPTION** The design of this dual bilateral analog switch is for 1.65-V to 5.5-V $V_{CC}$ operation. The SN74LVC2G66-Q1 can handle both analog and digital signals. The device permits signals with amplitudes of up to 5.5 V (peak) to be transmitted in either direction. Each switch section has its own enable-input control (C). A high-level voltage applied to C turns on the associated switch section. Applications include signal gating, chopping, modulation or demodulation (modem), and signal multiplexing for analog-to-digital and digital-to-analog conversion systems. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### ORDERING INFORMATION | T <sub>A</sub> | PACKA | GE <sup>(1)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING (2) | |----------------|-------------|-------------------|-----------------------|----------------------| | -40°C to 125°C | VSSOP - DCU | Reel of 3000 | SN74LVC2G66QDCURQ1 | CAY_ | - (1) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging. - (2) DCU: The actual top-side marking has one additional character that designates the assembly/test site. # FUNCTION TABLE (EACH SECTION) | CONTROL<br>INPUT<br>(C) | SWITCH | |-------------------------|--------| | L | Off | | Н | On | ## LOGIC DIAGRAM, EACH SWITCH (POSITIVE LOGIC) ### ABSOLUTE MAXIMUM RATINGS(1) over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |-------------------|---------------------------------------------------------|---------------------------------------|------|----------------|------| | $V_{CC}$ | Supply voltage range (2) | | -0.5 | 6.5 | V | | $V_{I}$ | nput voltage range <sup>(2)</sup> (3) | | | 6.5 | V | | Vo | Switch I/O voltage range (2) (3) (4) | | -0.5 | $V_{CC} + 0.5$ | V | | $I_{IK}$ | Control input clamp current | V <sub>I</sub> < 0 | | -50 | mA | | I <sub>I/OK</sub> | I/O port diode current | $V_{I/O}$ < 0 or $V_{I/O}$ > $V_{CC}$ | | -50 | mA | | I <sub>T</sub> | On-state switch current | $V_{I/O} = 0$ to $V_{CC}$ | | ±50 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±100 | mA | | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | °C | | ESD | Human-Body Model (HBM) AEC-Q100 Classification Level H2 | | | 2 | kV | | ratin<br>gs | Charged-Device Model (CDM) AEC-Q100 Classific | cation Level C3B | | 750 | V | - (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) All voltages are with respect to ground, unless otherwise specified. - (3) Exceeding the input and output negative-voltage ratings is permitted when in observance of the input and output clamp-current ratings. - (4) This limit on this value is limited 5.5 V maximum. ### THERMAL INFORMATION | | 40 | SN74LVC2G66-<br>Q1 | | |------------------|-------------------------------------------------------------|--------------------|------| | | THERMAL METRIC <sup>(1)</sup> | DCU | UNIT | | | | 8 PINS | | | $\theta_{JA}$ | Junction-to-ambient thermal resistance <sup>(2)</sup> | 204.4 | °C/W | | $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance (3) | 77 | °C/W | | $\theta_{JB}$ | Junction-to-board thermal resistance (4) | 83.2 | °C/W | | ΨЈТ | Junction-to-top characterization parameter <sup>(5)</sup> | 7.1 | °C/W | | ΨЈВ | Junction-to-board characterization parameter <sup>(6)</sup> | 82.7 | °C/W | | $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | N/A | °C/W | - (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. - (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a. - (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. - (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8. - (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). - (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). - (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. ## **RECOMMENDED OPERATING CONDITIONS<sup>(1)</sup>** | | | | MIN | MAX | UNIT | | |------------------|--------------------------------------------|----------------------------------------------|------------------------|------------------------|------|--| | V <sub>CC</sub> | Supply voltage | | 1.65 | 5.5 | V | | | V <sub>I/O</sub> | I/O port voltage | | 0 | V <sub>CC</sub> | V | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | V <sub>CC</sub> × 0.65 | | | | | $V_{IH}$ | High-level input voltage, control input | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | $V_{CC} \times 0.7$ | | V | | | | High-level input voltage, control input | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$ | $V_{CC} \times 0.7$ | | V | | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | $V_{CC} \times 0.7$ | | | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | | V <sub>CC</sub> × 0.35 | V | | | ., | Low-level input voltage, control input | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | $V_{CC} \times 0.3$ | | | | V <sub>IL</sub> | | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$ | | $V_{CC} \times 0.3$ | | | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | | $V_{CC} \times 0.3$ | | | | VI | Control input voltage | | 0 | 5.5 | V | | | | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | | 20 | | | | Λ±/Λ., | Input transition rise/fall time | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 20 | 20/1 | | | Δt/Δv | Input transition rise/fall time | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$ | | 10 | ns/V | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | | | 10 | | | | T <sub>A</sub> | Operating free-air temperature | | -40 | 125 | °C | | Hold all unused inputs of the device at V<sub>CC</sub> or GND to ensure proper device operation. See the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ### **ELECTRICAL CHARACTERISTICS** over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITION | ONS | V <sub>cc</sub> | MIN TYP <sup>(1)</sup> | MAX | UNIT | | |----------------------|----------------------------------------------------|-------------------------------------------------------------------|-----------------------|-----------------|------------------------|---------------------|------|--| | | | | I <sub>S</sub> = 4 mA | 1.65 V | 12.5 | 35 | | | | r | On-state switch resistance | $V_I = V_{CC}$ or GND, | $I_S = 8 \text{ mA}$ | 2.3 V | 9 | 30 | Ω | | | r <sub>on</sub> | On-state switch resistance | $V_C = V_{IH}$<br>(see Figure 1 and Figure 2) | $I_S = 24 \text{ mA}$ | 3 V | 7.5 | 20 | 22 | | | | | | $I_S = 32 \text{ mA}$ | 4.5 V | 6 | 15 | | | | | | | $I_S = 4 \text{ mA}$ | 1.65 V | 85 | 120 <sup>(1)</sup> | | | | r | Peak on-state resistance | $V_I = V_{CC}$ to GND,<br>$V_C = V_{IH}$ | $I_S = 8 \text{ mA}$ | 2.3 V | 22 | 30 <sup>(1)</sup> | Ω | | | r <sub>on(p)</sub> | | (see Figure 1 and Figure 2) | $I_S = 24 \text{ mA}$ | 3 V | 12 | 25 | 12 | | | | | | $I_S = 32 \text{ mA}$ | 4.5 V | 7.5 | 20 | | | | | | | $I_S = 4 \text{ mA}$ | 1.65 V | | 10 | | | | ۸r | Difference of on-state resistance between switches | $V_I = V_{CC}$ to GND,<br>$V_C = V_{IH}$ | $I_S = 8 \text{ mA}$ | 2.3 V | | 8 | Ω | | | ∆r <sub>on</sub> | | (see Figure 1 and Figure 2) | $I_S = 24 \text{ mA}$ | 3 V | | 6 | | | | | | | $I_S = 32 \text{ mA}$ | 4.5 V | | 5 | | | | | | $V_I = V_{CC}$ and $V_O = GND$ or | | 5.5 V | | ±2 | | | | I <sub>S(off)</sub> | Off-state switch leakage current | $V_I = GND$ and $V_O = V_{CC}$ ,<br>$V_C = V_{IL}$ (see Figure 3) | | | | ±0.1 <sup>(1)</sup> | μA | | | I <sub>S(on)</sub> | On-state switch leakage current | $V_I = V_{CC}$ or GND, $V_C = V_{IH}$ , $V_O$ | = Open | 5.5 V | | ±2 | μA | | | 'S(on) | On state switch leakage current | (see Figure 4) | | 3.5 V | | ±0.1 <sup>(1)</sup> | μΑ | | | I <sub>I</sub> | Control input current | $V_C = V_{CC}$ or GND | | 5.5 V | | ±1 | μA | | | ין | Control input current | AC = ACC OL QIAD | | 3.5 V | | ±0.1 <sup>(1)</sup> | | | | I <sub>CC</sub> | Supply current | $V_C = V_{CC}$ or GND | | 5.5 V | | 15 | μA | | | icc | Зарру сапен | AC = ACC OLOUD | | 3.5 V | | 1 <sup>(1)</sup> | μΑ | | | $\Delta I_{CC}$ | Supply-current change | $V_C = V_{CC} - 0.6 \text{ V}$ | | 5.5 V | | 500 | μΑ | | | C <sub>ic</sub> | Control input capacitance | | | 5 V | 3.5 | | pF | | | C <sub>io(off)</sub> | Switch input/output capacitance | | | 5 V | 6 | | pF | | | C <sub>io(on)</sub> | Switch input/output capacitance | | | 5 V | 14 | | pF | | <sup>(1)</sup> $T_A = 25^{\circ}C$ ## **SWITCHING CHARACTERISTICS** over recommended operating free-air temperature range (unless otherwise noted) (see Figure 5) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = ± 0.1 | | V <sub>CC</sub> = 2<br>± 0.2 | | V <sub>CC</sub> = 3<br>± 0.3 | | V <sub>CC</sub> = ± 0.5 | | UNIT | |--------------------------------|-----------------|----------------|-------------------------|------|------------------------------|-----|------------------------------|-----|-------------------------|-----|------| | | (INFOT) | (OUTPUT) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>en</sub> <sup>(1)</sup> | С | A or B | 2.3 | 12 | 1.6 | 7.5 | 1.5 | 6.4 | 1.3 | 5.9 | ns | | t <sub>dis</sub> (2) | С | A or B | 2.2 | 12.5 | 1.2 | 7.9 | 2 | 9.2 | 1.1 | 8.3 | ns | Submit Documentation Feedback $<sup>\</sup>begin{array}{ll} \hbox{(1)} & t_{PZL} \text{ and } t_{PZH} \text{ are the same as } t_{en}. \\ \hbox{(2)} & t_{PLZ} \text{ and } t_{PHZ} \text{ are the same as } t_{dis}. \end{array}$ ## **ANALOG SWITCH CHARACTERISTICS** $T_{\Lambda} = 25^{\circ}C$ | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | V <sub>cc</sub> | TYP | UNIT | |------------------------------------------------|-----------------|----------------|--------------------------------------------------------------------------------------------|-----------------|-------|---------| | | | | | 1.65 V | 35 | | | | | | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$ | 2.3 V | 120 | | | | | B or A | f <sub>in</sub> = sine wave<br>(see Figure 6) | 3 V | 175 | | | Frequency response | A or B | | | 4.5 V | 195 | N 41 1- | | (switch on) | AOID | D OI A | | 1.65 V | >300 | MHz | | | | | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$<br>$f_{in} = \text{sine wave}$ | 2.3 V | >300 | | | | | | (see Figure 6) | 3 V | >300 | | | | | | | 4.5 V | >300 | | | | | | | 1.65 V | -58 | | | | | | $C_L$ = 50 pF, $R_L$ = 600 $\Omega$ ,<br>$f_{in}$ = 1 MHz (sine wave) | 2.3 V | -58 | | | Crosstalk <sup>(1)</sup><br>(between switches) | | | (see Figure 7) | 3 V | -58 | | | | A or B B or | B or A | | 4.5 V | -58 | ۸B | | | | BOIA | | 1.65 V | -42 | dB | | | | | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$<br>$f_{in} = 1 \text{ MHz} \text{ (sine wave)}$ | 2.3 V | -42 | | | | | | (see Figure 7) | 3 V | -42 | | | | | | | 4.5 V | -42 | | | Crosstalk | C A or | | | 1.65 V | 35 | mV | | | | A or B | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$<br>$f_{in} = 1 \text{ MHz} \text{ (square wave)}$ | 2.3 V | 50 | | | (control input to signal output) | | 7010 | (see Figure 8) | 3 V | 70 | | | | | | | 4.5 V | 100 | | | | | | | 1.65 V | -58 | | | | | | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$<br>$f_{in} = 1 \text{ MHz (sine wave)}$ | 2.3 V | -58 | | | | | | (see Figure 9) | 3 V | -58 | | | Feedthrough attenuation | A or B | B or A | | 4.5 V | -58 | dB | | (switch off) | AOIB | BOIA | | 1.65 V | -42 | uБ | | | | | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$<br>$f_{in} = 1 \text{ MHz (sine wave)}$ | 2.3 V | -42 | | | | | | (see Figure 9) | 3 V | -42 | | | | | | | 4.5 V | -42 | | | | | | | 1.65 V | 0.1 | | | | | | $C_L = 50 \text{ pF}, R_L = 10 \text{ k}\Omega,$<br>$f_{in} = 1 \text{ kHz (sine wave)}$ | 2.3 V | 0.025 | | | | | | (see Figure 10) | 3 V | 0.015 | | | Sine-wave distortion | A or B | B or A | - ' | 4.5 V | 0.01 | % | | Silie-wave distrition | AUID | BUA | | 1.65 V | 0.15 | | | | | | $C_L = 50 \text{ pF}, R_L = 10 \text{ k}\Omega,$ | 2.3 V | 0.025 | | | | | | f <sub>in</sub> = 10 kHz (sine wave)<br>(see Figure 10) | 3 V | 0.015 | | | | | | | 4.5 V | 0.01 | | <sup>(1)</sup> Adjust $f_{in}$ voltage to obtain 0 dBm at input. ## **OPERATING CHARACTERISTICS** $T_A = 25$ °C | | PARAMETER | TEST<br>CONDITIONS | V <sub>CC</sub> = 1.8 V<br>TYP | V <sub>CC</sub> = 2.5 V<br>TYP | V <sub>CC</sub> = 3.3 V<br>TYP | V <sub>CC</sub> = 5 V<br>TYP | UNIT | |-----------------|-------------------------------|--------------------|--------------------------------|--------------------------------|--------------------------------|------------------------------|------| | C <sub>pd</sub> | Power-dissipation capacitance | f = 10 MHz | 8 | 9 | 9.5 | 11 | pF | Copyright © 2011–2012, Texas Instruments Incorporated Submit Documentation Feedback ## PARAMETER MEASUREMENT INFORMATION Figure 1. On-State Resistance Test Circuit Figure 2. Typical $r_{on}$ as a Function of Input Voltage (V<sub>I</sub>) for $V_{I} = 0$ to $V_{CC}$ Figure 3. Off-State Switch Leakage-Current Test Circuit Figure 4. On-State Leakage-Current Test Circuit | TEST | S1 | |------------------------------------|-------------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | | | | CI | | | |--|--|----|--|--| | ., | , INPUTS | | ., | ., | | В | ., | |-------------------------------------|-----------------|---------|--------------------|---------------------|----------------|----------------|----------------| | V <sub>cc</sub> | V, | t,/t, | V <sub>M</sub> | V <sub>LOAD</sub> | C <sub>∟</sub> | R <sub>⊾</sub> | V <sub>A</sub> | | 1.8 V ± 0.15 V | V <sub>cc</sub> | ≤2 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V | | $\textbf{2.5 V} \pm \textbf{0.2 V}$ | $V_{cc}$ | ≤2 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 30 pF | <b>500</b> Ω | 0.15 V | | 3.3 V $\pm$ 0.3 V | $V_{cc}$ | ≤2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 50 pF | 500 Ω | 0.3 V | | 5 V $\pm$ 0.5 V | V <sub>cc</sub> | ≤2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 50 pF | 500 Ω | 0.3 V | NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators have the following characteristics: PRR $\leq$ 10 MHz, $Z_o$ = 50 $\Omega$ . - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. $t_{PZI}$ and $t_{PZH}$ are the same as $t_{en}$ . - G. $t_{\scriptscriptstyle PLH}$ and $t_{\scriptscriptstyle PHL}$ are the same as $t_{\scriptscriptstyle pd}$ . - H. All parameters and waveforms are not applicable to all devices. Figure 5. Load Circuit and Voltage Waveforms Figure 6. Frequency Response (Switch On) Figure 7. Crosstalk (Between Switches) Figure 8. Crosstalk (Control Input, Switch Output) Figure 9. Feedthrough (Switch Off) Figure 10. Sine-Wave Distortion ## PACKAGE OPTION ADDENDUM 17-Aug-2015 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | _ | Pins | _ | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |--------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | SN74LVC2G66QDCURQ1 | ACTIVE | VSSOP | DCU | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | CAYR | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 17-Aug-2015 #### OTHER QUALIFIED VERSIONS OF SN74LVC2G66-Q1: ● Catalog: SN74LVC2G66 NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product PACKAGE MATERIALS INFORMATION www.ti.com 19-Aug-2015 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LVC2G66QDCURQ1 | VSSOP | DCU | 8 | 3000 | 180.0 | 8.4 | 2.25 | 3.35 | 1.05 | 4.0 | 8.0 | Q3 | www.ti.com 19-Aug-2015 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |--------------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | SN74LVC2G66QDCURQ1 | VSSOP | DCU | 8 | 3000 | 202.0 | 201.0 | 28.0 | | # DCU (R-PDSO-G8) # PLASTIC SMALL-OUTLINE PACKAGE (DIE DOWN) NOTES: - : A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-187 variation CA. DCU (S-PDSO-G8) PLASTIC SMALL OUTLINE PACKAGE (DIE DOWN) NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. ### Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity