# 1-Mbit (32K x 36) Flow-Through Sync SRAM #### **Features** - 32K x 36 common I/O - 3.3V core power supply (V<sub>DD</sub>) - 2.5V/3.3V I/O power supply (V<sub>DDQ</sub>) - · Fast clock-to-output times - 6.5 ns (for 133-MHz version) - Provide high-performance 2-1-1-1 access rate - User-selectable burst counter supporting Intel<sup>®</sup> Pentium<sup>®</sup> interleaved or linear burst sequences - Separate processor and controller address strobes - Synchronous self-timed write - Asynchronous output enable - Available in JEDEC-standard lead-free 100-Pin TQFP package - "ZZ" Sleep Mode option ### Functional Description[1] The CY7C1217H is a 32K x 36 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip counter captures the first address in a burst and increments the address automatically for the rest of the burst access. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining Chip Enable ( $\overline{\text{CE}}_1$ ), depth-expansion Chip Enables ( $\overline{\text{CE}}_2$ and $\overline{\text{CE}}_3$ ), Burst Control inputs ( $\overline{\text{ADSC}}$ , $\overline{\text{ADSP}}$ , and $\overline{\text{ADV}}$ ), Write Enables ( $\overline{\text{BW}}_{[A:D]}$ , and BWE), and Global Write ( $\overline{\text{GW}}$ ). Asynchronous inputs include the Output Enable ( $\overline{\text{OE}}$ ) and the ZZ pin. The CY7C1217H allows either interleaved or linear burst sequences, selected by the MODE input pin. A HIGH selects an interleaved burst sequence, while a LOW selects a linear burst sequence. Burst accesses can be initiated with the Processor Address Strobe (ADSP) or the cache Controller Address Strobe (ADSC) inputs. Address advancement is controlled by the Address Advancement (ADV) input. Addresses and chip enables are registered at rising edge of clock when either Address <u>Strobe</u> Processor (ADSP) or Address Strobe Controller (ADSC) are active. Subsequent burst addresses can be internally generated as controlled by the Advance pin (ADV). The CY7C1217H operates from a +3.3V core power supply while all outputs may operate either with a +2.5V or +3.3V supply. All inputs and outputs are JEDEC-standard JESD8-5-compatible. #### Selection Guide | | 133 MHz | 100 MHz | Unit | |---------------------------|---------|---------|------| | Maximum Access Time | 6.5 | 8.0 | ns | | Maximum Operating Current | 225 | 205 | mA | | Maximum Standby Current | 40 | 40 | mA | #### Note: 1. For best-practices recommendations, please refer to the Cypress application note System Design Guidelines on www.cypress.com. ### **Pin Configuration** #### 100-Pin TQFP # **Pin Descriptions** | Name | I/O | Description | |---------------------------------------------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0, A1, A | Input-<br>Synchronous | Address Inputs used to select one of the 32K address locations. Sampled at the rising edge of the CLK if ADSP or ADSC is active LOW, and $CE_1$ , $CE_2$ , and $CE_3$ are sampled active. $A_{[1:0]}$ feed the 2-bit counter. | | $\overline{BW}_A, \overline{BW}_B$<br>$\overline{BW}_C, \overline{BW}_D$ | Input-<br>Synchronous | Byte Write Select Inputs, active LOW. Qualified with BWE to conduct Byte Writes to the SRAM. Sampled on the rising edge of CLK. | | GW | Input-<br>Synchronous | <b>Global Write Enable Input, active LOW</b> . When asserted LOW on the rising edge of CLK, a global Write is conducted (ALL bytes are written, regardless of the values on BW <sub>[A:D]</sub> and BWE). | | BWE | Input-<br>Synchronous | <b>Byte Write Enable Input, active LOW.</b> Sampled on the rising edge of CLK. This signal must be asserted LOW to conduct a Byte Write. | | CLK | Input-Clock | <b>Clock Input</b> . Used to capture all synchronous inputs to the device. Also used to increment the burst counter when ADV is asserted LOW, during a burst operation. | | CE <sub>1</sub> | Input-<br>Synchronous | Chip Enable 1 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $CE_2$ and $CE_3$ to select/deselect the device. ADSP is ignored if $CE_1$ is HIGH. $CE_1$ is sampled only when a new external address is loaded. | | CE <sub>2</sub> | Input-<br>Synchronous | Chip Enable 2 Input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $\overline{CE}_1$ and $\overline{CE}_3$ to select/deselect the device. $\overline{CE}_2$ is sampled only when a new external address is loaded. | | CE <sub>3</sub> | Input-<br>Synchronous | Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\overline{CE}_1$ and $\overline{CE}_2$ to select/deselect the device. $\overline{CE}_3$ is sampled only when a new external address is loaded. | | ŌĒ | Input-<br>Asynchronous | Output Enable, asynchronous input, active LOW. Controls the direction of the I/O pins. When LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are tri-stated, and act as input data pins. OE is masked during the first clock of a Read cycle when emerging from a deselected state. | | ADV | Input-<br>Synchronous | Advance Input signal, sampled on the rising edge of CLK. When asserted, it automatically increments the address in a burst cycle. | | ADSP | Input-<br>Synchronous | Address Strobe from Processor, sampled on the rising edge of CLK, active LOW. When asserted LOW, addresses presented to the device are captured in the address registers. $A_{[1:0]}$ are also loaded into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized. ASDP is ignored when $\overline{CE}_1$ is deasserted HIGH | | ADSC | Input-<br>Synchronous | Address Strobe from Controller, sampled on the rising edge of CLK, active LOW. When asserted LOW, addresses presented to the device are captured in the address registers. A <sub>[1:0]</sub> are also loaded into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized. | | ZZ | Input-<br>Asynchronous | <b>ZZ "Sleep" Input, active HIGH</b> . When asserted HIGH places the device in a non-time-critical "sleep" condition with data integrity preserved. For normal operation, this pin has to be LOW or left floating. ZZ pin has an internal pull-down. | | DQs<br>DQP <sub>A,</sub> DQP <sub>B</sub><br>DQP <sub>C,</sub> DQP <sub>D</sub> | I/O-<br>Synchronous | <b>Bidirectional Data I/O lines</b> . As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by the addresses presente <u>d</u> during the previous clock rise of the Read cycle. The direction of the pins is controlled by OE. When OE is asserted LOW, the pins behave as outputs. When HIGH, DQs and DQP <sub>[A:D]</sub> are placed in a tri-state condition. | | $V_{DD}$ | Power Supply | Power supply inputs to the core of the device. | | $V_{SS}$ | Ground | Ground for the core of the device. | | $V_{DDQ}$ | I/O Power Supply | Power supply for the I/O circuitry. | | $V_{SSQ}$ | I/O Ground | Ground for the I/O circuitry. | | MODE | Input-<br>Static | <b>Selects Burst Order</b> . When tied to GND selects linear burst sequence. When tied to $V_{DD}$ or left floating selects interleaved burst sequence. This is a strap pin and should remain static during device operation. Mode Pin has an internal pull-up. | | NC | | <b>No Connects</b> . Not Internally connected to the die. 2M, 4M, 9M, 18M, 72M, 144M, 288M, 576M and 1G are address expansion pins and are not internally connected to the die. | Document #: 38-05670 Rev. \*B #### **Functional Overview** All synchronous inputs pass through input registers controlled by the rising edge of the clock. Maximum access delay from the clock rise ( $t_{CDV}$ ) is 6.5 ns (133-MHz device). The CY7C1217H supports secondary cache in systems utilizing either a linear or interleaved burst sequence. The interleaved burst order supports Pentium and i486™ processors. The linear burst sequence is suited for processors that utilize a linear burst sequence. The burst order is user-selectable, and is determined by sampling the MODE input. Accesses can be initiated with either the Processor Address Strobe (ADSP) or the Controller Address Strobe (ADSC). Address advancement through the burst sequence is controlled by the ADV input. A two-bit on-chip wraparound burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access. Byte write operations are qualified with the Byte Write Enable (BWE) and Byte Write Select (BW[A:D]) inputs. A Global Write Enable (GW) overrides all Byte Write inputs and writes data to all four bytes. All Writes are simplified with on-chip synchronous self-timed write circuitry. Three synchronous Chip Selects $(\overline{CE}_1, CE_2, \overline{CE}_3)$ and an asynchronous Output Enable $(\overline{OE})$ provide for easy bank selection and output tri-state control. ADSP is ignored if $\overline{CE}_1$ is HIGH. #### **Single Read Accesses** A single read access is initiated when the following conditions are satisfied at clock rise: (1) $\overline{\text{CE}_1}$ , $\overline{\text{CE}_2}$ , and $\overline{\text{CE}_3}$ are all asserted active, and (2) $\overline{\text{ADSP}}$ or $\overline{\text{ADSC}}$ is asserted LOW (if the access is initiated by $\overline{\text{ADSC}}$ , the write inputs must be deasserted during this first cycle). The address presented to the address inputs is latched into the address register and the burst counter/control logic and presented to the memory core. If the $\overline{\text{OE}}$ input is asserted LOW, the requested data will be available at the data outputs a maximum to $t_{CDV}$ after clock rise. $\overline{\text{ADSP}}$ is ignored if $\overline{\text{CE}_1}$ is HIGH. #### Single Write Accesses Initiated by ADSP This access is initiated when the following conditions are satisfied at clock rise: (1) CE<sub>1</sub>, CE<sub>2</sub>, and CE<sub>3</sub> are all asserted active, and (2) ADSP is asserted LOW. The addresses presented are loaded into the address register and the burst inputs (GW, BWE, and BW[A:D]) are ignored during this first clock cycle. If the write inputs are asserted active (see Write Cycle Descriptions table for appropriate states that indicate a Write) on the next clock rise, the appropriate data will be latched and written into the device. Byte Writes are allowed. During Byte Writes, $\overline{BW}_A$ controls $\overline{DQ}_A$ and $\overline{BW}_B$ controls DQ<sub>B</sub>, $\overline{BW}_C$ controls DQ<sub>C</sub>, and $\overline{BW}_D$ controls DQ<sub>D</sub>. All I/Os are tri-stated during a Byte Write. Since this is a common I/O device, the asynchronous OE input signal must be deasserted and the I/Os must be tri-stated prior to the presentation of data to DQs. As a safety precaution, the data lines are tri-stated once a write cycle is detected, regardless of the state of $\overline{\mathsf{OE}}$ . #### Single Write Accesses Initiated by ADSC This write access is initiated when the following conditions are satisfied at <u>clock</u> rise: (1) $\overline{CE_1}$ , $\overline{CE_2}$ , and $\overline{\underline{CE_3}}$ are all asserted active, (2) $\overline{ADSC}$ is asserted LOW, (3) $\overline{ADSP}$ is deasserted HIGH, and (4) the write input signals $(\overline{GW}, \overline{BWE}, \text{and } \overline{BW}[A:D])$ indicate a write access. ADSC is ignored if ADSP is active LOW The addresses presented are loaded into the address register and the burst counter/control logic and delivered to the memory core. The information presented to DQ[A:D will be written into the specified address location. Byte Writes are allowed. During Byte Writes, $\overline{BW_A}$ controls $DQ_A$ , $\overline{BW_B}$ controls $DQ_B$ , $\overline{BW_C}$ controls $DQ_C$ , and $\overline{BW_D}$ controls $\overline{DQ_D}$ . All I/Os are tri-stated when a write is detected, even a Byte Write. Since this is a common I/O device, the asynchronous $\overline{OE}$ input signal must be deasserted and the I/Os must be tri-stated prior to the presentation of data to DQs. As a safety precaution, the data lines are tri-stated once a Write cycle is detected, regardless of the state of $\overline{OE}$ . #### **Burst Sequences** The CY7C1217H provides an on-chip two-bit wraparound burst counter inside the SRAM. The burst counter is fed by $A_{[1:0]}$ , and can follow either a linear or interleaved burst order. The burst order is determined by the state of the MODE input. A LOW on MODE will select a linear burst sequence. A HIGH on MODE will select an interleaved burst order. Leaving MODE unconnected will cause the device to default to a interleaved burst sequence. #### Sleep Mode The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation "sleep" mode. Two clock cycles are required to enter into or exit from this "sleep" mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the "sleep" mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the "sleep" mode. CEs, ADSP, and ADSC must remain inactive for the duration of tzzrec after the ZZ input returns LOW. # Interleaved Burst Address Table (MODE = Floating or V<sub>DD</sub>) | First<br>Address<br>A1, A0 | Second<br>Address<br>A1, A0 | Third<br>Address<br>A1, A0 | Fourth<br>Address<br>A1, A0 | |----------------------------|-----------------------------|----------------------------|-----------------------------| | 00 | 01 | 10 | 11 | | 01 | 00 | 11 | 10 | | 10 | 11 | 00 | 01 | | 11 | 10 | 01 | 00 | #### **Linear Burst Address Table (MODE = GND)** | First<br>Address<br>A <sub>1</sub> , A <sub>0</sub> | Second<br>Address<br>A <sub>1</sub> , A <sub>0</sub> | Third<br>Address<br>A <sub>1</sub> , A <sub>0</sub> | Fourth<br>Address<br>A <sub>1</sub> , A <sub>0</sub> | |-----------------------------------------------------|------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------| | 00 | 01 | 10 | 11 | | 01 | 10 | 11 | 00 | | 10 | 11 | 00 | 01 | | 11 | 00 | 01 | 10 | Document #: 38-05670 Rev. \*B Page 5 of 16 #### **ZZ Mode Electrical Characteristics** | Parameter | Description | Test Conditions | Min. | Max. | Unit | |--------------------|-----------------------------------|---------------------------|-------------------|-------------------|------| | I <sub>DDZZ</sub> | Sleep mode standby current | $ZZ \ge V_{DD} - 0.2V$ | | 40 | mA | | t <sub>ZZS</sub> | Device operation to ZZ | $ZZ \ge V_{DD} - 0.2V$ | | 2t <sub>CYC</sub> | ns | | t <sub>ZZREC</sub> | ZZ recovery time | ZZ ≤ 0.2V | 2t <sub>CYC</sub> | | ns | | t <sub>ZZI</sub> | ZZ Active to sleep current | This parameter is sampled | | 2t <sub>CYC</sub> | ns | | t <sub>RZZI</sub> | ZZ Inactive to exit sleep current | This parameter is sampled | 0 | | ns | ## **Truth Table** [2, 3, 4, 5, 6] | Cycle Description | Address<br>Used | CE <sub>1</sub> | CE <sub>2</sub> | CE <sub>3</sub> | zz | ADSP | ADSC | ADV | WRITE | OE | CLK | DQ | |---------------------------------|-----------------|-----------------|-----------------|-----------------|----|------|------|-----|-------|----|-----|-----------| | Deselected Cycle,<br>Power-down | None | Н | Х | Х | L | Х | L | Х | Х | Х | L-H | Tri-State | | Deselected Cycle,<br>Power-down | None | L | L | Х | L | L | Х | Х | Х | Х | L-H | Tri-State | | Deselected Cycle,<br>Power-down | None | L | Х | Н | L | L | Х | Х | Х | Х | L-H | Tri-State | | Deselected Cycle,<br>Power-down | None | L | L | Х | L | Н | L | Х | Х | Х | L-H | Tri-State | | Deselected Cycle,<br>Power-down | None | Х | Х | Х | L | Н | L | Х | Х | Χ | L-H | Tri-State | | Sleep Mode, Power-down | None | Х | Х | Х | Н | Х | Х | Х | Х | Х | Х | Tri-State | | Read Cycle, Begin Burst | External | L | Н | L | L | L | Х | Х | Х | L | L-H | Q | | Read Cycle, Begin Burst | External | L | Н | L | L | L | Х | Χ | Х | Н | L-H | Tri-State | | Write Cycle, Begin Burst | External | L | Н | L | L | Н | L | Χ | L | Х | L-H | D | | Read Cycle, Begin Burst | External | L | Н | L | L | Н | L | Χ | Н | L | L-H | Q | | Read Cycle, Begin Burst | External | L | Н | L | L | Η | L | Χ | Н | Н | L-H | Tri-State | | Read Cycle, Continue Burst | Next | Х | Х | Х | L | Η | Н | Ш | Н | L | L-H | Q | | Read Cycle, Continue Burst | Next | Х | Х | Х | L | Η | Н | Ш | Н | Н | L-H | Tri-State | | Read Cycle, Continue Burst | Next | Н | Х | Х | L | Х | Н | Ш | Н | L | L-H | Q | | Read Cycle, Continue Burst | Next | Н | Х | Х | L | Х | Н | Ш | Н | Н | L-H | Tri-State | | Write Cycle, Continue Burst | Next | Х | Х | Х | L | Н | Н | L | L | Х | L-H | D | | Write Cycle, Continue Burst | Next | Н | Х | Х | L | Х | Н | Ш | L | Х | L-H | D | | Read Cycle, Suspend Burst | Current | Х | Х | Х | L | Η | Н | Η | Н | L | L-H | Q | | Read Cycle, Suspend Burst | Current | Х | Х | Х | L | Η | Н | Η | Н | Н | L-H | Tri-State | | Read Cycle, Suspend Burst | Current | Н | Х | Х | L | Х | Н | Η | Н | L | L-H | Q | | Read Cycle, Suspend Burst | Current | Н | Х | Х | L | Χ | Н | Н | Н | Н | L-H | Tri-State | | Write Cycle, Suspend Burst | Current | Х | Х | Х | L | Н | Н | Н | L | Х | L-H | D | | Write Cycle, Suspend Burst | Current | Н | Х | Х | L | Χ | Н | Н | L | Χ | L-H | D | #### Notes: Notes: 2. X = "Don't Care." H = Logic HIGH, L = Logic LOW. 3. WRITE = L when any one or more Byte Write Enable signals (BWA, BWB, BWC, BWD) and BWE = L or GW = L. WRITE = H when all Byte Write Enable signals (BWA, BWB, BWC, BWD), BWE, GW = H. 4. The DQ pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock. 5. The SRAM always initiates a Read cycle when ADSP is asserted, regardless of the state of GW, BWE, or BW<sub>[A:D]</sub>. Writes may occur only on subsequent clocks after the ADSP or with the assertion of ADSC. As a result, OE must be driven HIGH prior to the start of the Write cycle to allow the outputs to tri-state. OE is a don't care for the remainder of the Write cycle. 6. OE is asynchronous and is not sampled with the clock rise. It is masked internally during Write cycles. During a Read cycle all data bits are tri-state when OE is inactive or when the device is deselected, and all data bits behave as output when OE is active (LOW). # Truth Table for Read/Write<sup>[2, 3]</sup> | Function | GW | BWE | BW <sub>D</sub> | BW <sub>C</sub> | BW <sub>B</sub> | BW <sub>A</sub> | |--------------------------------------------------------------------------------|----|-----|-----------------|-----------------|-----------------|-----------------| | Read | Н | Н | Х | Х | Х | Х | | Read | Н | L | Н | Н | Н | Н | | Write Byte (A, DQP <sub>A</sub> ) | Н | L | Н | Н | Н | L | | Write Byte (B, DQP <sub>B</sub> ) | Н | L | Н | Н | L | Н | | Write Bytes (B, A, DQP <sub>A</sub> , DQP <sub>B</sub> ) | Н | L | Н | Н | L | L | | Write Byte (C, DQP <sub>C</sub> ) | Н | L | Н | L | Н | Н | | Write Bytes (C, A, DQP <sub>C</sub> , DQP <sub>A</sub> ) | Н | L | Н | L | Н | L | | Write Bytes (C, B, DQP <sub>C</sub> , DQP <sub>B</sub> ) | Н | L | Н | L | L | Н | | Write Bytes (C, B, A, DQP <sub>C</sub> , DQP <sub>B</sub> , DQP <sub>A</sub> ) | Н | L | Н | L | L | L | | Write Byte (D, DQP <sub>D</sub> ) | Н | L | L | Н | Н | Н | | Write Bytes (D, A, DQP <sub>D</sub> , DQP <sub>A</sub> ) | Н | L | L | Н | Н | L | | Write Bytes (D, B, DQP <sub>D</sub> , DQP <sub>A</sub> ) | Н | L | L | Н | L | Н | | Write Bytes (D, B, A, DQP <sub>D</sub> , DQP <sub>B</sub> , DQP <sub>A</sub> ) | Н | L | L | Н | L | L | | Write Bytes (D, B, DQP <sub>D</sub> , DQP <sub>B</sub> ) | Н | L | L | L | Н | Н | | Write Bytes (D, B, A, DQP <sub>D</sub> , DQP <sub>C</sub> , DQP <sub>A</sub> ) | Н | L | L | L | Н | L | | Write Bytes (D, C, A, DQP <sub>D</sub> , DQP <sub>B</sub> , DQP <sub>A</sub> ) | Н | L | L | L | L | Н | | Write All Bytes | Н | L | L | L | L | L | | Write All Bytes | L | Х | Х | Х | Х | Х | #### **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to + 150°C Ambient Temperature with Power Applied......-55°C to + 125°C Supply Voltage on $V_{DD}$ Relative to GND...... -0.5V to + 4.6VSupply Voltage on $\rm V_{DDQ}$ Relative to GND ..... –0.5V to + $\rm V_{DD}$ DC Voltage Applied to Outputs | DC Input Voltage | 0.5V to V <sub>DD</sub> + 0.5V | |--------------------------------------------------------|--------------------------------| | Current into Outputs (LOW) | 20 mA | | Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V | | Latch-up Current | >200 mA | #### **Operating Range** | Range | Ambient<br>Temperature <sup>]</sup> | V <sub>DD</sub> | V <sub>DDQ</sub> | |------------|-------------------------------------|------------------|--------------------| | Commercial | 0°C to +70°C | 3.3V | 2.5V -5% | | Industrial | -40°C to +85°C | <i>–</i> 5%/+10% | to V <sub>DD</sub> | ## Electrical Characteristics Over the Operating Range [7, 8] | Parameter | Description | Test Condit | ions | Min. | Max. | Unit | |---------------------------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------|------------------------|------| | $V_{DD}$ | Power Supply Voltage | | | 3.135 | 3.6 | V | | $V_{DDQ}$ | I/O Supply Voltage | for 3.3V I/O | | 3.135 | V <sub>DD</sub> | V | | | | for 2.5V I/O | | 2.375 | 2.625 | V | | V <sub>OH</sub> | Output HIGH Voltage | for 3.3V I/O, $I_{OH} = -4.0 \text{ mA}$ | | 2.4 | | V | | | | for 2.5V I/O, I <sub>OH</sub> = -1.0 mA | | 2.0 | | V | | V <sub>OL</sub> | Output LOW Voltage | for 3.3V I/O, I <sub>OL</sub> = 8.0 mA | | | 0.4 | V | | | | for 2.5V I/O, I <sub>OL</sub> = 1.0 mA | | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage[7] | for 3.3V I/O | for 3.3V I/O | | V <sub>DD</sub> + 0.3V | V | | | | for 2.5V I/O | | 1.7 | V <sub>DD</sub> + 0.3V | V | | V <sub>IL</sub> | Input LOW Voltage[7] | for 3.3V I/O | | -0.3 | 0.8 | V | | | | for 2.5V I/O | | -0.3 | 0.7 | V | | I <sub>X</sub> Input Leakage Current except ZZ and MODE | | $GND \leq V_I \leq V_DDQ$ | -5 | 5 | μА | | | Inpu | Input Current of MODE | Input = V <sub>SS</sub> | | -30 | | μΑ | | | | Input = V <sub>DD</sub> | | 5 | μΑ | | | | Input Current of ZZ | Input = V <sub>SS</sub> | <b>-</b> 5 | | μΑ | | | | | Input = V <sub>DD</sub> | | | 30 | μΑ | | l <sub>oz</sub> | Output Leakage Current | $GND \le V_I \le V_{DDQ}$ , Output Disal | bled | <b>-</b> 5 | 5 | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> Operating Supply | $V_{DD} = Max., I_{OUT} = 0 mA,$ | 7.5-ns cycle, 133 MHz | | 225 | mA | | | Current | $f = f_{MAX} = 1/t_{CYC}$ | 10-ns cycle, 100 MHz | | 205 | mA | | I <sub>SB1</sub> | Automatic CE | Max. V <sub>DD</sub> , Device Deselected, | 7.5-ns cycle, 133 MHz | | 90 | mA | | | Power-Down<br>Current—TTL Inputs | $V_{IN} \ge V_{IH}^{-}$ or $V_{IN} \le V_{IL}$ , $f = f_{MAX}$ , inputs switching | 10-ns cycle, 100 MHz | | 80 | mA | | I <sub>SB2</sub> | Automatic CE<br>Power-Down<br>Current—CMOS Inputs | $\begin{array}{l} \text{Max. V}_{DD}, \text{ Device Deselected,} \\ \text{V}_{IN} \geq \text{V}_{DD} - 0.3 \text{V or V}_{IN} \leq 0.3 \text{V,} \\ \text{f} = 0, \text{ inputs static} \end{array}$ | All speeds | | 40 | mA | | I <sub>SB3</sub> | Automatic CE | Max. V <sub>DD</sub> , Device Deselected, | 7.5-ns cycle, 133 MHz | | 75 | mA | | | Power-Down Current—CMOS Inputs | $V_{IN} \ge V_{DDQ}^{-} - 0.3V$ or $V_{IN} \le 0.3V$ , $f = f_{MAX}$ , inputs switching | 10-ns cycle, 100 MHz | | 65 | mA | | I <sub>SB4</sub> | Automatic CE<br>Power-Down<br>Current—TTL Inputs | $\begin{array}{l} \text{Max. V}_{DD}, \text{Device Deselected,} \\ \text{V}_{IN} \geq \text{V}_{DD} - 0.3 \text{V or V}_{IN} \leq 0.3 \text{V,} \\ \text{f} = 0, \text{inputs static} \end{array}$ | All speeds | | 45 | mA | #### Notes: <sup>7.</sup> Overshoot: $V_{IH}(AC) < V_{DD}$ +1.5V (Pulse width less than $t_{CYC}/2$ ), undershoot: $V_{IL}(AC) > -2V$ (Pulse width less than $t_{CYC}/2$ ). 8. $T_{Power-up}$ : Assumes a linear ramp from 0V to $V_{DD}(min.)$ within 200 ms. During this time $V_{IH} < V_{DD}$ and $V_{DDQ} \le V_{DD}$ . # Capacitance<sup>[9]</sup> | Parameter | Description | Test Conditions | 100 TQFP<br>Max. | Unit | |------------------|--------------------------|-----------------------------------------|------------------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 5 | pF | | C <sub>CLK</sub> | Clock Input Capacitance | $V_{DD} = 3.3V. V_{DDQ} = 2.5V$ | 5 | pF | | C <sub>I/O</sub> | Input/Output Capacitance | | 5 | pF | #### Thermal Resistance<sup>[9]</sup> | Parameter | Description | Test Conditions | 100 TQFP<br>Package | Unit | |-------------------|------------------------------------------|-----------------------------------------------------------------------------------|---------------------|------| | $\Theta_{JA}$ | Thermal Resistance (Junction to Ambient) | Test conditions follow standard test methods and procedures for measuring thermal | 30.32 | °C/W | | $\Theta_{\sf JC}$ | Thermal Resistance (Junction to Case) | impedance, per EIA/JESD51 | 6.85 | °C/W | #### **AC Test Loads and Waveforms** #### Note: <sup>9.</sup> Tested initially and after any design or process change that may affect these parameters. # Switching Characteristics Over the Operating Range [10, 11] | | | 133 | 133 MHz | | 100 MHz | | |--------------------|---------------------------------------------------------------|----------------------------|---------|------|---------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Unit | | t <sub>POWER</sub> | V <sub>DD</sub> (Typical) to the First Access <sup>[12]</sup> | 1 | | 1 | | ms | | Clock | • | <u>.</u> | | | | • | | t <sub>CYC</sub> | Clock Cycle Time | 7.5 | | 10 | | ns | | t <sub>CH</sub> | Clock HIGH | 2.5 | | 4.0 | | ns | | t <sub>CL</sub> | Clock LOW | 2.5 | | 4.0 | | ns | | Output Time | s | | _ | | | | | t <sub>CDV</sub> | Data Output Valid after CLK Rise | | 7.5 | | 8.0 | ns | | t <sub>DOH</sub> | Data Output Hold after CLK Rise | 2.0 | | 2.0 | | ns | | t <sub>CLZ</sub> | Clock to Low-Z <sup>[13, 14, 15]</sup> | 0 | | 0 | | ns | | t <sub>CHZ</sub> | Clock to High-Z <sup>[13, 14, 15]</sup> 3.5 | | 3.5 | | 3.5 | ns | | t <sub>OEV</sub> | LOW to Output Valid 3.5 | | 3.5 | | 3.5 | ns | | t <sub>OELZ</sub> | OE LOW to Output Low-Z <sup>[13, 14, 15]</sup> | 0 | | 0 | | ns | | t <sub>OEHZ</sub> | OE HIGH to Output High-Z <sup>[13, 14, 15]</sup> | | 3.5 | | 3.5 | ns | | Set-up Times | s | | _ | | | | | t <sub>AS</sub> | Address Set-up before CLK Rise | 1.5 | | 2.0 | | ns | | t <sub>ADS</sub> | ADSP, ADSC Set-up before CLK Rise | 1.5 | | 2.0 | | ns | | t <sub>ADVS</sub> | ADV Set-up before CLK Rise | Set-up before CLK Rise 1.5 | | 2.0 | | ns | | t <sub>WES</sub> | GW, BWE, BW <sub>[A:D]</sub> Set-up before CLK Rise | | | 2.0 | | ns | | t <sub>DS</sub> | Data Input Set-up before CLK Rise | | | 2.0 | | ns | | t <sub>CES</sub> | Chip Enable Set-up | 1.5 | | 2.0 | | ns | | <b>Hold Times</b> | | | | | | | | t <sub>AH</sub> | Address Hold after CLK Rise | 0.5 | | 0.5 | | ns | | t <sub>ADH</sub> | ADSP, ADSC Hold after CLK Rise 0.5 | | 0.5 | | ns | | | t <sub>WEH</sub> | GW, BWE, BW <sub>[A:D]</sub> Hold after CLK Rise 0.5 0.5 | | 0.5 | | ns | | | t <sub>ADVH</sub> | ADV Hold after CLK Rise | 0.5 | | 0.5 | | ns | | t <sub>DH</sub> | Data Input Hold after CLK Rise | 0.5 | | 0.5 | | ns | | t <sub>CEH</sub> | Chip Enable Hold after CLK Rise | 0.5 | | 0.5 | | ns | <sup>10.</sup> Timing reference level is 1.5V when $V_{\rm DDQ}$ = 3.3V and is 1.25V when $V_{\rm DDQ}$ = 2.5V. 11. Test conditions shown in (a) of AC Test Loads unless otherwise noted. <sup>12.</sup> This part has a voltage regulator internally; t<sub>POWER</sub> is the time that the power needs to be supplied above V<sub>DD</sub>(minimum) initially before a Read or Write operation can be initiated. <sup>13.</sup> t<sub>CHZ</sub>, t<sub>CLZ</sub>, t<sub>OELZ</sub>, and t<sub>OEHZ</sub> are specified with AC test conditions shown in part (b) of AC Test Loads. Transition is measured ± 200 mV from steady-state voltage. 14. At any given voltage and temperature, t<sub>OEHZ</sub> is less than t<sub>OELZ</sub> and t<sub>CHZ</sub> is less than t<sub>CLZ</sub> to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve High-Z prior to Low-Z under the same system conditions. <sup>15.</sup> This parameter is sampled and not 100% tested. ### **Timing Diagrams** ## Read Cycle Timing<sup>[16]</sup> #### Note: 16. On this diagram, when $\overline{CE}$ is LOW, $\overline{CE}_1$ is LOW, $\overline{CE}_2$ is HIGH and $\overline{CE}_3$ is LOW. When $\overline{CE}$ is HIGH, $\overline{CE}_1$ is HIGH or $\overline{CE}_2$ is LOW or $\overline{CE}_3$ is HIGH. # Timing Diagrams (continued) # Write Cycle Timing<sup>[16, 17]</sup> #### Note: 17. Full width Write can be initiated by either $\overline{\text{GW}}$ LOW; or by $\overline{\text{GW}}$ HIGH, $\overline{\text{BWE}}$ LOW and $\overline{\text{BW}}_{[A:D]}$ LOW. # Timing Diagrams (continued) # Read/Write Timing<sup>[16, 18, 19]</sup> #### Notes: 18. The data bus (Q) remains in High-Z following a Write cycle unless an ADSP, ADSC, or ADV cycle is performed. 19. GW is HIGH. ### Timing Diagrams (continued) # $\textbf{ZZ Mode Timing}^{[20,\ 21]}$ 20. Device must be deselected when entering ZZ mode. See Cycle Descriptions table for all possible signal conditions to deselect the device. 21. DQs are in High-Z when exiting ZZ sleep mode. #### **Ordering Information** Not all of the speed, package and temperature ranges are available. Please contact your local sales representative or visit www.cypress.com for actual products offered. | Speed<br>(MHz) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |----------------|------------------|--------------------|----------------------------------------------------------|--------------------| | 100 | CY7C1217H-100AXC | 51-85050 | 100-pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free | Commercial | | | CY7C1217H-100AXI | | | Industrial | | 133 | CY7C1217H-133AXC | 51-85050 | 100-pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free | Commercial | | | CY7C1217H-133AXI | | | Industrial | #### **Package Diagram** #### 100-Pin TQFP (14 x 20 x 1.4 mm) (51-85050) Intel and Pentium are registered trademarks and i486 is a trademark of Intel Corporation. All product and company names mentioned in this document may be the trademarks of their respective holders. # **Document History Page** | REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change | |------|---------|------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 345879 | See ECN | PCI | New Data Sheet | | *A | 430677 | See ECN | NXR | Changed address of Cypress Semiconductor Corporation on Page# 1 fro "3901 North First Street" to "198 Champion Court" Added 2.5VI/O option Changed Three-State to Tri-State Included Maximum Ratings for $V_{DDQ}$ relative to GND Modified "Input Load" to "Input Leakage Current except ZZ and MODE" in the Electrical Characteristics Table Modified test condition from $V_{IH} \leq V_{DD}$ to $V_{IH} < V_{DD}$ Replaced Package Name column with Package Diagram in the Ordering Information table | | *B | 482139 | See ECN | VKN | Converted from Preliminary to Final. Updated the Ordering Information table. |