TPD2E2U06 ZHCSB74C -JUNE 2013-REVISED DECEMBER 2019 # TPD2E2U06 双通道高速 ESD 保护器件 ### 1 特性 - IEC 61000-4-2 4 级 - ±25kV (接触放电) - ±30kV (气隙放电) - IEC 61000-4-5 浪涌保护 - 5.5A 峰值脉冲电流(8/20µs 脉冲) - IO 电容值 1.5pF (典型值) - 直流击穿电压 6.5V(最小值) - 超低泄漏电流 10nA(最大值) - 低 ESD 钳位电压 - 工业温度范围: -40℃ 至 +125℃ - 易于布线的小型 DRL 和 DCK 封装 ### 2 应用 - 终端设备 - 机顶盒 - 笔记本 - 服务器 - 电子销售点 (EPOS) - 接口 - USB 2.0 - 以太网 - MIPI 总线 - LVDS - I2C ### 3 说明 TPD2E2U06 是一款双通道低电容瞬态电压抑制器 (TVS) 二极管静电放电 (ESD) 保护器件。该器件可提供符合 IEC 61000-4-2 标准的 ±25kV 接触 ESD 保护和 ±30kV 气隙 ESD 保护。TPD2E2U06 的 1.5pF 线路电容使得此器件适合于广泛的 应用中的数字输入 D类音频放大器。典型应用接口为 USB 2.0,低压差分信令 (LVDS) 接口和I<sup>2</sup>C™。 器件信息(1) | 器件型号 | 封装 | 封装尺寸(标称值) | | | |--------------|----------|-----------------|--|--| | TPD2E2U06DRL | SOT (5) | 1.60mm × 1.20mm | | | | TPD2E2U06DCK | SC70 (3) | 2.0mm x 1.25mm | | | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。 # | | | 目录 | | | | |----------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--------------------|-------------------------|------| | 1<br>2<br>3<br>4<br>5<br>6 | 特性 | . 1<br>. 1<br>. 2<br>. 3<br>. 3<br>3<br>4<br>4<br>4<br>4<br>6<br>8 | 8<br>9<br>10<br>11 | 7.3 Feature Description | | | | 多订历史记录<br>ges from Revision B (May 2015) to Revision C | | | | Page | | • Ac | dded DCK Package to the Pin Configuration and Fu | | | | 3 | | | dded DCK Package to the Electrical Characteristics ges from Revision A (June 2013) to Revision B | table | | | Page | 已添加添加了"ESD 额定值"表、"特性说明"部分、器件功能模式、"应用和实施"部分、"电源相关建议"部分、"布局"部 分、"器件和文档支持"部分以及"机械、封装和可订购信息"部分。.......1 # 5 Pin Configuration and Functions ### **Pin Functions** | PIN I/O NAME DRL DCK | | PIN | | DESCRIPTION | |----------------------|------|-----|-------------|--------------------------------------------------------------------------------| | | | 1/0 | DESCRIPTION | | | IO1 | 3 | 1 | I/O | The IO1 and IO2 pins are an ESD protected channel. Connect these pins to the | | IO2 | 5 | 2 | I/O | data line as close to the connector as possible. | | NC | 1, 2 | _ | - | This pin is not connected and is left floating, grounded, or connected to VCC. | | GND | 4 | 3 | G | The GND (ground) pin is connected to ground. | # 6 Specifications # 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |-----------------|---------------------------------------------|-----|--------------------|------| | I <sub>PP</sub> | Peak pulse current (tp = 8/20 μs) | | 5.5 <sup>(1)</sup> | Α | | P <sub>PP</sub> | Peak pulse power (tp = 8/20 μs) DRL package | | 85 <sup>(1)</sup> | W | | $P_{PP}$ | Peak pulse power (tp = 8/20 μs) DCK package | | 75 <sup>(1)</sup> | W | | | Operating temperature | -40 | 125 | °C | | | Storage temperature | -65 | 155 | °C | (1) Measured at 25°C. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------|--------|------| | V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) Charged-device model (CDM), per JEDEC specification JESD22- C101 (2) | | | | | | | | V | | | | EC 61000-4-2 contact | ±25000 | | | | | | EC 61000-4-2 air-gap | ±30000 | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. ### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |----------------|--------------------------------|-----|---------|------| | $V_{IO}$ | Input Pin Voltage | 0 | 5.5 | V | | T <sub>A</sub> | Operating Free Air Temperature | -40 | 125 | °C | #### 6.4 Thermal Information | | | TPD2 | | | |----------------------|----------------------------------------------|--------|--------|------| | | THERMAL METRIC <sup>(1)</sup> | DRL | DCK | UNIT | | | | 5 PINS | 3 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 286.8 | 308.3 | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 130.7 | 170.7 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 104.8 | 89.2 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 25.6 | 34.2 | | | ΨЈВ | Junction-to-board characterization parameter | 104.3 | 88.6 | | For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report. ### 6.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|--------------------------------------|----------------------------------------------------------------------------------------|-----|------|------|------| | V <sub>RWM</sub> | Reverse stand-off voltage | I <sub>IO</sub> < 10 μA | | | 5.5 | V | | $V_{CLAMP}$ | IO to GND | $I_{PP} = 1 \text{ A, TLP}^{(1)}$ | | 9.7 | | V | | | | $I_{PP} = 5 \text{ A}, TLP^{(1)}$ | | 12.4 | | V | | V <sub>CLAMP</sub> | GND to IO | I <sub>PP</sub> = 1 A, TLP <sup>(1)</sup> | | 1.9 | | V | | | | $I_{PP} = 5 \text{ A}, TLP^{(1)}$ | | 4 | | V | | R <sub>DYN</sub> | Dynamic resistance DRL package | IO to GND <sup>(2)</sup> | | 0.5 | | Ω | | R <sub>DYN</sub> | Dynamic resistance DRL package | GND to IO <sup>(2)</sup> | | 0.25 | | Ω | | R <sub>DYN</sub> | Dynamic resistance DCK package | IO to GND <sup>(2)</sup> | | 0.6 | | Ω | | R <sub>DYN</sub> | Dynamic resistance DCK package | GND to IO <sup>(2)</sup> | | 0.4 | | Ω | | CL | Line capacitance | f = 1 MHz, V <sub>BIAS</sub> = 2.5 V <sup>(3)</sup> | | 1.5 | 1.9 | pF | | C <sub>CROSS</sub> | Channel-to-channel input capacitance | Pin 4 = 0 V, f = 1 MHz, V <sub>BIAS</sub> = 2.5 V, between channel pins <sup>(3)</sup> | | 0.02 | 0.03 | pF | - (1) Transmission Line Pulse with 10-ns rise time, 100-ns width. - (2) Extraction of $R_{DYN}$ Using least squares fit of TLP characteristics between I = 20 A and I = 30 A. (3) Measured at 25°C. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions. # **Electrical Characteristics (continued)** over operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------|-----|------|-----|------| | $\Delta_{\text{CIO-TO-GND}}$ | Variation of channel input capacitance | Pin 4 = 0 V, f = 1 MHz, V <sub>BIAS</sub> = 2.5 V,<br>channel_x pin to GND – channel_y pin to GND <sup>(3)</sup> | | 0.03 | 0.1 | pF | | $V_{BR}$ | Break-down voltage | I <sub>IO</sub> = 1 mA | 6.5 | | 8.5 | V | | I <sub>LEAK</sub> | Leakage current | V <sub>IO</sub> = 2.5 V | | 1 | 10 | nA | # 6.6 Typical Characteristics # **Typical Characteristics (continued)** ### 7 Detailed Description #### 7.1 Overview The TPD2E2U06 is a dual-channel low capacitance TVS diode ESD protection device. The device offers ±25-kV contact and ±30-kV air-gap ESD protection in accordance with the IEC 61000-4-2 standard. The 1.5-pF line capacitance of the TPD2E2U06 makes the device suitable for a wide range of applications. Typical application interfaces are USB 2.0, LVDS, and I2C. ### 7.2 Functional Block Diagram ### 7.3 Feature Description The TPD2E2U06 is a dual-channel low capacitance TVS diode ESD protection device. The device offers ±25-kV contact and ±30-kV air-gap ESD protection in accordance with the IEC 61000-4-2 standard. The 1.5-pF line capacitance of the TPD2E2U06 makes the device suitable for a wide range of applications. Typical application interfaces are USB 2.0, LVDS, and I2C. #### 7.3.1 IEC 61000-4-2 Level 4 The I/O pins can withstand ESD events up to ±25-kV contact and ±30-kV air. An ESD/surge clamp diverts the current to ground. ### 7.3.2 IO Capacitance The capacitance between each I/O pin to ground is 1.5 pF. These capacitances support data rates in excess of 1.5 Gbps. ### 7.3.3 DC Breakdown Voltage The DC breakdown voltage of each I/O pin is a minimum of 6.5 V. This ensures that sensitive equipment is protected from surges above the reverse standoff voltage of 5.5 V. #### 7.3.4 Ultra-Low Leakage Current The I/O pins feature an ultra-low leakage current of 10 nA (Max) with a bias of 2.5 V. ### 7.3.5 Low ESD Clamping Voltage The I/O pins feature an ESD clamp that is capable of clamping the voltage to 9.7 V (I<sub>PP</sub> = 1 A). ## **Feature Description (continued)** #### 7.3.6 Industrial Temperature Range This device is designed to operate from -40°C to 125°C. #### 7.3.7 Small Easy-to-Route Package The layout of this device makes it simple and easy to add protection to an existing layout. The packages offers flow-through routing, requiring minimal modification to an existing layout. ### 7.4 Device Functional Modes TPD2E2U06 is a passive integrated circuit that triggers when voltages are above $V_{BR}$ or below the lower diodes $V_f$ (-0.6 V). During ESD events, voltages as high as $\pm 30$ kV (air) can be directed to ground via the internal diode network. Once the voltages on the protected line fall below the trigger levels of TPD2E2U06 (usually within 10's of nano-seconds) the device reverts to passive. ## 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 8.1 Application Information TPD2E2U06 is a diode type TVS which is typically used to provide a path to ground for dissipating ESD events on hi-speed signal lines between a human interface connector and a system. As the current from ESD passes through the TVS, only a small voltage drop is present across the diode. This is the voltage presented to the protected IC. The low $R_{\text{DYN}}$ of the triggered TVS holds this voltage, $V_{\text{CLAMP}}$ , to a safe level for the protected IC. ## 8.2 Typical Application Figure 10. Typical USB Application Diagram #### 8.2.1 Design Requirements For this design example, one TPD2E2U06 device will be used in a USB 2.0 application. This will provide complete port protection. Given the USB 2.0 application, the following parameters are known. | DESIGN PARAMETER | VALUE | |-----------------------------|--------------| | Signal range on Pins 3 or 5 | 0 V to 3.3 V | | Operating Frequency | 240 MHz | ### 8.2.2 Detailed Design Procedure To begin the design process, some parameters must be decided upon; the designer needs to know the following: - Signal range of all the protected lines - Operating frequency ### 8.2.2.1 Signal Range The TPD2E2U06 has 2 identical protection channels for signal lines. The symmetry of the device provides flexibility when selecting which of the 2 I/O channels will protect which signal lines. Any I/O will support a signal range of 0 to 5.5 V. #### 8.2.2.2 Operating Frequency The TPD2E2U06 has a capacitance of 1.5 pF (Typ), supporting USB 2.0 data rates. #### 8.2.3 Application Curves Figure 11. Insertion Loss Graph # 9 Power Supply Recommendations This device is a passive ESD protection device and there is no need to power it. Care should be taken to make sure that the maximum voltage specifications for each line are not violated. # 10 Layout ### 10.1 Layout Guidelines - The optimum placement is as close to the connector as possible. - EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures. - The PCB designer needs to minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TVS and the connector. - Route the protected traces as straight as possible. - Eliminate any sharp corners on the protected traces between the TVS and the connector by using rounded corners with the largest radii possible. - Electric fields tend to build up on corners, increasing EMI coupling. ### 10.2 Layout Example Figure 12. Routing with DRL Package ### 11 器件和文档支持 ### 11.1 商标 £2E is a trademark of Texas Instruments. I<sup>2</sup>C is a trademark of NXP Semiconductors. All other trademarks are the property of their respective owners. ### 11.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com. 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ### 11.3 支持资源 TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. ### 11.4 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ### 12 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 # PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION www.ti.com | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | TPD2E2U06DCKR | ACTIVE | SC70 | DCK | 3 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1GH | Samples | | TPD2E2U06DRLR | ACTIVE | SOT-5X3 | DRL | 5 | 4000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | DT | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 10-Dec-2020 # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Apr-2020 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPD2E2U06DCKR | SC70 | DCK | 3 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | TPD2E2U06DRLR | SOT-5X3 | DRL | 5 | 4000 | 180.0 | 8.4 | 1.98 | 1.78 | 0.69 | 4.0 | 8.0 | Q3 | www.ti.com 24-Apr-2020 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPD2E2U06DCKR | SC70 | DCK | 3 | 3000 | 180.0 | 180.0 | 18.0 | | TPD2E2U06DRLR | SOT-5X3 | DRL | 5 | 4000 | 183.0 | 183.0 | 20.0 | SMALL OUTLINE TRANSISTOR SC70 ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. SMALL OUTLINE TRANSISTOR SC70 NOTES: (continued) - 3. Publication IPC-7351 may have alternate designs. - 4. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR SC70 NOTES: (continued) - 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 6. Board assembly site may have different recommendations for stencil design. PLASTIC SMALL OUTLINE ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-293 Variation UAAD-1 PLASTIC SMALL OUTLINE NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC SMALL OUTLINE NOTES: (continued) <sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. <sup>8.</sup> Board assembly site may have different recommendations for stencil design. # 重要声明和免责声明 TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款 (https://www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司