#### TPS62290, TPS62291, TPS62293 ZHCSI42G -JUNE 2007-REVISED APRIL 2018 # 采用 2x2 DRV 封装的 TPS6229x 1A 降压转换器 # 1 特性 - 高效率 高达 96% - 高达 1000mA 的输出电流 - V<sub>IN</sub> 范围为 2.3V 至 6.0V,支持具有扩展电压范围的锂离子电池 - 2.25MHz 固定频率运行 - 轻载电流下的省电模式 - PWM 模式下的输出电压精度为 ±1.5% - 固定输出电压选项 - 静态电流典型值为 15μA - 可实现最低压降的 100% 占空比 - 轻载时的电压定位 - 采用 2mm x 2mm x 0.8mm WSON (6) 封装 (DRV) #### 2 应用 - 移动电话、智能手机 - 无线 LAN - 掌上电脑 - 低功耗 DSP 电源 - 便携式媒体播放器 - 负载点 (POL) 应用 # 3 说明 TPS6229x 器件是高效的同步降压直流/直流转换器, 经优化可适用于电池供电的便携式 应用。这些器件采 用单块锂离子电池提供高达 1000mA 的输出电流。 凭借 2.3V 至 6.0V 的输入电压范围,这些器件支持具有扩展电压范围的电池,非常适合为便携式 应用 (如 手机和其他便携式设备)供电。 TPS6229x 器件在 2.25MHz 的固定开关频率下运行,在轻载电流情况下会进入省电模式,以便在整个负载电流范围内保持高效率。 省电模式经过优化,具有低输出电压纹波。对于低噪声应用,可通过将 MODE 引脚的电平拉高来强制这些器件进入固定频率脉宽调制 (PWM) 模式。在关断模式下,流耗减少至 1μA 以下。TPS6229x 器件允许使用小型电感器和电容器,可实现较小的解决方案尺寸。 TPS6229x 器件在自然通风环境下的额定工作温度范围为 -40°C 至 85°C。这些器件采用 2mm × 2mm 6 引 脚 WSON 封装 (DRV)。 # 器件信息<sup>(1)</sup> | 器件型号 | 封装 | 封装尺寸 (标称值) | | |----------|---------|-----------------|--| | TPS6229x | SON (6) | 2.00mm × 2.00mm | | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。 ### 典型应用电路原理图 # 效率与输出电流间的关系 | _ | | |---|------------| | | <b>—</b> . | | | 70 | | | - XC | | | | | 1 | 特性1 | | 8.4 Device Functional Modes | g | |---|--------------------------------------|----|--------------------------------|----| | 2 | 应用 1 | 9 | Application and Implementation | 11 | | 3 | 说明 1 | | 9.1 Application Information | 11 | | 4 | 修订历史记录 | | 9.2 Typical Application | | | 5 | Device Comparison Table | | 9.3 System Examples | | | 6 | Pin Configuration and Functions | 10 | Power Supply Recommendations | 18 | | 7 | Specifications4 | 11 | Layout | 18 | | • | 7.1 Absolute Maximum Ratings | | 11.1 Layout Guidelines | 18 | | | 7.2 ESD Ratings | | 11.2 Layout Example | 18 | | | 7.3 Recommended Operating Conditions | | 器件和文档支持 | | | | 7.4 Thermal Information | | 12.1 器件支持 | 19 | | | 7.5 Electrical Characteristics | | 12.2 相关链接 | 19 | | | 7.6 Typical Characteristics | | 12.3 社区资源 | 19 | | 8 | Detailed Description | | 12.4 商标 | 19 | | 0 | 8.1 Overview | | 12.5 静电放电警告 | 19 | | | 8.2 Functional Block Diagram | | 12.6 术语表 | 19 | | | 8.3 Feature Description | 13 | 机械、封装和可订购信息 | 19 | # 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 # Changes from Revision F (January 2016) to Revision GPage• Changed Equation 3 operator from x to + in correcting the I<sub>L</sub>max formula.12• Added cross references to the Third-party Products disclaimer.12Changes from Revision E (September 2015) to Revision FPage• Added Device Comparison Table3Changes from Revision D (November 2009) to Revision EPage• 已添加 引脚配置和功能部分、ESD 额定值表、特性说明部分、器件功能模式、应用和实施部分、电源建议部分、布局部分、器件和文档支持部分以及机械、封装和可订购信息部分1 # 5 Device Comparison Table | PART NUMBER | OUTPUT VOLTAGE <sup>(1)</sup> | DEVICE MARKING <sup>(2)</sup> | |-------------|-------------------------------|-------------------------------| | TPS62290 | Adjustable | BYN | | TPS62291 | 3.3 V fixed | CFY | | TPS62293 | 1.8 V fixed | CFD | # 6 Pin Configuration and Functions #### **Pin Functions** | PIN | | TYPE | DESCRIPTION | | | | |---------------------------|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | ITPE | DESCRIPTION | | | | | EN | 4 | IN | This is the enable pin of the device. Pulling this pin to low forces the device into shutdown mode. Pulling this pin to high enables the device. This pin must be terminated. | | | | | FB | 3 | IN | edback pin for the internal regulation loop. Connect the external resistor divider to this pin. In case of d output voltage option, connect this pin directly to the output capacitor | | | | | GND | 6 | PWR | GND supply pin | | | | | MODE | 2 | IN | MODE pin = High forces the device to operate in fixed-frequency PWM mode. Mode pin = Low enables the power save mode with automatic transition from PFM mode to fixed-frequency PWM mode. | | | | | SW | 1 | OUT | his is the switch pin and is connected to the internal MOSFET switches. Connect the external inductor etween this terminal and the output capacitor. | | | | | VIN | 5 | PWR | V <sub>IN</sub> power supply pin. | | | | | Exposed<br>Thermal<br>Pad | | | Connect the exposed thermal pad to GND. | | | | Contact TI for other fixed output voltage options For the most current package and ordering information, see 机械、封装和可订购信息, or see the TI website at www.ti.com # 7 Specifications #### 7.1 Absolute Maximum Ratings Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | | |------------------|----------------------------------------|---------|-----------------------|------|--| | V <sub>IN</sub> | Input voltage range (2) | -0.3 | 7 | | | | | Voltage range at EN, MODE | -0.3 | $V_{IN} + 0.3, \le 7$ | V | | | | Voltage at SW | -0.3 | 7 | | | | | Peak output current | Interna | lly limited | Α | | | $T_{J}$ | Maximum operating junction temperature | -40 | 125 | °C | | | T <sub>stg</sub> | Storage temperature | -65 | 150 | | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------|-------|------| | ., | Electrostatio discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | \/ | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V | 7.3 Recommended Operating Conditions | | | MIN | NOM MAX | UNIT | |-----------------|---------------------------------------------|-----|----------|------| | $V_{\text{IN}}$ | Supply voltage | 2.3 | 6 | V | | | Output voltage range for adjustable voltage | 0.6 | $V_{IN}$ | V | | $T_A$ | Operating ambient temperature | -40 | 85 | °C | | $T_J$ | Operating junction temperature | -40 | 125 | °C | #### 7.4 Thermal Information | | | TPS6229x | | |-----------------------|----------------------------------------------|-----------|------| | | THERMAL METRIC <sup>(1)</sup> | DRV (SON) | UNIT | | | | 6 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 67.8 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 88.6 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 37.2 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 37.6 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 7.9 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. All voltage values are with respect to network ground terminal. JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 7.5 Electrical Characteristics Over full operating ambient temperature range, typical values are at $T_A$ = 25°C. Unless otherwise noted, specifications apply for condition $V_{IN}$ = EN = 3.6 V. External components $C_{IN}$ = 4.7 $\mu F$ 0603, $C_{OUT}$ = 10 $\mu F$ 0603, L = 2.2 $\mu H$ , refer to parameter | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------|------|----------|------| | SUPPLY | | | | | | | | V <sub>IN</sub> | Input voltage | | 2.3 | | 6 | V | | | | V <sub>IN</sub> 2.7 V to 6 V | | | 1000 | | | l <sub>out</sub> | Output current | V <sub>IN</sub> 2.5 V to 2.7 V | | | 600 | mA | | | | V <sub>IN</sub> 2.3 V to 2.5 V | | | 300 | | | | Operating suipposet oursest | I <sub>OUT</sub> = 0 mA, PFM mode enabled<br>(MODE = GND) device not switching,<br>See <sup>(1)</sup> | | 15 | | μА | | IQ | Operating quiescent current | $I_{OUT} = 0$ mA, switching with no load (MODE = $V_{IN}$ ) PWM operation, $V_{OUT} = 1.8$ V, $V_{IN} = 3$ V | | 3.8 | | mA | | I <sub>SD</sub> | Shutdown current | EN = GND | | 0.1 | 1 | μА | | 11)/1.0 | I landom colta de la observat themes in a la | Falling | | 1.85 | | | | UVLO | Undervoltage lockout threshold | Rising | | 1.95 | | V | | ENABLE, | MODE | | | | | | | $V_{IH}$ | High level input voltage, EN, MODE | $2.3 \text{ V} \leq \text{V}_{\text{IN}} \leq 6 \text{ V}$ | 1 | | $V_{IN}$ | V | | V <sub>IL</sub> | Low level input voltage, EN, MODE | 2.3 V ≤ V <sub>IN</sub> ≤ 6 V | 0 | | 0.4 | V | | I <sub>IN</sub> | Input bias current, EN, MODE | EN, MODE = GND or V <sub>IN</sub> | | 0.01 | 1 | μΑ | | POWER S | WITCH | | | | | | | _ | High side MOSFET on-resistance | V V 0.0 V T 0500 | | 240 | 480 | 0 | | R <sub>DS(on)</sub> | Low side MOSFET on-resistance | $V_{IN} = V_{GS} = 3.6 \text{ V}, T_A = 25^{\circ}\text{C}$ | | 185 | 380 | mΩ | | I <sub>LIMF</sub> | Forward current limit MOSFET high-side and low side | V <sub>IN</sub> = V <sub>GS</sub> = 3.6 V | 1.19 | 1.4 | 1.68 | А | | <b>-</b> | Thermal shutdown | Increasing junction temperature | | 140 | | 00 | | T <sub>SD</sub> | Thermal shutdown hysteresis | Decreasing junction temperature | | 20 | | °C | | OSCILLAT | OR | | | | | | | f <sub>SW</sub> | Oscillator frequency | 2.3 V ≤ V <sub>IN</sub> ≤ 6 V | 2.0 | 2.25 | 2.5 | MHz | | OUTPUT | | | | | | | | V <sub>OUT</sub> | Adjustable output voltage range | | 0.6 | | VI | V | | V <sub>ref</sub> | Reference voltage | | | 600 | | mV | | V <sub>FB(PWM)</sub> | Feedback voltage PWM mode | MODE = $V_{IN}$ , PWM operation,<br>2.3 V ≤ $V_{IN}$ ≤ 6 V, See <sup>(2)</sup> | -1.5% | 0% | 1.5% | | | V <sub>FB(PFM)</sub> | Feedback voltage PFM mode | MODE = GND, device in PFM mode,<br>+1% voltage positioning active, See <sup>(1)</sup> | | 1% | | | | | Load regulation | | | -0.5 | | %/A | | t <sub>Start Up</sub> | Start-up time | Time from active EN to reach 95% of Vout | | 500 | | μS | | t <sub>Ramp</sub> | V <sub>OUT</sub> ramp-up time | Time to ramp from 5% to 95% of V <sub>OUT</sub> | | 250 | | μS | | I <sub>lkg</sub> | Leakage current into SW pin | $V_{IN} = 3.6 \text{ V}, V_{IN} = V_{OUT} = V_{SW}, \text{ EN } = \text{GND}, \text{ See } ^{(3)}$ | | 0.1 | 1 | μΑ | In PFM mode, the internal reference voltage is set to typical 1.01 x V<sub>ref</sub> . See the parameter measurement information. For $V_{\text{IN}} = V_{\text{OUT}} + 1.0 \text{ V}$ In fixed output voltage versions, the internal resistor divider network is disconnected from FB pin. # 7.6 Typical Characteristics #### 8 Detailed Description #### 8.1 Overview The TPS6229x step down converters operate with typically 2.25-MHz fixed frequency pulse width modulation (PWM) mode at moderate to heavy load currents. At light load currents, the converters can automatically enter power save mode and operate then in pulse frequency modulation (PFM) mode. During PWM operation, the converters use a unique fast response voltage mode controller scheme with input voltage feed-forward to achieve good line and load regulation allowing the use of small ceramic input and output capacitors. At the beginning of each clock cycle initiated by the clock signal, the high side MOSFET switch is turned on. The current flows now from the input capacitor via the high side MOSFET switch through the inductor to the output capacitor and load. During this phase, the current ramps up until the PWM comparator trips and the control logic will turn off the switch. The current limit comparator also turns off the switch in case the current limit of the high side MOSFET switch is exceeded. After a dead time preventing shoot through current, the low side MOSFET rectifier is turned on and the inductor current ramps down. The current flows now from the inductor to the output capacitor and to the load. It returns to the inductor through the low side MOSFET rectifier. The next cycle is initiated by the clock signal again turning off the low side MOSFET rectifier and turning on the high side MOSFET switch. #### 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Dynamic Voltage Positioning This feature reduces the voltage undershoots/overshoots at load steps from light to heavy load and vice versa. It is active in power save mode and regulates the output voltage 1% higher than the nominal value. This provides more headroom for both the voltage drop at a load step, and the voltage increase at a load throw-off. #### **Feature Description (continued)** Figure 5. Power Save Mode Operation #### 8.3.2 **Enable** The device is enabled by setting EN pin to high. During the start up time $t_{Start\ Up}$ the internal circuits are settled and the soft start circuit is activated. The EN input can be used to control power sequencing in a system with various DC/DC converters. The EN pin can be connected to the output of another converter, to drive the EN pin high and getting a sequencing of supply rails. With EN = GND, the device enters shutdown mode, in which all internal circuits are disabled. In fixed output voltage versions, the internal resistor divider network is disconnected from FB pin. #### 8.3.3 Mode Selection The MODE pin allows mode selection between forced PWM mode and power save mode. Connecting this pin to GND enables the power save mode with automatic transition between PWM and PFM mode. Pulling the MODE pin high forces the converter to operate in fixed frequency PWM mode even at light load currents. This allows simple filtering of the switching frequency for noise sensitive applications. In this mode, the efficiency is lower compared to the power save mode during light loads. The condition of the MODE pin can be changed during operation and allows efficient power management by adjusting the operation mode of the converter to the specific system requirements. #### 8.3.4 Undervoltage Lockout The undervoltage lockout circuit prevents the device from malfunctioning at low input voltages and from excessive discharge of the battery and disables the output stage of the converter. The undervoltage lockout threshold is typically 1.85 V with falling $V_{\rm IN}$ . #### 8.3.5 Thermal Shutdown As soon as the junction temperature, $T_J$ , exceeds 140°C (typical) the device goes into thermal shutdown. In this mode, the high side and low side MOSFETs are turned-off. The device continues its operation when the junction temperature falls below the thermal shutdown hysteresis. #### 8.4 Device Functional Modes #### 8.4.1 Soft-Start The TPS6229x has an internal soft start circuit that controls the ramp up of the output voltage. The output voltage ramps up from 5% to 95% of its nominal value within typical 250 µs. This limits the inrush current in the converter during ramp up and prevents possible input voltage drops when a battery or high impedance power source is used. The soft start circuit is enabled within the start up time t<sub>Start Up</sub>. #### 8.4.2 Power Save Mode The power save mode is enabled with MODE pin set to low level. If the load current decreases, the converter will enter power save mode operation automatically. During power save mode the converter skips switching and operates with reduced frequency in PFM mode with a minimum quiescent current to maintain high efficiency. The converter will position the output voltage typically +1% above the nominal output voltage. This voltage positioning feature minimizes voltage drops caused by a sudden load step. The transition from PWM mode to PFM mode occurs once the inductor current in the low side MOSFET switch becomes zero, which indicates discontinuous conduction mode. During the power save mode the output voltage is monitored with a PFM comparator. As the output voltage falls below the PFM comparator threshold of $V_{OUT}$ nominal +1%, the device starts a PFM current pulse. The high side MOSFET switch will turn on and the inductor current ramps up. After the on-time expires, the switch is turned off and the low side MOSFET switch is turned on until the inductor current becomes zero. The converter effectively delivers a current to the output capacitor and the load. If the load is below the delivered current, the output voltage will rise. If the output voltage is equal or higher than the PFM comparator threshold, the device stops switching and enters a sleep mode with typical 15 µA current consumption. If the output voltage is still below the PFM comparator threshold, a sequence of further PFM current pulses are generated until the PFM comparator threshold is reached. The converter starts switching again once the output voltage drops below the PFM comparator threshold. With a fast single threshold comparator, the output voltage ripple during PFM mode operation can be kept small. The PFM pulse is time controlled, which allows to modify the charge transferred to the output capacitor by the value of the inductor. The resulting PFM output voltage ripple and PFM frequency depend in first order on the size of the output capacitor and the inductor value. Increasing output capacitor values and inductor values will minimize the output ripple. The PFM frequency decreases with smaller inductor values and increases with larger values. The PFM mode is left and PWM mode entered in case the output current can not longer be supported in PFM mode. The power save mode can be disabled through the MODE pin set to high. The converter will then operate in fixed frequency PWM mode. #### 8.4.3 100% Duty Cycle Low Dropout Operation The device starts to enter 100% duty cycle mode once the input voltage comes close to the nominal output voltage. In order to maintain the output voltage, the high side MOSFET switch is turned on 100% for one or more cycles. With further decreasing $V_{\text{IN}}$ the high side MOSFET switch is turned on completely. In this case, the converter offers a low input-to-output voltage difference. This is particularly useful in battery-powered applications to achieve longest operation time by taking full advantage of the whole battery voltage range. The minimum input voltage to maintain regulation depends on the load current and output voltage, and can be calculated as: $V_{IN}min = V_{OUT}max + (I_{OUT}max \times (R_{DS(on)}max + R_L))$ #### where - I<sub>OUT</sub>max = Maximum output current plus inductor ripple current - R<sub>DS(on)</sub>max = Maximum P-channel switch R<sub>DS(on)</sub> - R<sub>I</sub> = DC resistance of the inductor - V<sub>OUT</sub>max = Nominal output voltage plus maximum output voltage tolerance (1) # **Device Functional Modes (continued)** #### 8.4.4 Short-Circuit Protection The high side and low side MOSFET switches are short-circuit protected with maximum switch current equal to $I_{LIMF}$ . The current in the switches is monitored by current limit comparators. Once the current in the high side MOSFET switch exceeds the threshold of its current limit comparator, it turns off and the low side MOSFET switch is activated to ramp down the current in the inductor and high side MOSFET switch. The high side MOSFET switch can only turn on again, once the current in the low side MOSFET switch has decreased below the threshold of its current limit comparator. # 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information The TPS6229x devices are high-efficiency synchronous step-down DC/DC converters featuring power save mode or 2.25-MHz fixed frequency operation. # 9.2 Typical Application Figure 6. TPS62290DRV Adjustable 1.8 V #### 9.2.1 Design Requirements The design guideline provides a component selection to operate the device within the recommended operating condition. Table 1 shows the list of components for the Application Characterstic Curves. | COMPONENT REFERENCE | PART NUMBER | MANUFACTURER (1) | VALUE | | |---------------------------------|---------------------------------------------------|------------------|---------------------------|--| | C <sub>IN</sub> | GRM188R60J106M | Murata | 10 μF, 6.3 V. X5R Ceramic | | | C <sub>OUT</sub> | GRM188R60J106M | Murata | 10 μF, 6.3 V. X5R Ceramic | | | C <sub>1</sub> | | Murata | 22 pF, COG Ceramic | | | L <sub>1</sub> | LPS3015 | Coilcraft | 2.2 μH, 110 mΩ | | | R <sub>1</sub> , R <sub>2</sub> | Values depending on the programmed output voltage | | | | **Table 1. List of Components** (1) See Third-party Products disclaimer #### 9.2.2 Detailed Design Procedure #### 9.2.2.1 Output Voltage Setting The output voltage can be calculated to: $$V_{OUT} = V_{REF} \times \left(1 + \frac{R_1}{R_2}\right)$$ with an internal reference voltage $V_{REF}$ typical 0.6 V. minimize the current through the feedback divider network, $R_2$ should be 18 To minimize the current through the feedback divider network, $R_2$ should be 180 k $\Omega$ or 360 k $\Omega$ . The sum of $R_1$ and $R_2$ should not exceed ~1M $\Omega$ , to keep the network robust against noise. An external feed forward capacitor $C_1$ is required for optimum load transient response. The value of $C_1$ should be in the range between 22 pF and 33 pF. Route the FB line away from noise sources, such as the inductor or the SW line. (3) #### 9.2.2.2 Output Filter Design (Inductor and Output Capacitor) The TPS6229x is designed to operate with inductors in the range of 1.5 $\mu$ H to 4.7 $\mu$ H and with output capacitors in the range of 4.7 $\mu$ F to 22 $\mu$ F. The part is optimized for operation with a 2.2- $\mu$ H inductor and 10- $\mu$ F output capacitor. Larger or smaller inductor values can be used to optimize the performance of the device for specific operation conditions. For stable operation, the L and C values of the output filter may not fall below $1-\mu H$ effective inductance and $3.5-\mu F$ effective capacitance. #### 9.2.2.2.1 Inductor Selection The inductor value has a direct effect on the ripple current. The selected inductor has to be rated for its DC resistance and saturation current. The inductor ripple current ( $\Delta I_L$ ) decreases with higher V<sub>IN</sub> or V<sub>OUT</sub>. The inductor selection has also impact on the output voltage ripple in PFM mode. Higher inductor values will lead to lower output voltage ripple and higher PFM frequency, lower inductor values will lead to a higher output voltage ripple but lower PFM frequency. Equation 2 calculates the maximum inductor current under static load conditions. The saturation current of the inductor should be rated higher than the maximum inductor current as calculated with Equation 3. This is recommended because during heavy load transient the inductor current will rise above the calculated value. $$\Delta I_{L} = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f}$$ $$I_{L^{max}} = I_{OUT^{max}} + \frac{\Delta I_{L}}{2}$$ (2) where - f = Switching frequency (2.25 MHz typical) - L = Inductor value - $\Delta I_1$ = Peak-to-peak inductor ripple current - I<sub>Lmax</sub> = Maximum inductor current A more conservative approach is to select the inductor current rating just for the maximum switch current of the corresponding converter. Accepting larger values of ripple current allows the use of low inductance values, but results in higher output voltage ripple, greater core losses, and lower output current capability. The total losses of the coil have a strong impact on the efficiency of the DC/DC conversion and consist of both the losses in the DC resistance $R_{(DC)}$ and the following frequency-dependent components: - The losses in the core material (magnetic hysteresis loss, especially at high switching frequencies) - Additional losses in the conductor from the skin effect (current displacement at high frequencies) - · Magnetic field losses of the neighboring windings (proximity effect) - Radiation losses Table 2. List of Inductors | DIMENSIONS [mm <sup>3</sup> ] | INDUCTOR TYPE | SUPPLIER (1) | |-------------------------------|---------------|--------------| | 3 × 3 × 1.5 | LPS3015 | Coilcraft | | 3 x 3 x 1.5 | LQH3NPN2R2NM0 | MURATA | | 3.2 x 2.6 x 1.2 | MIPSA3226D2R2 | FDK | (1) See Third-party Products disclaimer #### 9.2.2.2.2 Output Capacitor Selection The advanced fast-response voltage mode control scheme of the TPS6229x allows the use of tiny ceramic capacitors. Ceramic capacitors with low ESR values have the lowest output voltage ripple and are recommended. The output capacitor requires either an X7R or X5R dielectric. Y5V and Z5U dielectric capacitors, aside from their wide variation in capacitance over temperature, become resistive at high frequencies. At nominal load current, the device operates in PWM mode and the RMS ripple current is calculated as: $$I_{RMSC_{OUT}} = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f} \times \left(\frac{1}{2 \times \sqrt{3}}\right)$$ (4) At nominal load current, the device operates in PWM mode and the overall output voltage ripple is the sum of the voltage spike caused by the output capacitor ESR plus the voltage ripple caused by charging and discharging the output capacitor: $$\Delta V_{OUT} = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f} \times \left(\frac{1}{8 \times Cout \times f} + ESR\right)$$ (5) At light load currents the converter operates in power save mode and the output voltage ripple is dependent on the output capacitor and inductor value. Larger output capacitor and inductor values minimize the voltage ripple in PFM mode and tighten DC output accuracy in PFM mode. #### 9.2.2.2.3 Input Capacitor Selection The buck converter has a natural pulsating input current; therefore, a low ESR input capacitor is required for best input voltage filtering and minimizing the interference with other circuits caused by high input voltage spikes. For most applications, a 10-μF ceramic capacitor is recommended. The input capacitor can be increased without any limit for better input voltage filtering. Take care when using only small ceramic input capacitors. When a ceramic capacitor is used at the input and the power is being supplied through long wires, such as from a wall adapter, a load step at the output or $V_{IN}$ step on the input can induce ringing at the $V_{IN}$ pin. The ringing can couple to the output and be mistaken as loop instability or could even damage the part by exceeding the maximum ratings. Table 3. List of Capacitor | CAPACITANCE | TYPE | SIZE | SUPPLIER <sup>(1)</sup> | | | |-------------|-------------------|------------------------------------------------|-------------------------|--|--| | 10 μF | GRM188R60J106M69D | $0603\ 1.6 \times 0.8 \times 0.8\ \text{mm}^3$ | Murata | | | (1) See Third-party Products disclaimer #### 9.2.3 Application Curves # 9.3 System Examples Figure 21. TPS62290DRV Adjustable 3.3 V Figure 22. TPS62291DRV Fixed 3.3 V Figure 23. TPS62291DRV Fixed 1.8 V # 10 Power Supply Recommendations The TPS6229x devices have no special requirements for its input power supply. The input power supply's output current needs to be rated according to the supply voltage, output voltage and output current of the TPS6229x. #### 11 Layout #### 11.1 Layout Guidelines As for all switching power supplies, the layout is an important step in the design. Proper function of the device demands careful attention to PCB layout. Care must be taken in board layout to get the specified performance. If the layout is not carefully done, the regulator could show poor line and/or load regulation, stability issues as well as EMI problems. It is critical to provide a low inductance, impedance ground path. Therefore, use wide and short traces for the main current paths. The input capacitor should be placed as close as possible to the IC pins as well as the inductor and output capacitor. Connect the GND pin of the device to the exposed thermal pad of the PCB and use this pad as a star point. Use a common power GND node and a different node for the signal GND to minimize the effects of ground noise. Connect these ground nodes together to the exposed thermal pad (star point) underneath the IC. Keep the common path to the GND pin, which returns the small signal components and the high current of the output capacitors as short as possible to avoid ground noise. The FB line should be connected right to the output capacitor and routed away from noisy components and traces (for example, SW line). #### 11.2 Layout Example Figure 24. Layout Diagram #### 12 器件和文档支持 #### 12.1 器件支持 #### 12.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. #### 12.2 相关链接 下表列出了快速访问链接。类别包括技术文档、支持和社区资源、工具和软件以及申请样片或购买产品的快速访问链接。 | 器件 | 产品文件夹 | 样片与购买 | 技术文档 | 工具和软件 | 支持和社区 | |----------|-------|-------|------|-------|-------| | TPS62290 | 单击此处 | 单击此处 | 单击此处 | 单击此处 | 单击此处 | | TPS62291 | 单击此处 | 单击此处 | 单击此处 | 单击此处 | 单击此处 | | TPS62293 | 单击此处 | 单击此处 | 单击此处 | 单击此处 | 单击此处 | 表 4. 相关链接 # 12.3 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 设计支持 TI 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 #### 12.4 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.5 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 #### 12.6 术语表 SLYZ022 — TI 术语表。 这份术语表列出并解释术语、缩写和定义。 # 13 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请参阅左侧的导航栏。 10-Dec-2020 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | TPS62290DRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 85 | BYN | Samples | | TPS62290DRVT | ACTIVE | WSON | DRV | 6 | 250 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 85 | BYN | Samples | | TPS62290DRVTG4 | ACTIVE | WSON | DRV | 6 | 250 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 85 | BYN | Samples | | TPS62291DRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CFY | Samples | | TPS62291DRVT | ACTIVE | WSON | DRV | 6 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CFY | Samples | | TPS62293DRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CFD | Samples | | TPS62293DRVRG4 | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CFD | Samples | | TPS62293DRVT | ACTIVE | WSON | DRV | 6 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CFD | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. <sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. # PACKAGE OPTION ADDENDUM 10-Dec-2020 (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PACKAGE MATERIALS INFORMATION www.ti.com 2-Apr-2022 # TAPE AND REEL INFORMATION | A0 | <u> </u> | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | # QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS62290DRVR | WSON | DRV | 6 | 3000 | 179.0 | 8.4 | 2.2 | 2.2 | 1.2 | 4.0 | 8.0 | Q2 | | TPS62290DRVT | WSON | DRV | 6 | 250 | 179.0 | 8.4 | 2.2 | 2.2 | 1.2 | 4.0 | 8.0 | Q2 | | TPS62291DRVR | WSON | DRV | 6 | 3000 | 179.0 | 8.4 | 2.2 | 2.2 | 1.2 | 4.0 | 8.0 | Q2 | | TPS62291DRVT | WSON | DRV | 6 | 250 | 179.0 | 8.4 | 2.2 | 2.2 | 1.2 | 4.0 | 8.0 | Q2 | | TPS62293DRVR | WSON | DRV | 6 | 3000 | 179.0 | 8.4 | 2.2 | 2.2 | 1.2 | 4.0 | 8.0 | Q2 | | TPS62293DRVT | WSON | DRV | 6 | 250 | 179.0 | 8.4 | 2.2 | 2.2 | 1.2 | 4.0 | 8.0 | Q2 | www.ti.com 2-Apr-2022 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS62290DRVR | WSON | DRV | 6 | 3000 | 200.0 | 183.0 | 25.0 | | TPS62290DRVT | WSON | DRV | 6 | 250 | 200.0 | 183.0 | 25.0 | | TPS62291DRVR | WSON | DRV | 6 | 3000 | 200.0 | 183.0 | 25.0 | | TPS62291DRVT | WSON | DRV | 6 | 250 | 200.0 | 183.0 | 25.0 | | TPS62293DRVR | WSON | DRV | 6 | 3000 | 200.0 | 183.0 | 25.0 | | TPS62293DRVT | WSON | DRV | 6 | 250 | 200.0 | 183.0 | 25.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4206925/F #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature - number SLUA271 (www.ti.com/lit/slua271). 5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown. NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown. NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司