SN74LVC1G66 SCES323Q - JUNE 2001 - REVISED MARCH 2017 # SN74LVC1G66 Single Bilateral Analog Switch #### **Features** - Available in the Texas Instruments NanoFree™ Package - 1.65-V to 5.5-V V<sub>CC</sub> Operation - Inputs Accept Voltages to 5.5 V - Max $t_{pd}$ of 0.8 ns at 3.3 V - High On-Off Output Voltage Ratio - High Degree of Linearity - High Speed, Typically 0.5 ns ( $V_{CC} = 3 \text{ V}$ , $C_{L} = 50 \text{ pF}$ - Low ON-State Resistance, Typically ≉5.5 Ω (V<sub>CC</sub> - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) #### 2 Applications - Wireless Devices - Audio and Video Signal Routing - Portable Computing - Wearable Devices - Signal Gating, Chopping, Modulation or Demodulation (Modem) - Signal Multiplexing for Analog-to-Digital and Digital-to-Analog Conversion Systems #### 3 Description This single analog switch is designed for 1.65-V to 5.5-V $V_{CC}$ operation. The SN74LVC1G66 device can handle analog and digital signals. The device permits bidirectional transmission of signals with amplitudes of up to 5.5 V (peak). NanoFree package technology is breakthrough in IC packaging concepts, using the die as the package. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | | | |----------------|------------|-------------------|--|--| | SN74LVC1G66DBV | SOT-23 (5) | 2.90 mm × 1.60 mm | | | | SN74LVC1G66DCK | SC70 (5) | 2.00 mm × 1.25 mm | | | | SN74LVC1G66DRL | SOT (5) | 1.60 mm × 1.20 mm | | | | SN74LVC1G66DRY | SON (6) | 1.45 mm × 1.00 mm | | | | SN74LVC1G66YZP | DSBGA (5) | 1.39 mm × 0.89 mm | | | | SN74LVC1G66DSF | SON (6) | 1.00 mm x 1.00 mm | | | (1) For all available packages, see the orderable addendum at the end of the datasheet. #### Logic Diagram (Positive Logic) Features ...... 1 Applications ...... 1 8.2 Functional Block Diagram ...... 13 | Tэ | h | $\mathbf{A}$ | Λf | $\sim$ | nte | nte | |----|---|--------------|-----|--------|------|-----| | ıα | v | | UI. | CU | IIIC | บเอ | | 4 | Description | | | 8.3 Feature Description | | |---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|---------------| | | Revision History | <u>2</u> | | 8.4 Device Functional Modes | | | 5 | Pin Configuration and Functions | | 9 | Application and Implementation | | | 6 | Specifications | | | 9.1 Application Information | | | | 6.1 Absolute Maximum Ratings | | | 9.2 Typical Application | | | | 6.2 ESD Ratings | | 10 | Power Supply Recommendations | | | | 6.3 Recommended Operating Conditions | | 11 | Layout | | | | 6.4 Thermal Information | 6 | | 11.1 Layout Guidelines | | | | 6.5 Electrical Characteristics | 6 | | 11.2 Layout Example | | | | 6.6 Switching Characteristics | 6 | 12 | Device and Documentation Support | | | | 6.7 Analog Switch Characteristics | 7 | | 12.1 Documentation Support | | | | 6.8 Operating Characteristics | 7 | | 12.2 Trademarks | | | | 6.9 Typical Characteristics | 8 | | 12.3 Electrostatic Discharge Caution | | | 7 | Parameter Measurement Information | 9 | | 12.4 Glossary | 17 | | 8 | Detailed Description | 13 | 13 | Mechanical, Packaging, and Orderable | | | | • | | | Information | 17 | | NOTE | evision History : Page numbers for previous revisions may difference from Revision P (March 2016) to Revision | | je numbe | ers in the current version. | Page | | NOTE<br>Chang | : Page numbers for previous revisions may diffe | n Q | | | | | Chang Chang | : Page numbers for previous revisions may difference from Revision P (March 2016) to Revision | n Q | | | | | Chang Chang | Page numbers for previous revisions may difference from Revision P (March 2016) to Revision anged the YZP package pin out graphic | on Q | | | Page | | Change Change Add | Page numbers for previous revisions may difference from Revision P (March 2016) to Revision anged the YZP package pin out graphic | on Q<br>on P<br>oximum Rat | ings tabl | e | Page 5 | | Chang Chang Ad | Page numbers for previous revisions may difference from Revision P (March 2016) to Revision panged the YZP package pin out graphic | on Q on P oximum Rat | ings tabl | e | Page | | Change Add | es from Revision P (March 2016) to Revision anged the YZP package pin out graphic | on Q on P eximum Rate me" in Reco vision O ESD Rating | ings tablommend<br>s table, i | eled Operating Conditions table Feature Description section, Device Functional mmendations section, Layout section, Device | Page 5 | | Chang | es from Revision P (March 2016) to Revision anged the YZP package pin out graphic | on Q on P eximum Rate me" in Reco vision O ESD Rating Power Supplical, Packa | ings tablommend<br>s table, in | e | Page 5 Page | | Change Add Change Add Change Add Rear | es from Revision P (March 2016) to Revision anged the YZP package pin out graphic | on Q on P eximum Rate in Reco vision O ESD Rating Power Supp nical, Packa | ings tablommend<br>s table, in i | eled Operating Conditions table | Page 5 Page 1 | Submit Documentation Feedback Changes from Revision L (January 2007) to Revision M Copyright © 2001–2017, Texas Instruments Incorporated **Page** # 5 Pin Configuration and Functions # A 1 6 V<sub>CC</sub> B 2 5 NC GND 3 4 C #### **Pin Functions** | | PIN | | | | | | | |-----------------|---------|-----------------------|-----|-----------------------------------------|--|--|--| | NAME | SOT NO. | USON,<br>X2SON<br>NO. | I/O | DESCRIPTION | | | | | Α | 1 | 1 | I/O | I/O Bidirectional signal to be switched | | | | | В | 2 | 2 | I/O | Bidirectional signal to be switched | | | | | С | 4 | 4 | Ι | Controls the switch (L = OFF, H = ON) | | | | | GND | 3 | 3 | 1 | Ground pin | | | | | NC | _ | 5 | 1 | Do not connect | | | | | V <sub>CC</sub> | 5 | 6 | _ | Power pin | | | | #### **Pin Functions** | | PIN | | | | |-----------------|-----------|-----|---------------------------------------|--| | NAME | DSBGA NO. | I/O | DESCRIPTION | | | Α | A1 | I/O | Bidirectional signal to be switched | | | В | B1 | I/O | Bidirectional signal to be switched | | | С | C2 | I | Controls the switch (L = OFF, H = ON) | | | GND | C1 | _ | Ground pin | | | V <sub>CC</sub> | A2 | _ | Power pin | | #### 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|---------------------------------------|------|-----------------------|------| | $V_{CC}$ | Supply voltage <sup>(2)</sup> | | -0.5 | 6.5 | V | | VI | Input voltage <sup>(2)(3)</sup> | | | 6.5 | V | | V <sub>I/O</sub> | Switch I/O voltage <sup>(2)(3)(4)</sup> | | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Control input clamp current | V <sub>I</sub> < 0 | | -50 | mA | | I <sub>IOK</sub> | I/O port diode current | $V_{I/O}$ < 0 or $V_{I/O}$ > $V_{CC}$ | | ±50 | mA | | I <sub>T</sub> | ON-state switch current | $V_{I/O}$ < 0 to $V_{CC}$ | | ±50 | mA | | | Continuous current through V <sub>CC</sub> or GND | | ±100 | mA | | | T <sub>stg</sub> | Storage Temperature | -65 | 150 | °C | | | Tj | Junction Temperature | | | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | Human-body m | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | +2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | +1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | | |------------------|--------------------------------------------------------------|----------------------------------------------|-----------------------|-----------------------|------|--| | V <sub>CC</sub> | Supply voltage | | 1.65 | 5.5 | V | | | V <sub>I/O</sub> | I/O port voltage. | | 0 | V <sub>CC</sub> | V | | | | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | $V_{CC} \times 0.65$ | | | | | \/ | Lligh level input voltage, control input | V <sub>CC</sub> = 2.3 V to 2.7 V | V <sub>CC</sub> × 0.7 | | V | | | $V_{IH}$ | High-level input voltage, control input | V <sub>CC</sub> = 3 V to 3.6 V | V <sub>CC</sub> × 0.7 | | V | | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | $V_{CC} \times 0.7$ | | | | | | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | | $V_{CC} \times 0.35$ | | | | ., | Low-level input voltage, control input | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | $V_{CC} \times 0.3$ | V | | | $V_{IL}$ | | V <sub>CC</sub> = 3 V to 3.6 V | | V <sub>CC</sub> × 0.3 | V | | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | | $V_{CC} \times 0.3$ | | | | VI | Control input voltage | | 0 | 5.5 | V | | | | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | | 20 | | | | 41/4 | Operational formers through the series and delite the series | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 20 | A / | | | Δt/Δv | Control input transition rise and fall time | V <sub>CC</sub> = 3 V to 3.6 V | | 10 | ns/V | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 10 | | | | T <sub>A</sub> | Operating free-air temperature | _ | -40 | 85 | °C | | All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004. <sup>(2)</sup> All voltages are with respect to ground, unless otherwise specified. <sup>(3)</sup> The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>(4)</sup> This value is limited to 5.5 V maximum. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.4 Thermal Information | | | SN74LVC1G66 | | | | | | | |-----------------|----------------------------------------|-------------|---------------|-----------|---------------|----------------|----------------|------| | | THERMAL METRIC | | DCK<br>(SC70) | DRL (SOT) | DRY<br>(USON) | DSF<br>(X2SON) | YZP<br>(DSBGA) | UNIT | | | | 5 PINS | 5 PINS | 5 PINS | 6 PINS | 6 PINS | 5 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 206 | 252 | 142 | | _ | 132 | °C/W | #### 6.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITI | ONS | V <sub>CC</sub> | MIN TYP(1) | MAX | UNIT | |----------------------|-------------------------------------|-------------------------------------------------------------------|------------------------|-----------------|------------|------|------| | | | $V_{I} = V_{CC}$ or GND, | I <sub>S</sub> = 4 mA | 1.65 V | 12 | 30 | | | _ | ON state switch resistance | $V_{I} = V_{CC}$ of GND,<br>$V_{C} = V_{IH}$ | I <sub>S</sub> = 8 mA | 2.3 V | 9 | 20 | Ω | | r <sub>on</sub> | ON-state switch resistance | (see Figure 2 and | I <sub>S</sub> = 24 mA | 3 V | 7.5 | 15 | 12 | | | | Figure 1) | I <sub>S</sub> = 32 mA | 4.5 V | 5.5 | 10 | | | | | V. – V or GND | $I_S = 4 \text{ mA}$ | 1.65 V | 74.5 | 120 | | | _ | Dook on vaciations | $V_I = V_{CC}$ or GND,<br>$V_C = V_{IH}$ | $I_S = 8 \text{ mA}$ | 2.3 V | 20 | 30 | Ω | | r <sub>on(p)</sub> | Peak on resistance | (see Figure 2 and | I <sub>S</sub> = 24 mA | 3 V | 11.5 | 20 | 12 | | | | Figure 1) | I <sub>S</sub> = 32 mA | 4.5 V | 7.5 | 15 | | | | | $V_I = V_{CC}$ and $V_O = GND$ or | | | | ±1 | | | I <sub>S(off)</sub> | OFF-state switch leakage current | $V_I = GND$ and $V_O = V_{CC}$ ,<br>$V_C = V_{IL}$ (see Figure 3) | T <sub>A</sub> = 25°C | 5.5 V | | ±0.1 | μА | | | | $V_I = V_{CC}$ or GND, $V_C = V_{IH}$ , | | | | ±1 | | | I <sub>S(on)</sub> | ON-state switch leakage current | V <sub>O</sub> = Open<br>(see Figure 4) | T <sub>A</sub> = 25°C | 5.5 V | | ±0.1 | μА | | I. | Control input current | $V_C = V_{CC}$ or GND | | 5.5 V | | ±1 | ^ | | l <sub>l</sub> | Control input current | AC = ACC OL GIAD | T <sub>A</sub> = 25°C | 3.5 V | | ±0.1 | μΑ | | 1 | Supply current | $V_C = V_{CC}$ or GND | | 5.5 V | | 10 | | | I <sub>CC</sub> | Supply current | AC = ACC OL GIAD | T <sub>A</sub> = 25°C | 3.5 V | | 1 | μА | | $\Delta I_{CC}$ | Supply current change | $V_C = V_{CC} - 0.6 V$ | | 5.5 V | | 500 | μΑ | | C <sub>ic</sub> | Control input capacitance | | | 5 V | 2 | | pF | | C <sub>io(off)</sub> | Switch input and output capacitance | | | 5 V | 6 | | pF | | C <sub>io(on)</sub> | Switch input and output capacitance | | | 5 V | 13 | | рF | <sup>(1)</sup> $T_A = 25^{\circ}C$ #### 6.6 Switching Characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 5) | | PARAMETER | FROM | TO (OUTBUT) | V <sub>CC</sub> = 1.8 V<br>± 0.15 V | | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | 5 V<br>5 V | UNIT | | | |--|--------------------------------|----------|-------------|-------------------------------------|-----|-----|------------------------------------|-----|------------|------|-----|----| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | | t <sub>pd</sub> <sup>(1)</sup> | A or B | B or A | | 2 | | 1.2 | | 0.8 | | 0.6 | ns | | | t <sub>en</sub> <sup>(2)</sup> | С | A or B | 2.5 | 12 | 1.9 | 6.5 | 1.8 | 5 | 1.5 | 4.2 | ns | | | t <sub>dis</sub> (3) | С | A or B | 2.2 | 10 | 1.4 | 6.9 | 2 | 6.5 | 1.4 | 5 | ns | <sup>(1)</sup> t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>. The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>(2)</sup> t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. (3) t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>. #### 6.7 Analog Switch Characteristics $T_A = 25^{\circ}C$ | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST<br>CONDITIONS | V <sub>cc</sub> | TYP | UNIT | |-----------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------|--------|------| | | | | | 1.65 V | 35 | | | | | | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$ | 2.3 V | 120 | 1 | | | | | f <sub>in</sub> = sine wave<br>(see Figure 6) | 3 V | 175 | | | Frequency response <sup>(1)</sup> | A or B | D A | , | 4.5 V | 195 | | | (switch ON) | A OF B | B or A | | 1.65 V | >300 | MHz | | | | | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$ | 2.3 V | >300 | Ì | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Ì | | | | | | | | | 4.5 V >300 | ı | | | | | | | | 1.65 V | 35 | i | | Crosstalk | 0 | C A or B $f_{in} = 1$ MHz (square wave) (see Figure 7) $3 \text{ V}$ $70$ | 50 | \/ | | | | (control input to signal output) | C | | | 3 V | 70 | mV | | | | | 100 | | | | | | | | | 1.65 V | √ –58 | i | | | | | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$<br>$f_{in} = 1 \text{ MHz (sine wave)}$<br>(see Figure 8) | 2.3 V | -58 | dB | | | | | | 3 V | -58 | | | Feedthrough attenuation (2) | A == D | D == 4 | , | 4.5 V | -58 | | | (switch OFF) | A or B | B or A | | 1.65 V | -42 | | | | | | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$ | 2.3 V | -42 | | | | | | f <sub>in</sub> = 1 MHz (sine wave)<br>(see Figure 8) | 3 V | -42 | | | | | | 31 1 1 | 4.5 V | -42 | ı | | | | | | 1.65 V | 0.1% | i | | | | | $C_L = 50 \text{ pF}, R_L = 10 \text{ k}\Omega,$ | 2.3 V | 0.025% | Ī | | | | | f <sub>in</sub> = 1 kHz (sine wave)<br>(see Figure 9) | 3 V | 0.015% | | | Cin a viva in diatantia in | A == D | D == 4 | , | 4.5 V | 0.01% | İ | | Sine-wave distortion | A or B | B or A | | 1.65 V | 0.15% | İ | | | | | $C_L = 50 \text{ pF}, R_L = 10 \text{ k}\Omega,$ | 2.3 V | 0.025% | İ | | | | | f <sub>in</sub> = 10 kHz (sine wave)<br>(see Figure 9) | 3 V | 0.015% | 1 | | | | | | 4.5 V | 0.01% | Ī | <sup>(1)</sup> Adjust $f_{in}$ voltage to obtain 0 dBm at output. Increase $f_{in}$ frequency until dB meter reads -3 dB. (2) Adjust $f_{in}$ voltage to obtain 0 dBm at input. ## 6.8 Operating Characteristics $T_A = 25^{\circ}C$ | PARAMETER | | TEST<br>CONDITIONS | V <sub>CC</sub> = 1.8 V<br>TYP | V <sub>CC</sub> = 2.5 V<br>TYP | V <sub>CC</sub> = 3.3 V<br>TYP | V <sub>CC</sub> = 5 V<br>TYP | UNIT | |-----------|-------------------------------|--------------------|--------------------------------|--------------------------------|--------------------------------|------------------------------|------| | $C_{pd}$ | Power dissipation capacitance | f = 10 MHz | 8 | 9 | 9 | 11 | pF | #### 6.9 Typical Characteristics $T_A = 25^{\circ}C$ #### 7 Parameter Measurement Information Figure 2. ON-State Resistance Test Circuit Figure 3. OFF-State Switch Leakage-Current Test Circuit Figure 4. ON-State Switch Leakage-Current Test Circuit Submit Documentation Feedback #### **Parameter Measurement Information (continued)** | TEST | S1 | |------------------------------------|-------------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | **LOAD CIRCUIT** | ., | INI | PUTS | ., | V | 0 | _ | v | |--------------------|-----------------|--------------------------------|--------------------|-------------------|-------|----------------|-----------------------| | V <sub>CC</sub> | $V_{I}$ | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub> | V <sub>LOAD</sub> | CL | R <sub>L</sub> | $oldsymbol{V}_\Delta$ | | 1.8 V $\pm$ 0.15 V | V <sub>CC</sub> | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V | | 2.5 V $\pm$ 0.2 V | $v_{cc}$ | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | 500 Ω | 0.15 V | | 3.3 V $\pm$ 0.3 V | $V_{CC}$ | ≤2.5 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 50 pF | 500 Ω | 0.3 V | | 5 V $\pm$ 0.5 V | $v_{cc}$ | ≤2.5 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 50 pF | 500 Ω | 0.3 V | NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>O</sub> = 50 Ω. - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . - H. All parameters and waveforms are not applicable to all devices. Figure 5. Load Circuit and Voltage Waveforms Submit Documentation Feedback Copyright © 2001–2017, Texas Instruments Incorporated #### **Parameter Measurement Information (continued)** Figure 6. Frequency Response (Switch ON) Figure 7. Crosstalk (Control Input – Switch Output) ## **Parameter Measurement Information (continued)** Figure 8. Feedthrough (Switch OFF) Figure 9. Sine-Wave Distortion Submit Documentation Feedback #### 8 Detailed Description #### 8.1 Overview This single analog switch is designed for 1.65-V to 5.5-V $V_{CC}$ operation. The SN74LVC1G66 device can handle analog and digital signals. The device permits bidirectional transmission of signals with amplitudes of up to 5.5 V (peak). Like all analog switches, the SN74LVC1G66 is bidirectional. NanoFree package technology is a major breakthrough in IC packaging concepts, using the die as the package. #### 8.2 Functional Block Diagram Figure 10. Logic Diagram (Positive Logic) #### 8.3 Feature Description The TI NanoFree package is one of TI's smallest packages and allows customers to save board space while the solder bumps allow for easy testing. The SN74LVC1G66 has a wide $V_{CC}$ range, allowing rail-to-rail operation of signals anywhere from a 1.8-V system to a 5-V system. In addition, the control input (C Pin) is 5.5-V tolerant, allowing higher-voltage logic to interface to the switch control system. #### 8.4 Device Functional Modes **Table 1. Function Table** | CONTROL INPUT (C) | SWITCH | |-------------------|--------| | L | OFF | | Н | ON | Copyright © 2001–2017, Texas Instruments Incorporated #### 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information The SN74LVC1G66 can be used in any situation where an SPST switch would be used and a solid-state, voltage-controlled version is preferred. #### 9.2 Typical Application Figure 11. Typical Application Schematic #### 9.2.1 Design Requirements The SN74LVC1G66 allows on and off control of analog and digital signals with a digital control signal. All input signals should remain between 0 V and V<sub>CC</sub> for optimal operation. #### 9.2.2 Detailed Design Procedure - 1. Recommended Input Conditions: - For rise time and fall time specifications, see Δt/Δv in Recommended Operating Conditions. - For specified high and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in Recommended Operating Conditions. - Inputs and outputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>. - 2. Recommended Output Conditions: - Load currents should not exceed ±50 mA. - 3. Frequency Selection Criterion: - Maximum frequency tested is 150 MHz. - Added trace resistance/capacitance can reduce maximum frequency capability; use layout practices as directed in Layout. Submit Documentation Feedback Copyright © 2001–2017, Texas Instruments Incorporated #### **Typical Application (continued)** #### 9.2.3 Application Curve Figure 12. $r_{on}$ vs $V_l$ , $V_{CC} = 2.5 \text{ V (SN74LVC1G66)}$ #### 10 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu F$ bypass capacitor is recommended. If there are multiple pins labeled $V_{CC}$ , then a 0.01- $\mu F$ or 0.022- $\mu F$ capacitor is recommended for each $V_{CC}$ because the $V_{CC}$ pins will be tied together internally. For devices with dual supply pins operating at different voltages, for example $V_{CC}$ and $V_{DD}$ , a 0.1- $\mu F$ bypass capacitor is recommended for each supply pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1- $\mu F$ and 1- $\mu F$ capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results. #### 11 Layout #### 11.1 Layout Guidelines Reflections and matching are closely related to loop antenna theory, but different enough to warrant their own discussion. When a PCB trace turns a corner at a 90° angle, a reflection can occur. This is primarily due to the change of width of the trace. At the apex of the turn, the trace width is increased to 1.414 times its width. This upsets the transmission line characteristics, especially the distributed capacitance and self–inductance of the trace — resulting in the reflection. It is a given that not all PCB traces can be straight, and so they will have to turn corners. Figure 13 shows progressively better techniques of rounding corners. Only the last example maintains constant trace width and minimizes reflections. # 11.2 Layout Example Figure 13. Trace Example #### 12 Device and Documentation Support #### 12.1 Documentation Support #### 12.1.1 Related Documentation • Implications of Slow or Floating CMOS Inputs, SCBA004 #### 12.2 Trademarks NanoFree is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.3 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 12.4 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. #### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 4-May-2017 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | _ | Pins | _ | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |-------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|-------------------------------------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | SN74LVC1G66DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (C665 ~ C66R ~<br>C66T) | Samples | | SN74LVC1G66DBVRE4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (C665 ~ C66R ~<br>C66T) | Samples | | SN74LVC1G66DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (C665 ~ C66R ~<br>C66T) | Samples | | SN74LVC1G66DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (C665 ~ C66R) | Samples | | SN74LVC1G66DBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (C665 ~ C66R) | Samples | | SN74LVC1G66DCKR | ACTIVE | SC70 | DCK | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (C65 ~ C6F ~ C6K ~<br>C6O ~ C6R ~<br>C6T) | Samples | | SN74LVC1G66DCKRE4 | ACTIVE | SC70 | DCK | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (C65 ~ C6F ~ C6K ~<br>C6O ~ C6R ~<br>C6T) | Samples | | SN74LVC1G66DCKRG4 | ACTIVE | SC70 | DCK | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (C65 ~ C6F ~ C6K ~<br>C6O ~ C6R ~<br>C6T) | Samples | | SN74LVC1G66DCKT | ACTIVE | SC70 | DCK | 5 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (C65 ~ C6R ~ C6T) | Samples | | SN74LVC1G66DCKTG4 | ACTIVE | SC70 | DCK | 5 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (C65 ~ C6R ~ C6T) | Samples | | SN74LVC1G66DRLR | ACTIVE | SOT-5X3 | DRL | 5 | 4000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (C67 ~ C6R) | Samples | | SN74LVC1G66DRLRG4 | ACTIVE | SOT-5X3 | DRL | 5 | 4000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (C67 ~ C6R) | Samples | | SN74LVC1G66DRYR | ACTIVE | SON | DRY | 6 | 5000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | C6 | Samples | | SN74LVC1G66DSF2 | ACTIVE | SON | DSF | 6 | 5000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | C6 | Samples | | SN74LVC1G66DSFR | ACTIVE | SON | DSF | 6 | 5000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | C6 | Samples | | SN74LVC1G66YZPR | ACTIVE | DSBGA | YZP | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | C6N | Samples | #### PACKAGE OPTION ADDENDUM 4-May-2017 (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74LVC1G66: Automotive: SN74LVC1G66-Q1 NOTE: Qualified Version Definitions: Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects #### PACKAGE MATERIALS INFORMATION www.ti.com 11-May-2017 #### TAPE AND REEL INFORMATION # TAPE DIMENSIONS KO P1 BO W Cavity AO | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LVC1G66DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.2 | 3.3 | 3.23 | 1.55 | 4.0 | 8.0 | Q3 | | SN74LVC1G66DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | SN74LVC1G66DBVT | SOT-23 | DBV | 5 | 250 | 178.0 | 9.2 | 3.3 | 3.23 | 1.55 | 4.0 | 8.0 | Q3 | | SN74LVC1G66DBVT | SOT-23 | DBV | 5 | 250 | 180.0 | 8.4 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | SN74LVC1G66DCKR | SC70 | DCK | 5 | 3000 | 178.0 | 9.2 | 2.4 | 2.4 | 1.22 | 4.0 | 8.0 | Q3 | | SN74LVC1G66DCKR | SC70 | DCK | 5 | 3000 | 180.0 | 9.2 | 2.3 | 2.55 | 1.2 | 4.0 | 8.0 | Q3 | | SN74LVC1G66DCKT | SC70 | DCK | 5 | 250 | 178.0 | 9.2 | 2.4 | 2.4 | 1.22 | 4.0 | 8.0 | Q3 | | SN74LVC1G66DRLR | SOT-5X3 | DRL | 5 | 4000 | 180.0 | 8.4 | 1.98 | 1.78 | 0.69 | 4.0 | 8.0 | Q3 | | SN74LVC1G66DRLR | SOT-5X3 | DRL | 5 | 4000 | 180.0 | 9.5 | 1.78 | 1.78 | 0.69 | 4.0 | 8.0 | Q3 | | SN74LVC1G66DRYR | SON | DRY | 6 | 5000 | 180.0 | 9.5 | 1.15 | 1.6 | 0.75 | 4.0 | 8.0 | Q1 | | SN74LVC1G66DSF2 | SON | DSF | 6 | 5000 | 180.0 | 9.5 | 1.16 | 1.16 | 0.5 | 4.0 | 8.0 | Q3 | | SN74LVC1G66DSFR | SON | DSF | 6 | 5000 | 180.0 | 9.5 | 1.16 | 1.16 | 0.5 | 4.0 | 8.0 | Q2 | | SN74LVC1G66YZPR | DSBGA | YZP | 5 | 3000 | 178.0 | 9.2 | 1.02 | 1.52 | 0.63 | 4.0 | 8.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 11-May-2017 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74LVC1G66DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | SN74LVC1G66DBVR | SOT-23 | DBV | 5 | 3000 | 202.0 | 201.0 | 28.0 | | SN74LVC1G66DBVT | SOT-23 | DBV | 5 | 250 | 180.0 | 180.0 | 18.0 | | SN74LVC1G66DBVT | SOT-23 | DBV | 5 | 250 | 202.0 | 201.0 | 28.0 | | SN74LVC1G66DCKR | SC70 | DCK | 5 | 3000 | 180.0 | 180.0 | 18.0 | | SN74LVC1G66DCKR | SC70 | DCK | 5 | 3000 | 205.0 | 200.0 | 33.0 | | SN74LVC1G66DCKT | SC70 | DCK | 5 | 250 | 180.0 | 180.0 | 18.0 | | SN74LVC1G66DRLR | SOT-5X3 | DRL | 5 | 4000 | 202.0 | 201.0 | 28.0 | | SN74LVC1G66DRLR | SOT-5X3 | DRL | 5 | 4000 | 184.0 | 184.0 | 19.0 | | SN74LVC1G66DRYR | SON | DRY | 6 | 5000 | 184.0 | 184.0 | 19.0 | | SN74LVC1G66DSF2 | SON | DSF | 6 | 5000 | 184.0 | 184.0 | 19.0 | | SN74LVC1G66DSFR | SON | DSF | 6 | 5000 | 184.0 | 184.0 | 19.0 | | SN74LVC1G66YZPR | DSBGA | YZP | 5 | 3000 | 220.0 | 220.0 | 35.0 | # DCK (R-PDSO-G5) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-203 variation AA. # DCK (R-PDSO-G5) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. SON (Small Outline No-Lead) package configuration. The exposed lead frame feature on side of package may or may not be present due to alternative lead frame designs. E. This package complies to JEDEC MO-287 variation UFAD. $frac{f}{K}$ See the additional figure in the Product Data Sheet for details regarding the pin 1 identifier shape. #### DRY (R-PUSON-N6) #### PLASTIC SMALL OUTLINE NO-LEAD NOTES: A. - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. - E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters. - F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - G. Side aperture dimensions over—print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening. DIE SIZE BALL GRID ARRAY - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. DIE SIZE BALL GRID ARRAY NOTES: (continued) 3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009). DIE SIZE BALL GRID ARRAY NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. # DRL (R-PDSO-N5) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body dimensions do not include mold flash, interlead flash, protrusions, or gate burrs. Mold flash, interlead flash, protrusions, or gate burrs shall not exceed 0,15 per end or side. - D. JEDEC package registration is pending. # DRL (R-PDSO-N5) #### PLASTIC SMALL OUTLINE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. - E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters. - F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - G. Side aperture dimensions over—print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening. DBV (R-PDSO-G5) #### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-178 Variation AA. # DBV (R-PDSO-G5) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC registration MO-287, variation X2AAF. DSF (S-PX2SON-N6) PLASTIC SMALL OUTLINE NO-LEAD - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. If 2 mil solder mask is outside PCB vendor capability, it is advised to omit solder mask. - E. Maximum stencil thickness 0,1016 mm (4 mils). All linear dimensions are in millimeters. - F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - G. Suggest stencils cut with lasers such as Fiber Laser that produce the greatest positional accuracy. - H. Component placement force should be minimized to prevent excessive paste block deformation. #### **IMPORTANT NOTICE** Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.