SRPS012B - JUNE 1990 - REVISED APRIL 2010

| • | Second-Generation PLD Architecture                                                                                    | JT OR W PACKAGE<br>(TOP VIEW)                                                                                                     |
|---|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| • | High-Performance Operation:<br>f <sub>max</sub> (External Feedback) 33.3 MHz<br>Propagation Delay 20 ns Max           | $CLK/I \begin{bmatrix} 1 & 24 \end{bmatrix} V_{CC} \\ I \begin{bmatrix} 2 & 23 \end{bmatrix} I/O/Q \\ I = 23 \end{bmatrix} I/O/Q$ |
| • | Increased Logic Power – Up to 22 Inputs<br>and 10 Outputs                                                             | I [] 3 22 ]] I/O/Q<br>I [] 4 21 ]] I/O/Q<br>I [] 5 20 ]] I/O/Q                                                                    |
| • | Increased Product Terms – Average of 12<br>per Output                                                                 | I 6 19 I I/O/Q<br>I 7 18 I I/O/Q<br>I 8 17 I I/O/Q                                                                                |
| • | Variable Product Term Distribution<br>Allows More Complex Functions to Be<br>Implemented                              | I 8 17 I I/O/Q<br>I 9 16 I I/O/Q<br>I 10 15 I I/O/Q<br>I 11 14 I I/O/Q                                                            |
| • | Each Output Is User Programmable for<br>Registered or Combinational Operation,<br>Polarity, and Output Enable Control |                                                                                                                                   |
| • | Power-Up Clear on Registered Outputs                                                                                  | (TOP VIEW)                                                                                                                        |
| • | TTL-Level Preload for Improved Testability                                                                            | IOQ<br>IOQ<br>IOQ<br>IOQ<br>IOQ                                                                                                   |
| • | Extra Terms Provide Logical Synchronous<br>Set and Asynchronous Reset Capability                                      | $\begin{bmatrix} -2 & 2 & -2 & -2 \\ -2 & -2 & -2 & -2 \\ -4 & 3 & 2 & 1 & 28 & 27 & 26 \\ -5 & 5 & 25 & 1/0/Q \end{bmatrix}$     |
| • | Fast Programming, High Programming<br>Yield, and Unsurpassed Reliability Ensured<br>Using Ti-W Fuses                  | I ] 6 24[] I/O/Q<br>I ] 7 23[] I/O/Q<br>NC ] 8 22[] NC                                                                            |
| • | AC and DC Testing Done at the Factory<br>Utilizing Special Designed-In Test Features                                  | I ] 9 21 I/O/Q<br>I ] 10 20 I/O/Q<br>I ] 11 19 I/O/Q                                                                              |
| • | Dependable Texas Instruments Quality and Reliability                                                                  |                                                                                                                                   |

• Package Options Include Plastic Dual-In-Line and Chip Carrier Packages



Q Q

#### description

The TIBPAL22V10-20M is a programmable array logic device featuring high speed and functional equivalency when compared to presently available devices. They are implemented with the familiar sum-of-products (AND-OR) logic structure featuring the new concept "Programmable Output Logic Macrocell". These IMPACT-X<sup>™</sup> circuits combine the latest Advanced Low-Power Schottky technology with proven titanium-tungsten fuses to provide reliable, high-performance substitutes for conventional TTL logic.

These devices contain up to 22 inputs and 10 outputs. They incorporate the unique capability of defining and programming the architecture of each output on an individual basis. Outputs may be registered or nonregistered and inverting or noninverting as shown in the output logic macrocell diagram. The ten potential outputs are enabled through the use of individual product terms.

Further advantages can be seen in the introduction of variable product term distribution. This technique allocates from 8 to 16 logical product terms to each output for an average of 12 product terms per output. This variable allocation of terms allows far more complex functions to be implemented than in previously available devices.

This device is covered by U.S. Patent 4,410,987. IMPACT-X is a trademark of Texas Instruments Incorporated.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



SRPS012B – JUNE 1990 – REVISED APRIL 2010

#### description (continued)

Circuit design is enhanced by the addition of a synchronous set and an asynchronous reset product term. These functions are common to all registers. When the synchronous set product term is a logic 1, the output registers are loaded with a logic 1 on the next low-to-high clock transition. When the asynchronous reset product term is a logic 1, the output registers are loaded with a logic 0. The output logic level after set or reset depends on the polarity selected during programming. Output registers can be preloaded to any desired state during testing. Preloading permits full logical verification during product testing.

With features such as programmable output logic macrocells and variable product term distribution, the TIBPAL22V10-20M offers quick design and development of custom LSI functions with complexities of 500 to 800 equivalent gates. Since each of the ten output pins may be individually configured as inputs on either a temporary or permanent basis, functions requiring up to 21 inputs and a single output or down to 12 inputs and 10 outputs are possible.

A power-up clear function is supplied that forces all registered outputs to a predetermined state after power is applied to the device. Registered outputs selected as active-low power up with their outputs high. Registered outputs selected as active-low.

A single security fuse is provided on each device to discourage unauthorized copying of fuse patterns. Once blown, the verification circuitry is disabled and all other fuses will appear to be open.

The TIBPAL22V10-20M is characterized for operation over the full military temperature range of –55°C to 125°C.



SRPS012B – JUNE 1990 – REVISED APRIL 2010

functional block diagram (positive logic)





SRPS012B - JUNE 1990 - REVISED APRIL 2010





#### Not Recommended For New Designs TIBPAL22V10-20M HIGH-PERFORMANCE IMPACT-X ™ PROGRAMMABLE ARRAY LOGIC CIRCUITS

SRPS012B - JUNE 1990 - REVISED APRIL 2010





SRPS012B - JUNE 1990 - REVISED APRIL 2010

#### output logic macrocell diagram





#### Not Recommended For New Designs TIBPAL22V10-20M HIGH-PERFORMANCE IMPACT-X ™ PROGRAMMABLE ARRAY LOGIC CIRCUITS

SRPS012B - JUNE 1990 - REVISED APRIL 2010



REGISTER FEEDBACK, REGISTERED, ACTIVE-LOW OUTPUT



R 1D 1D 1D 1D 1C1 1S S1 = 0 S0 = 1

**REGISTER FEEDBACK, REGISTERED, ACTIVE-HIGH OUTPUT** 



I/O FEEDBACK, COMBINATIONAL, ACTIVE-LOW OUTPUT

I/O FEEDBACK, COMBINATIONAL, ACTIVE-HIGH OUTPUT

#### MACROCELL FEEDBACK AND OUTPUT FUNCTION TABLE

| FUSE S | ELECT | FEEDBACK AND OUTPUT CONFIGURATION |               |             |  |  |  |  |  |
|--------|-------|-----------------------------------|---------------|-------------|--|--|--|--|--|
| S1     | S0    | FEEDBACK AND OUTPUT CONFIGURATION |               |             |  |  |  |  |  |
| 0      | 0     | Register feedback                 | Registered    | Active low  |  |  |  |  |  |
| 0      | 1     | Register feedback                 | Registered    | Active high |  |  |  |  |  |
| 1      | 0     | I/O feedback                      | Combinational | Active low  |  |  |  |  |  |
| 1      | 1     | I/O feedback                      | Combinational | Active high |  |  |  |  |  |

0 = unblown fuse, 1 = blown fuse

S1 and S0 are select-function fuses as shown in the output logic macrocell diagram.

#### Figure 1. Resultant Macrocell Feedback and Output Logic After Programming



SRPS012B - JUNE 1990 - REVISED APRIL 2010

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub> (see Note 1)        | V  |
|-----------------------------------------------------|----|
| Input voltage (see Note 1) 5.5                      | V  |
| Voltage applied to disabled output (see Note 1) 5.5 | V  |
| Operating free-air temperature range                | Ъс |
| Storage temperature range                           | °C |

NOTE 1: These ratings apply except for programming pins during a programming cycle or during a preload cycle.

#### recommended operating conditions

|                 |                                                 |                                | MIN | NOM | MAX | UNIT |  |
|-----------------|-------------------------------------------------|--------------------------------|-----|-----|-----|------|--|
| V <sub>CC</sub> | Supply voltage                                  |                                | 4.5 | 5   | 5.5 | V    |  |
| VIH             | High-level input voltage                        |                                | 2   |     | 5.5 | V    |  |
| V <sub>IL</sub> | Low-level input voltage                         |                                |     |     | 0.8 | V    |  |
| I <sub>OH</sub> | High-level output current                       |                                |     |     | -2  | mA   |  |
| I <sub>OL</sub> | Low-level output current                        |                                |     |     | 12  | mA   |  |
|                 | Pulse duration                                  | Clock high or low              | 15  |     |     | ns   |  |
| t <sub>w</sub>  |                                                 | Asynchronous Reset high or low | 20  |     |     |      |  |
|                 |                                                 | Input                          | 17  |     |     |      |  |
| +               | Setup time before clock↑                        | Feedback                       | 17  |     |     |      |  |
| lsu             |                                                 | Synchronous Preset (active)    | 17  |     |     | ns   |  |
|                 |                                                 | Asynchronous Reset (inactive)  | 20  |     |     |      |  |
| t <sub>h</sub>  | Hold time, input, set, or feedback after clock↑ |                                |     |     |     | ns   |  |
| T <sub>A</sub>  | Operating free-air temperature                  |                                |     |     | 125 | °C   |  |



SRPS012B - JUNE 1990 - REVISED APRIL 2010

#### electrical characteristics over recommended operating free-air temperature range

| PA               | RAMETER    |                          | TEST CONDITIONS          | 6            | MIN | TYP <sup>†</sup> | MAX  | UNIT |
|------------------|------------|--------------------------|--------------------------|--------------|-----|------------------|------|------|
| V <sub>IK</sub>  |            | V <sub>CC</sub> = 4.5 V, | l <sub>l</sub> = – 18 mA |              |     |                  | -1.2 | V    |
| V <sub>OH</sub>  |            | V <sub>CC</sub> = 4.5 V, | I <sub>OH</sub> = -2 mA  |              | 2.4 | 3.5              |      | V    |
| V <sub>OL</sub>  |            | V <sub>CC</sub> = 4.5 V, | I <sub>OL</sub> = 12 mA  |              |     | 0.25             | 0.5  | V    |
| I <sub>OZH</sub> |            | $V_{CC} = 5.5 V,$        | V <sub>O</sub> = 2.7 V   |              |     |                  | 0.1  | mA   |
| I <sub>OZL</sub> |            | $V_{CC} = 5.5 V,$        | V <sub>O</sub> = 0.4 V   |              |     |                  | -0.1 | mA   |
| l <sub>l</sub>   |            | $V_{CC} = 5.5 V,$        | V <sub>I</sub> = 5.5 V   |              |     |                  | 1    | mA   |
| I <sub>IH</sub>  |            | $V_{CC} = 5.5 V,$        | V <sub>I</sub> = 2.7 V   |              |     |                  | 25   | μA   |
| l.               | CLK        | V <sub>CC</sub> = 5.5 V, | $V_1 = 0.4 V$            |              |     |                  | -0.2 | mA   |
| Ι <sub>ΙL</sub>  | All others | $v_{\rm CC} = 5.5 v,$    | V   = 0.4 V              |              |     |                  | -0.1 | 11/4 |
| los‡             |            | V <sub>CC</sub> = 5.5 V, | $V_{O} = 0.5 V$          |              | -30 |                  | -90  | mA   |
| I <sub>CC</sub>  |            | V <sub>CC</sub> = 5.5 V, | $V_I = GND$ ,            | Outputs open |     |                  | 200  | mA   |
| Ci               |            | f = 1 MHz,               | V <sub>I</sub> = 2 V     |              |     | 5.5              |      | pF   |
| Co               |            | f = 1 MHz,               | V <sub>O</sub> = 2 V     |              |     | 8                |      | pF   |
| C <sub>clk</sub> |            | f = 1 MHz,               | V <sub>CLK</sub> = 2 V   |              |     | 7                |      | pF   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}C$ .

<sup>‡</sup> Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second. V<sub>O</sub> is set at 0.5 V to avoid test problems caused by test equipment ground degradation.

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER          | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITION | MIN  | МАХ | UNIT |
|--------------------|-----------------|----------------|----------------|------|-----|------|
| f <sub>max</sub> § | External        | feedback       |                | 33.3 |     | MHz  |
| t <sub>pd</sub>    | I, I/O          | I/O            | R1 = 390 Ω,    |      | 20  | ns   |
| t <sub>pd</sub>    | I, I/O (reset)  | Q              | R2 = 750 Ω,    |      | 25  | ns   |
| t <sub>pd</sub>    | CLK             | Q              | See Figure 4   |      | 15  | ns   |
| t <sub>en</sub>    | I, I/O          | I/O, Q         | ]              |      | 20  | ns   |
| t <sub>dis</sub>   | I, I/O          | I/O, Q         |                |      | 20  | ns   |

 $f_{max}$  (with feedback) =  $\frac{1}{t_{su} + t_{pd}(CLK \text{ to } Q)}$ . Verification of  $t_{su}$  and  $t_{pd}(CLK \text{ to } Q)$  may be used to verify expected performance.



SRPS012B – JUNE 1990 – REVISED APRIL 2010

#### preload procedure for registered outputs (see Notes 2 and 3)

The output registers can be preloaded to any desired state during device testing. This permits any state to be tested without having to step through the entire state-machine sequence. Each register is preloaded individually by following the steps given below:

- Step 1. With  $V_{CC}$  at 5 V and pin 1 at  $V_{IL}$ , raise pin 13 to  $V_{IHH}$ .
- Step 2. Apply either V<sub>IL</sub> or V<sub>IH</sub> to the output corresponding to the register to be preloaded.
- Step 3. Pulse pin 1, clocking in preload data.
- Step 4. Remove output voltage, then lower pin 13 to V<sub>IL</sub>. Preload can be verified by observing the voltage level at the output pin.



#### Figure 2. Preload Waveforms

NOTES: 2. Pin numbers shown are for the JT package only. If chip-carrier socket adapter is not used, pin numbers must be changed accordingly. 3.  $t_d = t_{su} = t_w = 100$  ns to 1000 ns.  $V_{IHH} = 10.25$  V to 10.75 V.



#### Not Recommended For New Designs TIBPAL22V10-20M HIGH-PERFORMANCE IMPACT-X ™ PROGRAMMABLE ARRAY LOGIC CIRCUITS

#### power-up reset

Following power up, all registers are reset to zero. The output level depends on the polarity selected during programming. This feature provides extra flexibility to the system designer and is especially valuable in simplifying state-machine initialization. To ensure a valid power-up reset, it is important that the rise of  $V_{CC}$  be monotonic. Following power-up reset, a low-to-high clock transition must not occur until all applicable input and feedback setup times are met.



<sup>†</sup> This is the power-up reset time and applies to registered outputs only. The values shown are from characterization data. <sup>‡</sup> This is the setup time for input or feedback.

#### Figure 3. Power-Up Reset Waveforms

#### programming information

Texas Instruments programmable logic devices can be programmed using widely available software and inexpensive device programmers.

Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments programmable logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 997-5666.



SRPS012B – JUNE 1990 – REVISED APRIL 2010



ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS

- NOTES: A. CL includes probe and jig capacitance and is 50 pF for  $t_{pd}$  and  $t_{en}$ , 5 pF for  $t_{dis}$ .
  - B. All input pulses have the following characteristics: PRR  $\leq$  10 MHz, t<sub>r</sub> and t<sub>f</sub> = 2 ns, duty cycle = 50%.
  - C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed.
  - E. Equivalent loads may be used for testing.

Figure 4. Load Circuit and Voltage Waveforms



SRPS012B - JUNE 1990 - REVISED APRIL 2010



### **TYPICAL CHARACTERISTICS**



SRPS012B - JUNE 1990 - REVISED APRIL 2010

#### **TYPICAL CHARACTERISTICS**







### PACKAGING INFORMATION

| Orderable Device   | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead/Ball Finish<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)                      | Samples |
|--------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------|----------------------|--------------|----------------------------------------------|---------|
| 5962-86053043A     | ACTIVE        | LCCC         | FK                 | 28   | 1              | TBD             | Call TI                 | Call TI              | -55 to 125   | 5962-<br>86053043A<br>TIBPAL22<br>V10-20MFKB | Samples |
| 5962-8605304LA     | ACTIVE        | CDIP         | JT                 | 24   | 1              | TBD             | Call TI                 | Call TI              | -55 to 125   | 5962-8605304LA<br>TIBPAL22V10-20<br>MJTB     | Samples |
| TIBPAL22V10-20MFKB | ACTIVE        | LCCC         | FK                 | 28   | 1              | TBD             | POST-PLATE              | N / A for Pkg Type   | -55 to 125   | 5962-<br>86053043A<br>TIBPAL22<br>V10-20MFKB | Samples |
| TIBPAL22V10-20MJTB | ACTIVE        | CDIP         | JT                 | 24   | 1              | TBD             | A42                     | N / A for Pkg Type   | -55 to 125   | 5962-8605304LA<br>TIBPAL22V10-20<br>MJTB     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



#### www.ti.com

## PACKAGE OPTION ADDENDUM

19-Aug-2016

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **MECHANICAL DATA**

MCER004A - JANUARY 1995 - REVISED JANUARY 1997

### JT (R-GDIP-T\*\*)

#### **CERAMIC DUAL-IN-LINE**

24 LEADS SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification.
- E. Falls within MIL STD 1835 GDIP3-T24, GDIP4-T28, and JEDEC MO-058 AA, MO-058 AB



LEADLESS CERAMIC CHIP CARRIER

FK (S-CQCC-N\*\*) 28 TERMINAL SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. This package can be hermetically sealed with a metal lid.

D. Falls within JEDEC MS-004



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                                 | Applications                  |                                   |  |  |  |
|------------------------------|---------------------------------|-------------------------------|-----------------------------------|--|--|--|
| Audio                        | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |  |  |  |
| Amplifiers                   | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |  |  |  |
| Data Converters              | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |  |  |  |
| DLP® Products                | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |  |  |  |
| DSP                          | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |  |  |  |
| Clocks and Timers            | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |  |  |  |
| Interface                    | interface.ti.com                | Medical                       | www.ti.com/medical                |  |  |  |
| Logic                        | logic.ti.com                    | Security                      | www.ti.com/security               |  |  |  |
| Power Mgmt                   | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |  |  |  |
| Microcontrollers             | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |  |  |  |
| RFID                         | www.ti-rfid.com                 |                               |                                   |  |  |  |
| OMAP Applications Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |  |  |  |
| Wireless Connectivity        | www.ti.com/wirelessconnectivity |                               |                                   |  |  |  |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated