## DRV8313 三个半 H 桥驱动器集成电路 (IC) 查询样品: DRV8313 ### 特性 - 三个半-H-桥驱动器 IC - 驱动 3 相无刷直流 (DC) 电机 - 独立半桥控制 - 用于低侧电流感测的引脚 - 低 MOSFET 导通电阻 - 24V, 25°C 下 2.5A 最大驱动器电流 - 通用比较器可被用于电流感测或其它功能 - 内置 3.3V 10mA 低压降 (LDO) 稳压器 - 8V 至 60V 运行电源电压范围 - 耐热增强型表面贴装封装 #### 应用范围 - HVAC 电机 - 消费类产品 - 办公自动化设备 - 工厂自动化 - 机器人 ### 说明 DRV8313 提供三个可独立控制的半 H 桥驱动器。 虽然也可被用于驱动螺线管或其它负载,它主要用于驱动一个三相无刷直流电机。 每个输出驱动器通道包含采用半 H 桥配置的 N 通道功率 MOSFET。 这个设计将每个驱动器的接地端子接至引脚,以在每个输出上执行电流感测。 电流限制电路或其它功能可使用一个通用比较器。 DRV8313 在半 H 桥的每个通道上提供高达 2.5A 峰值 电流或者 1.75A 均方根 (RMS) 输出电流(在 24V 和 25°C 时具有适当的印刷电路板 (PCB) 散热)。 此器件提供实现过流保护、短路保护、欠压闭锁和过温保护的内部关断功能。 DRV8313 采用 28 引脚散热薄型小外形尺寸 (HTSSOP) PowerPAD封装™ 封装。 #### ORDERING INFORMATION(1) | ORDERABLE PART NUMBER | PACKAGE <sup>(2)</sup> | TOPSIDE MARKING | SHIPPING | |-----------------------|------------------------|-----------------|--------------| | DRV8313PWPR | LITCOOR DIVID DRIVIDA | | Reel of 2000 | | DRV8313PWP | HTSSOP – PWP | DRV8313 | Tube of 50 | For the most-current packaging and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com. (2) See package drawings, thermal data, and symbolization at www.ti.com/packaging. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD封装 is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## **FUNCTIONAL BLOCK DIAGRAM** # PWP Package (Top View) #### P0146-01 ## **PIN DESCRIPTIONS** | P | PIN | TVDE | DESCRIPTION | EVTERNAL COMPONENTO OR CONNECTIONS | |-----------|---------------------|------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | TYPE | DESCRIPTION | EXTERNAL COMPONENTS OR CONNECTIONS | | Power and | Ground | | | | | CP1 | 1 | Ю | Charge-pump flying capacitor | Connect a 0.04 uF 400 V connector between CD4 and CD2 | | CP2 | 2 | 10 | Charge-pump flying capacitor | Connect a 0.01-µF 100-V capacitor between CP1 and CP2. | | GND | 12, 20, 28,<br>PPAD | ı | Device ground | Connect to system ground | | V3P3OUT | 15 | 0 | 3.3-V regulator output | Bypass to GND with a 0.47-µF 6.3-V ceramic capacitor. Use for suppling external loads is permissible. | | VCP | 3 | Ю | High-side gate drive voltage | Connect a 0.1-µF 16-V ceramic capacitor to VM. | | VM | 4, 11 | - | Main power supply | Connect to power supply (8.2 V–60 V). Connect both pins to the same supply. Bypass to GND with a 10-µF (minimum) capacitor. | | Control | | | | | | EN1 | 26 | I | Channel 1 enable | Logic high enables OUT1. Internal pulldown | | EN2 | 24 | ļ | Channel 2 enable | Logic high enables OUT2. Internal pulldown | | EN3 | 22 | 1 | Channel 3 enable | Logic high enables OUT3. Internal pulldown | | IN1 | 27 | 1 | Channel 1 input | Logic input controls state of OUT1. Internal pulldown | | IN2 | 25 | 1 | Channel 2 input | Logic input controls state of OUT2. Internal pulldown | | IN3 | 23 | 1 | Channel 3 input | Logic input controls state of OUT3. Internal pulldown | | nRESET | 16 | I | Reset input | Active-low reset input initializes internal logic and disables the outputs. Internal pulldown | | nSLEEP | 17 | I | Sleep-mode input | Logic high to enable device, logic low to enter low-power sleep mode. Internal pulldown | | Status | | | | | | nFAULT | 18 | OD | Fault | Logic low when in fault condition (overtemperature, overcurrent, UVLO) | | Comparato | or | | | | | COMPN | 13 | 1 | Comparator negative input | Negative input of comparator | | COMPP | 12 | 1 | Comparator positive input | Positive input of comparator | | nCOMPO | 19 | OD | Comparator out | Output of comparator. Open-drain output | #### PIN DESCRIPTIONS (continued) | PII | PIN | | TYPE | | DECORIDEION | EXTERNAL COMPONENTS OF COMMESTIONS | | |--------|-----|------|-----------------|------------------------------------------------------------|-------------|------------------------------------|--| | NAME | NO. | ITPE | DESCRIPTION | EXTERNAL COMPONENTS OR CONNECTIONS | | | | | Output | | | | | | | | | OUT1 | 5 | 0 | Output 1 | | | | | | OUT2 | 8 | 0 | Output 2 | Connect to loads. | | | | | OUT3 | 9 | 0 | Output 3 | | | | | | PGND1 | 6 | - | Ground for OUT1 | | | | | | PGND2 | 7 | - | Ground for OUT2 | Connect to ground, or to low-side current-sense resistors. | | | | | PGND3 | 10 | _ | Ground for OUT3 | | | | | #### **ABSOLUTE MAXIMUM RATINGS** over operating free-air temperature range (unless otherwise noted)(1)(2) | | | VALUE | UNIT | |------------------|----------------------------------------------|--------------------|------| | | Power-supply voltage range (V <sub>M</sub> ) | −0.3 V to 65 | V | | | Digital-pin voltage range | -0.5 to 7 | V | | | Comparator input-voltage range | -0.5 to 7 | V | | | Peak motor-drive output current | Internally limited | А | | | Pin voltage (GND1, GND2, GND3) | ±600 | mV | | | Continuous motor-drive output current (3) | 2.5 | Α | | $T_{J}$ | Operating virtual junction temperature range | -40 to 150 | °C | | T <sub>stg</sub> | Storage temperature range | -60 to 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) All voltage values are with respect to the network ground terminal. (3) Observe power dissipation and thermal limits. ### THERMAL INFORMATION | | | DRV8313 | | |------------------|--------------------------------------------------|---------|------| | | THERMAL METRIC <sup>(1)</sup> | PWP | UNIT | | | | 28 PINS | | | $\theta_{JA}$ | Junction-to-ambient thermal resistance (2) | 31.6 | °C/W | | $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance (3) | 15.9 | °C/W | | $\theta_{JB}$ | Junction-to-board thermal resistance (4) | 5.6 | °C/W | | ΨЈТ | Junction-to-top characterization parameter (5) | 0.2 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter (6) | 5.5 | °C/W | | $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance (7) | 1.4 | °C/W | - (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. - (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a. - (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. - (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8. - (5) The junction-to-top characterization parameter, $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7). - (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). - (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. ## RECOMMENDED OPERATING CONDITIONS over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |-------------------|--------------------------------------|------|-----|-----|------| | $V_{M}$ | Motor power-supply voltage range (1) | 8 | | 60 | V | | $V_{GNDX}$ | GND1, GND2, GND3 pin voltage | -500 | 0 | 500 | mV | | I <sub>V3P3</sub> | V3P3OUT load current | 0 | | 10 | mA | <sup>(1)</sup> All $V_{\rm M}$ pins must be connected to the same supply voltage. ## **ELECTRICAL CHARACTERISTICS** $T_A = 25$ °C, over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|--------------------------------------|--------------------------------------------------------------------|------|------|------|------| | Power S | upplies | | | | | | | I <sub>VM</sub> | VM operating supply current | V <sub>M</sub> = 24 V, f <sub>PWM</sub> < 50 kHz | | 1 | 5 | mA | | I <sub>VMQ</sub> | VM sleep-mode supply current | V <sub>M</sub> = 24 V | | 500 | 800 | μΑ | | V <sub>UVLO</sub> | VM undervoltage lockout voltage | V <sub>M</sub> rising | | 6.3 | 8 | V | | V3P3OU | T Regulator | | | | | | | V <sub>3P3</sub> | V3P3OUT voltage | I <sub>OUT</sub> = 0 to 10 mA | 3.1 | 3.3 | 3.52 | V | | Logic-Le | evel Inputs | | | | • | | | V <sub>IL</sub> | Input low voltage | | | 0.6 | 0.7 | V | | V <sub>IH</sub> | Input high voltage | | 2.2 | | 5.25 | V | | V <sub>HYS</sub> | Input hysteresis | | 50 | | 600 | mV | | I <sub>IL</sub> | Input low current | VIN = 0 | -5 | | 5 | μΑ | | Ін | Input high current | VIN = 3.3 V | | | 100 | μΑ | | R <sub>PD</sub> | Pulldown resistance | | | 100 | | kΩ | | nFAULT | and COMPO OutputS (Open-Drain Out | tputs) | | | • | | | V <sub>OL</sub> | Output low voltage | I <sub>O</sub> = 5 mA | | | 0.5 | V | | Гон | Output high leakage current | V <sub>O</sub> = 3.3 V | | | 1 | μΑ | | Compara | ator | | | | • | | | V <sub>CM</sub> | Common-mode input-voltage range | | 0 | | 5 | V | | V <sub>IO</sub> | Input offset voltage | | -7 | | 7 | mV | | l <sub>IB</sub> | Input bias current | | -300 | | 300 | nA | | t <sub>R</sub> | Response time | 100-mV step with 10-mV overdrive | | | 2 | μs | | H-Bridge | FETs | | | | • | | | _ | Library and the CET and analysis and | V <sub>M</sub> = 24 V, I <sub>O</sub> = 1 A, T <sub>J</sub> = 25°C | | 0.24 | | _ | | ds(on) | High-side FET on-resistance | V <sub>M</sub> = 24 V, I <sub>O</sub> = 1 A, T <sub>J</sub> = 85°C | | 0.29 | 0.39 | Ω | | _ | Laurettle EET on materials | V <sub>M</sub> = 24 V, I <sub>O</sub> = 1 A, T <sub>J</sub> = 25°C | | 0.24 | | _ | | r <sub>ds(on)</sub> | Low-side FET on-resistance | V <sub>M</sub> = 24 V, I <sub>O</sub> = 1 A, T <sub>J</sub> = 85°C | | 0.29 | 0.39 | Ω | | l <sub>OFF</sub> | Off-state leakage current | | -2 | | 2 | μΑ | | DEAD | Output dead time | | | 90 | | ns | | Protection | on Circuits | | | | " | | | ОСР | Overcurrent protection trip level | | 3 | | | Α | | t <sub>OCP</sub> | Overcurrent protection deglitch time | | | 5 | | μs | | T <sub>TSD</sub> | Thermal shutdown temperature | Die temperature | 150 | 160 | 180 | °C | ## **SWITCHING CHARACTERISTICS**(1) $T_A = 25^\circ$ , $V_M = 24$ V, $R_L = 20$ $\Omega$ | NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT | |-----|----------------|--------------------------------------------|-----|-----|------| | 1 | t <sub>1</sub> | Delay time, ENx high to OUTx high, INx = 1 | 130 | 330 | ns | | 2 | t <sub>2</sub> | Delay time, ENx low to OUTx low, INx = 1 | 275 | 475 | ns | | 3 | t <sub>3</sub> | Delay time, ENx high to OUTx low, INx = 0 | 100 | 300 | ns | | 4 | t <sub>4</sub> | Delay time, ENx low to OUTx high, INx = 0 | 200 | 400 | ns | | 5 | t <sub>5</sub> | Delay time, INx high to OUTx high | 300 | 500 | ns | | 6 | t <sub>6</sub> | Delay time, INx low to OUTx low | 275 | 475 | ns | | 7 | t <sub>r</sub> | Output rise time, resistive load to GND | 30 | 150 | ns | | 8 | t <sub>f</sub> | Output fall time, resistive load to GND | 30 | 150 | ns | ## (1) Not production tested INx = 1, Resistive Load to GND INx = 0, Resistive Load to VM ENx = 1, Resistive Load to GND T0543-01 Figure 1. DRV8313 Switching Characteristics #### **FUNCTIONAL DESCRIPTION** ## **Output Stage** The DRV8313 contains three half-H-bridge drivers. The source terminals of the low-side FETs of all three half-H-bridges terminate at separate pins (GND1, GND2, and GND3) to allow the use of a low-side current-sense resistor on each output, if desired. The user may also connect all three together to a single low-side sense resistor, or may connect them directly to ground if there is no need for current sensing. If using a low-side sense resistor, take care to ensure that the voltage on the GND1, GND2, or GND3 pin does not exceed ±500 mV. Note that there are multiple VM motor power-supply pins. Connect all VM pins together to the motor-supply voltage. ## **Bridge Control** The INx input pins directly control the state (high or low) of the OUTx outputs; the ENx input pins enable or disable the OUTx driver. The following table shows the logic: | INx | ENx | OUTx | |-----|-----|------| | Х | 0 | Z | | 0 | 1 | L | | 1 | 1 | Н | ## **Charge Pump** Because the output stages use N-channel FETs, the device requires a gate-drive voltage higher than the VM power supply to enhance the high-side FETs fully. The DRV8313 integrates a charge-pump circuit that generates a voltage above the VM supply for this purpose. The charge pump requires two external capacitors for operation. See the block diagram and pin descriptions for details on these capacitors (value, connection, and so forth). The charge pump shuts down when nSLEEP is active-low. Figure 2. DRV8313 Charge Pump #### Comparator The DRV8313 includes an uncommitted comparator, which can find use as a current-limit comparator or for other purposes. The following diagram shows connections to use the comparator to sense current for implementing a current limit. Current from all three low-side FETs is sensed using a single low-side sense resistor. The voltage across the sense resistor is compared with a reference, and when the sensed voltage exceeds the reference, a current-limit condition is signaled to the controller. The V3P3OUT internal voltage regulator can be used to set the reference voltage of the comparator. Figure 3. DRV8313 Comparator #### nRESET and nSLEEP Operation The nRESET pin, when driven active-low, resets any faults. It also disables the output drivers while it is active. The device ignores all inputs while nRESET is active. Note that there is an internal power-up-reset circuit, so that driving nRESET at power up is not required. Driving nSLEEP low puts the device into a low-power sleep state. Entering this state disables the output drivers, stops the gate-drive charge pump, resets all internal logic (including faults), and stops all internal clocks. In this state, the device ignores all inputs until nSLEEP returns inactive-high. When returning from sleep mode, some time (approximately 1 ms) must pass before the motor driver becomes fully operational. Note that the V3P3 regulator remains operational in sleep mode. #### **Protection Circuits** The DRV8313 has full protection against undervoltage, overcurrent, and overtemperature events. ### **OVERCURRENT PROTECTION (OCP)** An analog current-limit circuit on each FET limits the current through the FET by removing the gate drive. If this analog current limit persists for longer than the OCP deglitch time, the device disables the channel experiencing the overcurrent and drives the nFAULT pin low. The driver remains off until either assertion of nRESET or the cycling of VM power. Overcurrent conditions on both high- and low-side devices, that is, a short to ground, supply, or across the motor winding, all result in an overcurrent shutdown. #### THERMAL SHUTDOWN (TSD) If the die temperature exceeds safe limits, the device disables all outputs and drives the nFAULT pin low. Once the die temperature has fallen to a safe level, operation automatically resumes. #### UNDERVOLTAGE LOCKOUT (UVLO) If at any time the voltage on the VM pins falls below the undervoltage-lockout threshold voltage, the device disables all outputs, resets internal logic, and drives the nFAULT pin low. Operation resumes when VM rises above the UVLO threshold. #### THERMAL INFORMATION #### **Thermal Protection** The DRV8313 has thermal shutdown (TSD) as previously described. A die temperature in excess of approximately 150°C disables the device until the temperature drops to a safe level. Any tendency of the device to enter thermal shutdown is an indication of excessive power dissipation, insufficient heatsinking, or too high an ambient temperature. ### **Power Dissipation** The power dissipated in the output FET resistance, or r<sub>DS(on)</sub> dominates power dissipation in the DRV8313. A rough estimate of average power dissipation of each half-H-bridge when running a static load is: $$P = r_{DS(on)} \times (I_{OUT})^2$$ (1) where P is the power dissipation of one H-bridge, $r_{DS(on)}$ is the resistance of each FET, and $I_{OUT}$ is equal to the average current drawn by the load. Note that at start-up and fault conditions, this current is much higher than normal running current; remember to take these peak currents and their duration into consideration. The total device dissipation is the power dissipated in each of the three half-H-bridges added together. The maximum amount of power that the device can dissipate depends on ambient temperature and heatsinking. Note that $r_{DS(on)}$ increases with temperature, so as the device heats, the power dissipation increases. Take this into consideration when sizing the heatsink. #### Heatsinking The PowerPAD package uses an exposed pad to remove heat from the device. For proper operation, this pad must be thermally connected to copper on the PCB to dissipate heat. On a multi-layer PCB with a ground plane, add a number of vias to connect the thermal pad to the ground plane to accomplish this. On PCBs without internal planes, add copper area on either side of the PCB to dissipate heat. If the copper area is on the opposite side of the PCB from the device, use thermal vias to transfer the heat between the top and bottom layers. For details about how to design the PCB, see TI Application Report SLMA002, *PowerPAD Thermally Enhanced Package* and TI Application Brief SLMA004, *PowerPAD Made Easy*, available at www.ti.com. In general, providing more copper area allows the dissipation of more power. #### **APPLICATION INFORMATION** ## **Output Configurations and Connections** The typical application for the DRV8313 is to drive a 3-phase brushless motor. In this application, the three outputs connect to the three motor leads, as shown in Figure 4. Figure 4. Three-Phase Motor Connection The device achieves standard 120° (also called trapezoidal or block) commutation, using synchronous rectification, by following the states shown in Table 1 **Table 1. Three-Phase Motor Signals** | 04-4- | State OUT1 (Phase U) | | | C | OUT2 (Phase \ | <b>/</b> ) | OUT3 (Phase W) | | | | |-------|----------------------|-----|---------|---------|---------------|------------|----------------|-----|---------|--| | State | IN1 | EN1 | OUT1 | IN2 | EN2 | OUT2 | IN3 | EN3 | OUT3 | | | 1 | Х | 0 | Z | 1 / PWM | 1 | H / PWM | 0 | 1 | L | | | 2 | 1 / PWM | 1 | H / PWM | Х | 0 | Z | 0 | 1 | L | | | 3 | 1 / PWM | 1 | H / PWM | 0 | 1 | L | Х | 0 | Z | | | 4 | Х | 0 | Z | 0 | 1 | L | 1 / PWM | 1 | H / PWM | | | 5 | 0 | 1 | L | Х | 0 | Z | 1 / PWM | 1 | H / PWM | | | 6 | 0 | 1 | L | 1 / PWM | 1 | H / PWM | Х | 0 | Z | | On can implement asynchronous rectification by also applying the PWM signal to the enable inputs. The DRV8313 can drive other loads, including dc brush motors and solenoids. For example, one could drive a dc brush motor in both directions, plus a single solenoid or unidirectional dc brush motor: Figure 5. Bidirectional Motor Plus Motor or Solenoid Connection The functions would be as shown in Table 2. **Table 2. Bidirectional Motor Plus Motor or Solenoid Signals** | | | Motor 2 or Solenoid | | | | | | | | | |---------------------|---------|---------------------|------|---------|-----|------|-------------------|---------|-----|------| | Function | IN1 | EN1 | OUT1 | IN2 | EN2 | OUT2 | Function | IN3 | EN3 | OUT3 | | Off or coast | Х | 0 | Z | Х | Х | Х | On | 1 / PWM | 1 | 1 | | Off or coast | Х | Х | Х | Х | 0 | Х | Off or slow decay | 0 | 1 | 0 | | Forward | 1 / PWM | 1 | 1 | 0 | 1 | 0 | Off or coast | Х | 0 | Х | | Reverse | 0 | 1 | 0 | 1 / PWM | 1 | 1 | | | | | | Brake or slow decay | 0 | 1 | 0 | 0 | 1 | 0 | | | | | | Brake or slow decay | 1 | 1 | 1 | 1 | 1 | 1 | | | | | Applying a PWM signal to the appropriate INx pin(s) as shown in Table 2 could implement PWM speed control. Another possibility is controlling three different loads. Note that it is possible to return one side of the load either to the power supply (VM) or to ground. Figure 6. Three Independent Load Connections **Table 3. Three Independent Load Signals** | | Motor or S | Solenoid 1 | | Motor or Solenoid 2 | | | | Motor or Solenoid 3 | | | | | |-------------------|--------------------|------------|---|---------------------|---------|-----|------|---------------------|---------|---|------|--| | Function | ction IN1 EN1 OUT1 | | | Function | IN2 | EN2 | OUT2 | Function IN3 EN3 | | | OUT3 | | | On | 1 / PWM | 1 | 1 | On | 1 / PWM | 1 | 1 | On | 1 / PWM | 1 | 1 | | | Off or slow decay | 0 | 1 | 0 | Off or slow decay | 0 | 1 | 0 | Off or slow decay | 0 | 1 | 0 | | | Off or coast | Х | 0 | Х | Off or coast | Х | 0 | Х | Off or coast | Х | 0 | Х | | 16-Dec-2016 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------| | DRV8313PWP | ACTIVE | HTSSOP | PWP | 28 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 125 | DRV8313 | Samples | | DRV8313PWPR | ACTIVE | HTSSOP | PWP | 28 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 125 | DRV8313 | Samples | | DRV8313RHH | ACTIVE | VQFN | RHH | 36 | 60 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 125 | DRV8313 | Samples | | DRV8313RHHR | ACTIVE | VQFN | RHH | 36 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 125 | DRV8313 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. ## **PACKAGE OPTION ADDENDUM** 16-Dec-2016 **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. **PACKAGE MATERIALS INFORMATION** www.ti.com 27-Nov-2015 ## TAPE AND REEL INFORMATION | | | Dimension designed to accommodate the component width | |---|----|-----------------------------------------------------------| | E | 30 | Dimension designed to accommodate the component length | | K | (0 | Dimension designed to accommodate the component thickness | | | N | Overall width of the carrier tape | | F | 21 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | 7 til difficilione die fichilitati | | | | | | | | | | | | | |------------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | DRV8313PWPR | HTSSOP | PWP | 28 | 2000 | 330.0 | 16.4 | 6.9 | 10.2 | 1.8 | 12.0 | 16.0 | Q1 | | DRV8313RHHR | VQFN | RHH | 36 | 2500 | 330.0 | 16.4 | 6.3 | 6.3 | 1.1 | 12.0 | 16.0 | Q2 | www.ti.com 27-Nov-2015 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |-------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | DRV8313PWPR | HTSSOP | PWP | 28 | 2000 | 367.0 | 367.0 | 38.0 | | | DRV8313RHHR | VQFN | RHH | 36 | 2500 | 367.0 | 367.0 | 38.0 | | 4205094/E 06/11 NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) Package configuration. - The package thermal pad must be soldered to the board for thermal and mechanical performance. - See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - F. Falls within JEDEC MO-220. ## RHH (S-PVQFN-N36) ## PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206362-5/M 11/13 NOTE: All linear dimensions are in millimeters ## RHH (S-PVQFN-N36) ## PLASTIC QUAD FLATPACK NO-LEAD NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - E. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for any larger diameter vias placed in the thermal pad. PWP (R-PDSO-G28) ## PowerPAD™ PLASTIC SMALL OUTLINE NOTES: - All linear dimensions are in millimeters. - This drawing is subject to change without notice. - Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. - This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - E. Falls within JEDEC MO-153 PowerPAD is a trademark of Texas Instruments. # PWP (R-PDSO-G28) PowerPAD™ SMALL PLASTIC OUTLINE #### THERMAL INFORMATION This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Top View Exposed Thermal Pad Dimensions 4206332-38/AO 01/16 NOTE: A. All linear dimensions are in millimeters Exposed tie strap features may not be present. PowerPAD is a trademark of Texas Instruments ## PWP (R-PDSO-G28) ## PowerPAD™ PLASTIC SMALL OUTLINE #### NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets. - E. For specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil - F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### 重要声明 德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。 TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使 用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。 TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。 TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。 对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。 在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。 客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。 在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。 TI 组件未获得用于 FDA Class III (或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使用的特别协议。 只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。 は田 TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。 立 口 | | 产品 | | <b>巡用</b> | |---------------|------------------------------------|--------------|--------------------------| | 数字音频 | www.ti.com.cn/audio | 通信与电信 | www.ti.com.cn/telecom | | 放大器和线性器件 | www.ti.com.cn/amplifiers | 计算机及周边 | www.ti.com.cn/computer | | 数据转换器 | www.ti.com.cn/dataconverters | 消费电子 | www.ti.com/consumer-apps | | DLP® 产品 | www.dlp.com | 能源 | www.ti.com/energy | | DSP - 数字信号处理器 | www.ti.com.cn/dsp | 工业应用 | www.ti.com.cn/industrial | | 时钟和计时器 | www.ti.com.cn/clockandtimers | 医疗电子 | www.ti.com.cn/medical | | 接口 | www.ti.com.cn/interface | 安防应用 | www.ti.com.cn/security | | 逻辑 | www.ti.com.cn/logic | 汽车电子 | www.ti.com.cn/automotive | | 电源管理 | www.ti.com.cn/power | 视频和影像 | www.ti.com.cn/video | | 微控制器 (MCU) | www.ti.com.cn/microcontrollers | | | | RFID 系统 | www.ti.com.cn/rfidsys | | | | OMAP应用处理器 | www.ti.com/omap | | | | 无线连通性 | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com | | | | | | Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated