## **Advance Information** MC9328MX1 MC9328MX1/D Rev. 4, 08/2004 # MC9328MX1 #### Package Information Plastic Package (MAPBGA-256) #### **Ordering Information** See Table 2 on page 5 ## 1 Introduction Motorola's i.MX family of microprocessors has demonstrated leadership in the portable handheld market. Continuing this legacy, the i.MX series provides a leap in performance with an ARM9<sup>TM</sup> microprocessor core and highly integrated system functions. The i.MX products specifically address the requirements of the personal, portable product market by providing intelligent integrated peripherals, an advanced processor core, and power management capabilities. The new MC9328MX1 features the advanced and power-efficient ARM920T<sup>TM</sup> core that operates at speeds up to 200 MHz. Integrated modules, which include an LCD controller, static RAM, USB support, an A/D converter (with touch panel control), and an MMC/SD host controller, support a suite of peripherals to enhance any product seeking to provide a rich multimedia experience. In addition, the MC9328MX1 is the first Bluetooth<sup>TM</sup> technology-ready applications processor. It is packaged in a 256-pin Mold Array Process-Ball Grid Array (MAPBGA). Figure 1 on page 2 shows the functional block diagram of the MC9328MX1. #### Contents | 1 Introduction | 1 | |-----------------------------------|-----------| | 2 Signals and Connections | 6 | | 3 Specifications | 14 | | 4 Pin-Out and Package Information | 93 | | Contact Information | Last Page | Figure 1. MC9328MX1 Functional Block Diagram #### 1.1 Conventions 2 This document uses the following conventions: - OVERBAR is used to indicate a signal that is active when pulled low: for example, RESET. - Logic level one is a voltage that corresponds to Boolean true (1) state. - Logic level zero is a voltage that corresponds to Boolean false (0) state. - To *set* a bit or bits means to establish logic level one. - To *clear* a bit or bits means to establish logic level zero. - A *signal* is an electronic construct whose state conveys or changes in state convey information. - A pin is an external physical connection. The same pin can be used to connect a number of signals. - Asserted means that a discrete signal is in active logic state. - Active low signals change from logic level one to logic level zero. - Active high signals change from logic level zero to logic level one. - Negated means that an asserted discrete signal changes logic state. - Active low signals change from logic level zero to logic level one. - Active high signals change from logic level one to logic level zero. - LSB means *least significant bit* or *bits*, and MSB means *most significant bit* or *bits*. References to low and high bytes or words are spelled out. - Numbers preceded by a percent sign (%) are binary. Numbers preceded by a dollar sign (\$) or 0x are hexadecimal. MC9328MX1 Advance Information, Rev. 4 #### 1.2 Features To support a wide variety of applications, the MC9328MX1 provides a robust array of features, including the following: - ARM920T Microprocessor Core - AHB to IP Bus Interfaces (AIPIs) - External Interface Module (EIM) - SDRAM Controller (SDRAMC) - DPLL Clock and Power Control Module - Three Universal Asynchronous Receiver/Transmitters (UART 1 UART 2 and UART 3) - Two Serial Peripheral Interfaces (SPI) - Two General-Purpose 32-bit Counters/Timers - Watchdog Timer - Real-Time Clock/Sampling Timer (RTC) - LCD Controller (LCDC) - Pulse-Width Modulation (PWM) Module - Universal Serial Bus (USB) Device - Multimedia Card and Secure Digital (MMC/SD) Host Controller Module - Memory Stick® Host Controller (MSHC) - SmartCard Interface Module (SIM) - Direct Memory Access Controller (DMAC) - Two Synchronous Serial Interfaces and Inter-IC Sound (SSI 1 and SSI 2/I<sup>2</sup>S) Module - Inter-IC (I<sup>2</sup>C) Bus Module - Video Port - General-Purpose I/O (GPIO) Ports - Bootstrap Mode - Analog Signal Processing (ASP) Module - Bluetooth Accelerator (BTA) - Multimedia Accelerator (MMA) - 256-pin MAPBGA Package # 1.3 Target Applications The MC9328MX1 is targeted for advanced information appliances, smart phones, Web browsers, digital MP3 audio players, handheld computers based on the popular Palm OS platform, and messaging applications such as Motorola's wireless cellular products, including the Accompli<sup>TM</sup> 008 GSM/GPRS interactive communicator. 4 ## 1.4 Document Revision History The following table provides revision history for this release. This history includes technical content revisions only and not stylistic or grammatical changes. Table 1. MC9328MX1 Data Sheet Revision History | Revision Location | Revision | |----------------------------------------------------------|-------------------------------------------------------------------| | Throughout | Clarified instances where BCLK signal is burst clock. | | Table 4 on page 14 | Maximum Ratings table replaced. | | Section 3.3, "Power Sequence<br>Requirements" on page 15 | Added reference to AN2537. | | Section 3.12, "Bluetooth Accelerator" on page 58 | Added "Important" note regarding no software support for the BTA. | #### 1.5 Product Documentation The following documents are required for a complete description of the MC9328MX1 and are necessary to design properly with the device. Especially for those not familiar with the ARM920T processor or previous DragonBall products, the following documents are helpful when used in conjunction with this manual. ARM Architecture Reference Manual (ARM Ltd., order number ARM DDI 0100) ARM9DT1 Data Sheet Manual (ARM Ltd., order number ARM DDI 0029) ARM Technical Reference Manual (ARM Ltd., order number ARM DDI 0151C) EMT9 Technical Reference Manual (ARM Ltd., order number DDI O157E) MC9328MX1 Product Brief (order number MC9328MX1P/D) MC9328MX1S Reference Manual (order number MC9328MX1SRM/D) MC68VZ328 Product Brief (order number MC68VZ328P/D) MC68VZ328 User's Manual (order number MC68VZ328UM/D) MC68VZ328 User's Manual Addendum (order number MC68VZ328UMAD/D) MC68SZ328 Product Brief (order number MC68SZ328P/D) MC68SZ328 User's Manual (order number MC68SZ328UM/D) The Motorola manuals are available on the Motorola Semiconductors Web site at http://www.motorola.com/semiconductors. These documents may be downloaded directly from the Motorola Web site, or printed versions may be ordered. The ARM Ltd. documentation is available from http://www.arm.com. # 1.6 Ordering Information Table 2 provides ordering information for the 256-lead mold array process ball grid array (MAPBGA) package. Table 2. MC9328MX1 Ordering Information | Package Type | Frequency | Temperature | Solderball Type | Order Number | |-----------------|-----------|---------------|-----------------|--------------------| | 256-lead MAPBGA | 200 MHz | 0°C to 70°C | Standard | MC9328MX1VH20(R2) | | 256-lead MAPBGA | 200 MHz | 0°C to 70°C | Pb-free | MC9328MX1VM20(R2) | | 256-lead MAPBGA | 200 MHz | -30°C to 70°C | Standard | MC9328MX1DVH20(R2) | | 256-lead MAPBGA | 200 MHz | -30°C to 70°C | Pb-free | MC9328MX1DVM20(R2) | | 256-lead MAPBGA | 150 MHz | -40°C to 85°C | Standard | MC9328MX1CVH15(R2) | | 256-lead MAPBGA | 150 MHz | -40°C to 85°C | Pb-free | MC9328MX1CVM15(R2) | #### **Signals and Connections** # 2 Signals and Connections Table 3 identifies and describes the MC9328MX1 signals that are assigned to package pins. The signals are grouped by the internal module that they are connected to. **Table 3. Signal Names and Descriptions** | Signal Name | Function/Notes | | | | |--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | External Bus/Chip Select (EIM) | | | | | | A [24:0] | Address bus signals | | | | | D [31:0] | Data bus signals | | | | | EB0 | MSB Byte Strobe—Active low external enable byte signal that controls D [31:24] | | | | | EB1 | Byte Strobe—Active low external enable byte signal that controls D [23:16] | | | | | EB2 | Byte Strobe—Active low external enable byte signal that controls D [15:8] | | | | | EB3 | LSB Byte Strobe—Active low external enable byte signal that controls D [7:0] | | | | | ŌĒ | Memory Output Enable—Active low output enables external data bus | | | | | CS [5:0] | Chip Select—The chip select signals $\overline{CS}$ [3:2] are multiplexed with $\overline{CSD}$ [1:0] and are selected by the Function Multiplexing Control Register (FMCR). By default $\overline{CSD}$ [1:0] is selected. | | | | | ECB | Active low input signal sent by flash device to the EIM whenever the flash device must terminate an on-going burst sequence and initiate a new (long first access) burst sequence. | | | | | LBA | Active low signal sent by flash device causing the external burst device to latch the starting burst address. | | | | | BCLK (burst clock) | Clock signal sent to external synchronous memories (such as burst flash) during burst mode. | | | | | RW | RW signal—Indicates whether external access is a read (high) or write (low) cycle. Used as a WE input signal by external DRAM. | | | | | | Bootstrap | | | | | BOOT [3:0] | System Boot Mode Select—The operational system boot mode of the MC9328MX1 upon system reset is determined by the settings of these pins. | | | | | | SDRAM Controller | | | | | SDBA [4:0] | SDRAM/SyncFlash non-interleave mode bank address multiplexed with address signals A [15:11]. These signals are logically equivalent to core address p_addr [25:21] in SDRAM/SyncFlash cycles. | | | | | SDIBA [3:0] | SDRAM/SyncFlash interleave addressing mode bank address multiplexed with address signals A [19:16]. These signals are logically equivalent to core address p_addr [12:9] in SDRAM/SyncFlash cycles. | | | | | MA [11:10] | SDRAM address signals | | | | | MA [9:0] | SDRAM address signals which are multiplex with address signals A [10:1]. MA [9:0] are selected on SDRAM/SyncFlash cycles. | | | | Table 3. Signal Names and Descriptions (Continued) | Signal Name | Function/Notes | | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | DQM [3:0] | SDRAM data enable | | | CSD0 | SDRAM/SyncFlash Chip Select signal which is multiplexed with the CS2 signal. These two signals are selectable by programming the system control register. | | | CSD1 | SDRAM/SyncFlash Chip Select signal which is multiplex with $\overline{\text{CS3}}$ signal. These two signals are selectable by programming the system control register. By default, $\overline{\text{CSD1}}$ is selected, so it can be used as SyncFlash boot chip select by properly configuring BOOT [3:0] input pins. | | | RAS | SDRAM/SyncFlash Row Address Select signal | | | CAS | SDRAM/SyncFlash Column Address Select signal | | | SDWE | SDRAM/SyncFlash Write Enable signal | | | SDCKE0 | SDRAM/SyncFlash Clock Enable 0 | | | SDCKE1 | SDRAM/SyncFlash Clock Enable 1 | | | SDCLK | SDRAM/SyncFlash Clock | | | RESET_SF | SyncFlash Reset | | | | Clocks and Resets | | | EXTAL16M | Crystal input (4 MHz to 16 MHz), or a 16 MHz oscillator input when internal oscillator circuit is shut down. | | | XTAL16M | Crystal output | | | EXTAL32K | 32 kHz crystal input | | | XTAL32K | 32 kHz crystal output | | | CLKO | Clock Out signal selected from internal clock signals. Please refer to clock controller for internal clock selection. | | | RESET_IN | Master Reset—External active low Schmitt trigger input signal. When this signal goes active, all modules (except the reset module and the clock control module) are reset. | | | RESET_OUT | Reset Out—Internal active low output signal from the Watchdog Timer module and is asserted from the following sources: Power-on reset, External reset (RESET_IN), and Watchdog time-out. | | | POR | Power On Reset—Internal active high Schmitt trigger input signal. The POR signal is normally generated by an external RC circuit designed to detect a power-up event. | | | JTAG | | | | TRST | Test Reset Pin—External active low signal used to asynchronously initialize the JTAG controller. | | | TDO | Serial Output for test instructions and data. Changes on the falling edge of TCK. | | | TDI | Serial Input for test instructions and data. Sampled on the rising edge of TCK. | | ## **Signals and Connections** Table 3. Signal Names and Descriptions (Continued) | Signal Name | Function/Notes | | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | TCK | Test Clock to synchronize test logic and control register access through the JTAG port. | | | TMS | Test Mode Select to sequence the JTAG test controller's state machine. Sampled on the rising edge of TCK. | | | | System | | | BIG_ENDIAN | BIG_ENDIAN—This signal determines the memory endian configuration. BIG_ENDIAN is a static pin to inner module. If the pin is driven logic-high the memory system is configured into big endian. If it is driven logic-low the memory system is configured into little endian. The pin is not supposed to be changed on the fly. | | | | ЕТМ | | | ETMTRACESYNC | ETM sync signal which is multiplexed with A24. ETMTRACESYNC is selected in ETM mode. | | | ETMTRACECLK | ETM clock signal which is multiplexed with A23. ETMTRACECLK is selected in ETM mode. | | | ETMPIPESTAT [2:0] | ETM status signals which are multiplex with A [22:20]. ETMPIPESTAT [2:0] are selected in ETM mode. | | | ETMTRACEPKT [7:0] | ETM packet signals which are multiplex with ECB, LBA, BCLK (burst clock), PA17, A [19:16]. ETMTRACEPKT [7:0] are selected in ETM mode. | | | | CMOS Sensor Interface | | | CSI_D [7:0] | Sensor port data | | | CSI_MCLK | Sensor port master clock | | | CSI_VSYNC | Sensor port vertical sync | | | CSI_HSYNC | Sensor port horizontal sync | | | CSI_PIXCLK | Sensor port data latch clock | | | | LCD Controller | | | LD [15:0] | LCD Data Bus—All LCD signals are driven low after reset and when LCD is off. | | | FLM/VSYNC | Frame Sync or Vsync—This signal also serves as the clock signal output for gate. driver (dedicated signal SPS for Sharp panel HR-TFT). | | | LP/HSYNC | Line Pulse or H Sync | | | LSCLK | Shift Clock | | | ACD/OE | Alternate Crystal Direction/Output Enable | | | CONTRAST | This signal is used to control the LCD bias voltage as contrast control. | | | SPL_SPR | Program horizontal scan direction (Sharp panel dedicated signal). | | ## MC9328MX1 Advance Information, Rev. 4 Table 3. Signal Names and Descriptions (Continued) | Signal Name | Function/Notes | |---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PS | Control signal output for source driver (Sharp panel dedicated signal). | | CLS | Start signal output for gate driver. This signal is invert version of PS (Sharp panel dedicated signal). | | REV | Signal for common electrode driving signal preparation (Sharp panel dedicated signal). | | | SIM | | SIM_CLK | SIM Clock | | SIM_RST | SIM Reset | | SIM_RX | Receive Data | | SIM_TX | Transmit Data | | SIM_PD | Presence Detect Schmitt trigger input | | SIM_SVEN | SIM Vdd Enable | | | SPI | | SPI1_MOSI | Master Out/Slave In | | SPI1_MISO | Slave In/Master Out | | SPI1_ <del>SS</del> | Slave Select (Selectable polarity) | | SPI1_SCLK | Serial Clock | | SPI1_SPI_RDY | Serial Data Ready | | SPI2_TXD | SPI2 Master TxData Output—This signal is multiplexed with a GPI/O pin however it does show up as a primary or alternative signal in the signal multiplex scheme table. Refer to Chapter 16, "Serial Peripheral Interface Modules (SPI 1 and SPI 2)," and Chapter 29, "GPIO Module and I/O Multiplexer (IOMUX)," for information on how to bring this signal to the assigned pin. | | SPI2_RXD | SPI2 master RxData input—This signal is multiplexed with a GPI/O pin however it does show up as a primary or alternative signal in the signal multiplex scheme table. Refer to Chapter 16, "Serial Peripheral Interface Modules (SPI 1 and SPI 2)," and Chapter 29, "GPIO Module and I/O Multiplexer (IOMUX)," for information on how to bring this signal to the assigned pin. | | SPI2_SS | SPI2 Slave Select—This signal is multiplexed with a GPI/O pin, however it does show up as a primary or alternative signal in the signal multiplex scheme table. Refer to Chapter 16, "Serial Peripheral Interface Modules (SPI 1 and SPI 2)," and Chapter 29, "GPIO Module and I/O Multiplexer (IOMUX)," for information on how to bring this signal to the assigned pin. | | SPI2_SCLK | SPI2 Serial Clock—This signal is multiplexed with a GPI/O pin however it does show up as a primary or alternative signal in the signal multiplex scheme table. Refer to Chapter 16, "Serial Peripheral Interface Modules (SPI 1 and SPI 2)," and Chapter 29, "GPIO Module and I/O Multiplexer (IOMUX)," for information on how to bring this signal to the assigned pin. | ## **Signals and Connections** Table 3. Signal Names and Descriptions (Continued) | Signal Name | Function/Notes | | | |------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | General Purpose Timers | | | | | TIN | Timer Input Capture or Timer Input Clock—The signal on this input is applied to both timers simultaneously. | | | | TMR2OUT | Timer 2 Output | | | | | USB Device | | | | USBD_VMO | USB Minus Output | | | | USBD_VPO | USB Plus Output | | | | USBD_VM | USB Minus Input | | | | USBD_VP | USB Plus Input | | | | USBD_SUSPND | USB Suspend Output | | | | USBD_RCV | USB RxD | | | | USBD_OE | USB OE | | | | USBD_AFE | USB Analog Front End Enable | | | | | Secure Digital Interface | | | | SD_CMD | SD Command—If the system designer does not want to make use of the internal pull-up, via the Pull-up enable register, a 4.7K–69K external pull up resistor must be added. | | | | SD_CLK | MMC Output Clock | | | | SD_DAT [3:0] | Data—If the system designer does not want to make use of the internal pull-up, via the Pull-up enable register, a 50 K–69K external pull up resistor must be added. | | | | | Memory Stick Interface | | | | MS_BS | Memory Stick Bus State (Output)—Serial bus control signal | | | | MS_SDIO | Memory Stick Serial Data (Input/Output) | | | | MS_SCLKO | Memory Stick Serial Clock (Output)—Serial Protocol clock output | | | | MS_SCLKI | Memory Stick External Clock (Input)—Test clock input pin for SCLK divider. This pin is only for test purposes, not for use in application mode. | | | | MS_PI0 | General purpose Input0—Can be used for Memory Stick Insertion/Extraction detect | | | | MS_PI1 | General purpose Input1—Can be used for Memory Stick Insertion/Extraction detect | | | | | UARTs – IrDA/Auto-Bauding | | | | UART1_RXD | Receive Data | | | ## MC9328MX1 Advance Information, Rev. 4 Table 3. Signal Names and Descriptions (Continued) | Signal Name | Function/Notes | |-------------|---------------------------------------------------------| | UART1_TXD | Transmit Data | | UART1_RTS | Request to Send | | UART1_CTS | Clear to Send | | UART2_RXD | Receive Data | | UART2_TXD | Transmit Data | | UART2_RTS | Request to Send | | UART2_CTS | Clear to Send | | UART2_DSR | Data Set Ready | | UART2_RI | Ring Indicator | | UART2_DCD | Data Carrier Detect | | UART2_DTR | Data Terminal Ready | | UART3_RXD | Receive Data | | UART3_TXD | Transmit Data | | UART3_RTS | Request to Send | | UART3_CTS | Clear to Send | | UART3_DSR | Data Set Ready | | UART3_RI | Ring Indicator | | UART3_DCD | Data Carrier Detect | | UART3_DTR | Data Terminal Ready | | | Serial Audio Ports – SSI (configurable to I2S protocol) | | SSI1_TXDAT | TxD | | SSI1_RXDAT | RxD | | SSI1_TXCLK | Transmit Serial Clock | | SSI1_RXCLK | Receive Serial Clock | | SSI1_TXFS | Transmit Frame Sync | | SSI1_RXFS | Receive Frame Sync | | SSI2_TXDAT | TxD | | SSI2_RXDAT | RxD | ## **Signals and Connections** Table 3. Signal Names and Descriptions (Continued) | Signal Name | Function/Notes | |-------------|--------------------------------------------------------------------| | SSI2_TXCLK | Transmit Serial Clock | | SSI2_RXCLK | Receive Serial Clock | | SSI2_TXFS | Transmit Frame Sync | | SSI2_RXFS | Receive Frame Sync | | | l²C | | I2C_SCL | I <sup>2</sup> C Clock | | I2C_SDA | I <sup>2</sup> C Data | | | PWM | | PWMO | PWM Output | | | ASP | | UIN | Positive U analog input (for low voltage, temperature measurement) | | UIP | Negative U analog input (for low voltage, temperature measurement) | | PX1 | Positive pen-X analog input | | PY1 | Positive pen-Y analog input | | PX2 | Negative pen-X analog input | | PY2 | Negative pen-Y analog input | | R1A | Positive resistance input (a) | | R1B | Positive resistance input (b) | | R2A | Negative resistance input (a) | | R2B | Negative resistance input (b) | | RVP | Positive reference for pen ADC | | RVM | Negative reference for pen ADC | | AVDD | Analog power supply | | AGND | Analog ground | | | BlueTooth | | BT1 | I/O clock signal | | BT2 | Output | ## MC9328MX1 Advance Information, Rev. 4 Table 3. Signal Names and Descriptions (Continued) | Signal Name | Function/Notes | | | | |-----------------------|-------------------------------------------------------------------------------------------------------|--|--|--| | BT3 | Input | | | | | BT4 | Input | | | | | BT5 | Output | | | | | BT6 | Output | | | | | ВТ7 | Output | | | | | BT8 | Output | | | | | ВТ9 | Output | | | | | BT10 | Output | | | | | BT11 | Output | | | | | BT12 | Output | | | | | BT13 | Output | | | | | TRISTATE | Sets all I/O pins to tristate; Can be used for flash loading and is pulled low for normal operations. | | | | | BTRF VDD | Power supply from external BT RFIC | | | | | BTRF GND | Ground from external BT RFIC | | | | | | Noisy Supply Pins | | | | | NVDD | Noisy Supply for the I/O pins | | | | | NVSS | Noisy Ground for the I/O pins | | | | | | Supply Pins – Analog Modules | | | | | AVDD | Supply for analog blocks | | | | | AVSS | Quiet GND for analog blocks | | | | | Internal Power Supply | | | | | | QVDD | Power supply pins for silicon internal circuitry | | | | | QVSS | GND pins for silicon internal circuitry | | | | **Specifications** # 3 Specifications This section contains the electrical specifications and timing diagrams for the MC9328MX1 processor. # 3.1 Maximum Ratings Table 4 provides information on maximum ratings which are those values beyond which damage to the device may occur. Functional operation should be restricted to the limits listed in Recommended Operating Range Table 5 on page 15 or the DC Characteristics table. Table 4. Maximum Ratings<sup>1</sup> | Symbol | Rating | Minimum | Maximum | Unit | |---------------------|-------------------------------------------------------------------|------------------|-------------------|------| | NV <sub>dd</sub> | DC I/O Supply Voltage | - | - | V | | QV <sub>dd</sub> | DC Internal (core) Supply Voltage | _ | _ | V | | AV <sub>dd</sub> | DC Analog Supply Voltage | _ | - | V | | BTRFV <sub>dd</sub> | DC Bluetooth Supply Voltage | - | - | V | | V <sub>dd</sub> | Supply voltage | -0.3 | 3.3 | V | | T <sub>A</sub> | Maximum operating temperature range MC9328MX1VH20/MC9328MX1VM20 | 0 | 70 | °C | | T <sub>A</sub> | Maximum operating temperature range MC9328MX1DVH20/MC9328MX1DVM20 | -30 | 70 | °C | | T <sub>A</sub> | Maximum operating temperature range MC9328MX1CVH15/MC9328MX1CVM15 | -40 | 85 | °C | | VESD_HBM | ESD at human body model (HBM) | _ | 2000 | V | | VESD_MM | ESD at machine model (MM) | - | 100 | V | | ILatchup | Latch-up current | _ | 200 | mA | | Test | Storage temperature | -55 | 150 | °C | | Pmax | Power Consumption | 800 <sup>2</sup> | 1300 <sup>3</sup> | mW | - Voltages referenced to Vss and BTRFGND, which are both tied to the same potential. - 2. A typical application with 30 pads simultaneously switching assumes the GPIO toggling and instruction fetches from the ARM core-that is, 7x GPIO, 15x Data bus, and 8x Address bus. - 3. A worst-case application with 70 pads simultaneously switching assumes the GPIO toggling and instruction fetches from the ARM core-that is, 32x GPIO, 30x Data bus, 8x Address bus. These calculations are based on the core running its heaviest OS application at 200MHz, and where the whole image is running out of SDRAM. QVDD at 2.0V, NVDD and AVDD at 3.3V, therefore, 180mA is the worst measurement recorded in the factory environment, max 5mA is consumed for OSC pads, with each toggle GPIO consuming 4mA. # 3.2 Recommended Operating Range Table 5 provides the recommended operating ranges for the supply voltages. The MC9328MX1 processor has multiple pairs of VDD and VSS power supply and return pins. QVDD and QVSS pins are used for internal logic. All other VDD and VSS pins are for the I/O pads voltage supply, and each pair of VDD and VSS provides power to the enclosed I/O pads. This design allows different peripheral supply voltage levels in a system. Because AVDD pins are supply voltages to the analog pads, it is recommended to isolate and noise-filter the AVDD pins from other VDD pins. BTRFVDD is the supply voltage for the Bluetooth interface signals. It is quite sensitive to the data transmit/receive accuracy. Please refer to Bluetooth RF spec for special handling. If Bluetooth is not used in the system, these Bluetooth pins can be used as general purpose I/O pins and BTRFVDD can be used as other NVDD pins. For more information about I/O pads grouping per VDD, please refer to Table 3 on page 6. Minimum Maximum Unit Symbol Rating **NVDD** I/O supply voltage MSHC, SPI, BTA, USBd, LCD and 2.70 3.30 V CSI are only 3V interface NVDD I/O supply voltage 1.70 3.30 V ٧ **QVDD** Internal supply voltage (Core = 1.70 1.90 150 MHz) **QVDD** Internal supply voltage (Core = V 1.80 2.00 200 MHz) ٧ **AVDD** Analog supply voltage 1.70 3.30 **BTRFVD** ٧ Bluetooth I/O voltage (Bluetooth) 1.70 3.10 $D_1$ **BTRFVD** Bluetooth I/O voltage (Non Bluetooth 1.70 3.30 ٧ $D_2$ applications) Table 5. Recommended Operating Range <sup>1</sup> # 3.3 Power Sequence Requirements For required power-up and power-down sequencing, please refer to the "Power-Up Sequence" section of application note AN2537 on the i.MX website page. #### 3.4 DC Electrical Characteristics Table 6 contains both maximum and minimum DC characteristics of the MC9328MX1. MC9328MX1 Advance Information, Rev. 4 <sup>1.</sup> Voltages referenced to Vss and BTRFGND, which are both tied to the same potential. ## **Specifications** Table 6. Maximum and Minimum DC Characteristics | Number<br>or Symbol | Parameter | Minimum | Typical | Maximum | Unit | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------------------------------|---------|------| | Іор | Full running operating current at 1.8V for QVDD, 3.3V for NVDD/AVDD (Core = 96 MHz, System = 96 MHz, MPEG4 decoding playback from external memory card to both external SSI audio decoder and TFT display panel, and OS with MMU enabled memory system is running on external SDRAM) Please refer to application note: AN2537, Power Performance of MC9328MX1. | _ | QVDD at 1.8v<br>= 120mA; NVDD+AVDD<br>at 3.0v = 30mA | _ | mA | | Sidd <sub>1</sub> | Standby current (QVDD = 1.8V, temp = 25°C) | _ | 25 | _ | μА | | Sidd <sub>2</sub> | Standby current (QVDD = 1.8V, temp = 55°C) | _ | 45 | _ | μА | | Sidd <sub>3</sub> | Standby current (QVDD = 2.0V, temp = 25°C) | _ | 35 | _ | μΑ | | Sidd <sub>4</sub> | Standby current (QVDD = 2.0V, temp = 55°C) | _ | 60 | _ | μΑ | | V <sub>IH</sub> | Input high voltage | 0.7V <sub>DD</sub> | _ | Vdd+0.2 | V | | V <sub>IL</sub> | Input low voltage | _ | - | 0.4 | V | | V <sub>OH</sub> | Output high voltage (I <sub>OH</sub> = 2.0 mA) | 0.7V <sub>DD</sub> | _ | Vdd | V | | V <sub>OL</sub> | Output low voltage (I <sub>OL</sub> = -2.5 mA) | _ | _ | 0.4 | V | | I <sub>IL</sub> | Input low leakage current (V <sub>IN</sub> = GND, no pull-up or pull-down) | - | - | ±1 | μА | | lін | Input high leakage current (V <sub>IN</sub> = V <sub>DD</sub> , no pull-up or pull-down) | - | - | ±1 | μА | | ІОН | Output high current (V <sub>OH</sub> = 0.8V <sub>DD</sub> , V <sub>DD</sub> = 1.8V) | _ | - | 4.0 | mA | | l <sub>OL</sub> | Output low current (V <sub>OL</sub> = 0.4V, V <sub>DD</sub> = 1.8V) | -4.0 | - | - | mA | | l <sub>OZ</sub> | Output leakage current (V <sub>out</sub> = V <sub>DD</sub> , output is tri-stated) | - | - | ±5 | μΑ | | C <sub>i</sub> | Input capacitance | - | - | 5 | pF | | C <sub>o</sub> | Output capacitance | - | - | 5 | pF | ## 3.5 AC Electrical Characteristics The AC characteristics consist of output delays, input setup and hold times, and signal skew times. All signals are specified relative to an appropriate edge of other signals. All timing specifications are specified at a system operating frequency from 0 MHz to 96 MHz (core operating frequency 150 MHz) with an operating supply voltage from $V_{DD\,min}$ to $V_{DD\,max}$ under an operating temperature from $T_L$ to $T_H$ . All timing is measured at 30 pF loading. Table 7. Tri-State Signal Timing | Pin | Parameter | Minimum | Maximum | Unit | |----------|----------------------------------------------------|---------|---------|------| | TRISTATE | Time from TRISTATE activate until I/O becomes Hi-Z | _ | 20.8 | ns | Table 8. 32k/16M Oscillator Signal Timing | Parameter | Minimum | RMS | Maximum | Unit | |---------------------------------------------------------------------|---------|-----|---------|------| | EXTAL32k input jitter (peak to peak) for both System PLL and MCUPLL | - | 5 | 20 | ns | | EXTAL32k input jitter (peak to peak) for MCUPLL only | _ | 5 | 100 | ns | | EXTAL32k startup time | 800 | - | _ | ms | | EXTAL16M input jitter (peak to peak) | _ | TBD | TBD | _ | | EXTAL16M startup time | TBD | _ | _ | _ | Table 9. CLKO Rise/Fall Time (at 30pF Loaded) | | Best<br>Case | Typical | Worst<br>Case | Units | |-----------|--------------|---------|---------------|-------| | Rise Time | 0.80 | 1.00 | 1.40 | ns | | Fall Time | 0.74 | 1.08 | 1.67 | ns | **Specifications** ## 3.6 Embedded Trace Macrocell All registers in the ETM9 are programmed through a JTAG interface. The interface is an extension of the ARM920T processor's TAP controller, and is assigned scan chain 6. The scan chain consists of a 40-bit shift register comprised of the following: - 32-bit data field - 7-bit address field - A read/write bit The data to be written is scanned into the 32-bit data field, the address of the register into the 7-bit address field, and a 1 into the read/write bit. A register is read by scanning its address into the address field and a 0 into the read/write bit. The 32-bit data field is ignored. A read or a write takes place when the TAP controller enters the UPDATE-DR state. The timing diagram for the ETM9 is shown in Figure 2. See Table 10 on page 18 for the ETM9 timing parameters used in Figure 2. Figure 2. Trace Port Timing Diagram **Table 10. Trace Port Timing Diagram Parameter Table** | Ref No. | Davamatav | 1.8V +/- 0.10V | | 3.0V + | Unit | | |---------|-------------------|----------------|---------|---------|---------|------| | nei No. | Parameter | Minimum | Maximum | Minimum | Maximum | Unit | | 1 | CLK frequency | 0 | 85 | 0 | 100 | MHz | | 2a | Clock high time | 1.3 | _ | 2 | _ | ns | | 2b | Clock low time | 3 | _ | 2 | _ | ns | | 3a | Clock rise time | _ | 4 | _ | 3 | ns | | 3b | Clock fall time | _ | 3 | _ | 3 | ns | | 4a | Output hold time | 2.28 | - | 2 | _ | ns | | 4b | Output setup time | 3.42 | - | 3 | _ | ns | # 3.7 DPLL Timing Specifications Parameters of the DPLL are given in Table 11. In this table, $T_{ref}$ is a reference clock period after the pre-divider and $T_{dck}$ is the output double clock period. Table 11. DPLL Specifications | Parameter | Test Conditions | Minimum | Typical | Maximum | Unit | |----------------------------------------|-----------------------------------------------------------------------|---------|------------------|---------|--------------------| | Reference clock freq range | Vcc = 1.8V | 5 | _ | 100 | MHz | | Pre-divider output clock freq range | Vcc = 1.8V | 5 | - | 30 | MHz | | Double clock freq range | Vcc = 1.8V | 80 | - | 220 | MHz | | Pre-divider factor (PD) | - | 1 | - | 16 | _ | | Total multiplication factor (MF) | Includes both integer and fractional parts | 5 | - | 15 | - | | MF<br>integer part | - | 5 | _ | 15 | - | | MF<br>numerator | Should be less than the denominator | 0 | - | 1022 | - | | MF<br>denominator | - | 1 | - | 1023 | - | | Pre-multiplier lock-in time | - | _ | - | 312.5 | μsec | | Freq lock-in time after full reset | FOL mode for non-integer MF (does not include pre-must lock-in time) | 250 | 280<br>(56 μs) | 300 | T <sub>ref</sub> | | Freq lock-in time after partial reset | FOL mode for non-integer MF (does not include pre-multi lock-in time) | 220 | 250<br>(~50 μs) | 270 | T <sub>ref</sub> | | Phase lock-in time after full reset | FPL mode and integer MF (does not include pre-multi lock-in time) | 300 | 350<br>(70 μs) | 400 | T <sub>ref</sub> | | Phase lock-in time after partial reset | FPL mode and integer MF (does not include pre-multi lock-in time) | 270 | 320<br>(64 μs) | 370 | T <sub>ref</sub> | | Freq jitter (p-p) | - | - | 0.005<br>(0.01%) | 0.01 | 2•T <sub>dck</sub> | | Phase jitter (p-p) | Integer MF, FPL mode, Vcc=1.8V | - | 1.0<br>(10%) | 1.5 | ns | | Power supply voltage | - | 1.7 | - | 2.5 | V | | Power dissipation | FOL mode, integer MF,<br>f <sub>dck</sub> = 200 MHz, Vcc = 1.8V | - | - | 4 | mW | ## 3.8 Reset Module The timing relationships of the Reset module with the POR and RESET\_IN are shown in Figure 3 and Figure 4. #### NOTE: Be aware that NVDD must ramp up to at least 1.8V before QVDD is powered up to prevent forward biasing. Figure 3. Timing Relationship with POR MC9328MX1 Advance Information, Rev. 4 Figure 4. Timing Relationship with RESET\_IN | Ref | Parameter | | 1.8V +/- 0.10V | | /- 0.30V | Unit | | |-----|------------------------------------------------------------------------------------------------|-------------------|----------------|-------------------|----------|--------------------|--| | No. | Farameter | Min | Max | Min | Max | Onit | | | 1 | Width of input POWER_ON_RESET | note <sup>1</sup> | - | note <sup>1</sup> | _ | - | | | 2 | Width of internal POWER_ON_RESET (9600 *CLK32 at 32 KHz) | 300 | 300 | 300 | 300 | ms | | | 3 | 7K to 32K-cycle stretcher for SDRAM reset | 7 | 7 | 7 | 7 | Cycles of<br>CLK32 | | | 4 | 14K to 32K-cycle stretcher for internal system reset HRESERT and output reset at pin RESET_OUT | 14 | 14 | 14 | 14 | Cycles of<br>CLK32 | | | 5 | Width of external hard-reset RESET_IN | 4 | - | 4 | _ | Cycles of<br>CLK32 | | | 6 | 4K to 32K-cycle qualifier | 4 | 4 | 4 | 4 | Cycles of<br>CLK32 | | POR width is dependent on the 32 or 32.768 kHz crystal oscillator start-up time. Design margin should allow for crystal tolerance, i.MX chip variations, temperature impact, and supply voltage influence. Through the process of supplying crystals for use with CMOS oscillators, crystal manufacturers have developed a working knowledge of start-up time of their crystals. Typically, start-up times range from 400 ms to 1.2 seconds for this type of crystal. If an external stable clock source (already running) is used instead of a crystal, the width of POR should be ignored in calculating timing for the start-up process. ## 3.9 External Interface Module The External Interface Module (EIM) handles the interface to devices external to the MC9328MX1, including generation of chip-selects for external peripherals and memory. The timing diagram for the EIM is shown in Figure 5, and Table 13 defines the parameters of signals. Figure 5. EIM Bus Timing Diagram Table 13. EIM Bus Timing Parameter Table | Ref No. | Parameter | | 1.8 ± 0.10V | | | $3.0 \pm 0.3 \text{V}$ | | | |----------|-----------------------------|------|-------------|------|-----|------------------------|-----|------| | Tioi no. | . aramoto | Min | Typical | Max | Min | Typical | Max | Unit | | 1a | Clock fall to address valid | 2.48 | 3.31 | 9.11 | 2.4 | 3.2 | 8.8 | ns | MC9328MX1 Advance Information, Rev. 4 Table 13. EIM Bus Timing Parameter Table (Continued) | Ref No. | Parameter | 1.8 $\pm$ 0.10V | | | $3.0 \pm 0.3 \text{V}$ | | | Unit | |---------|-------------------------------------------------------|-----------------|---------|------|------------------------|---------|-----|------| | nei No. | | Min | Typical | Max | Min | Typical | Max | | | 1b | Clock fall to address invalid | 1.55 | 2.48 | 5.69 | 1.5 | 2.4 | 5.5 | ns | | 2a | Clock fall to chip-select valid | 2.69 | 3.31 | 7.87 | 2.6 | 3.2 | 7.6 | ns | | 2b | Clock fall to chip-select invalid | 1.55 | 2.48 | 6.31 | 1.5 | 2.4 | 6.1 | ns | | 3a | Clock fall to Read (Write) Valid | 1.35 | 2.79 | 6.52 | 1.3 | 2.7 | 6.3 | ns | | 3b | Clock fall to Read (Write) Invalid | 1.86 | 2.59 | 6.11 | 1.8 | 2.5 | 5.9 | ns | | 4a | Clock <sup>1</sup> rise to Output Enable Valid | 2.32 | 2.62 | 6.85 | 2.3 | 2.6 | 6.8 | ns | | 4b | Clock <sup>1</sup> rise to Output Enable Invalid | 2.11 | 2.52 | 6.55 | 2.1 | 2.5 | 6.5 | ns | | 4c | Clock <sup>1</sup> fall to Output Enable Valid | 2.38 | 2.69 | 7.04 | 2.3 | 2.6 | 6.8 | ns | | 4d | Clock <sup>1</sup> fall to Output Enable Invalid | 2.17 | 2.59 | 6.73 | 2.1 | 2.5 | 6.5 | ns | | 5a | Clock <sup>1</sup> rise to Enable Bytes Valid | 1.91 | 2.52 | 5.54 | 1.9 | 2.5 | 5.5 | ns | | 5b | Clock <sup>1</sup> rise to Enable Bytes Invalid | 1.81 | 2.42 | 5.24 | 1.8 | 2.4 | 5.2 | ns | | 5c | Clock <sup>1</sup> fall to Enable Bytes Valid | 1.97 | 2.59 | 5.69 | 1.9 | 2.5 | 5.5 | ns | | 5d | Clock <sup>1</sup> fall to Enable Bytes Invalid | 1.76 | 2.48 | 5.38 | 1.7 | 2.4 | 5.2 | ns | | 6a | Clock <sup>1</sup> fall to Load Burst Address Valid | 2.07 | 2.79 | 6.73 | 2.0 | 2.7 | 6.5 | ns | | 6b | Clock <sup>1</sup> fall to Load Burst Address Invalid | 1.97 | 2.79 | 6.83 | 1.9 | 2.7 | 6.6 | ns | | 6c | Clock <sup>1</sup> rise to Load Burst Address Invalid | 1.91 | 2.62 | 6.45 | 1.9 | 2.6 | 6.4 | ns | | 7a | Clock <sup>1</sup> rise to Burst Clock rise | 1.61 | 2.62 | 5.64 | 1.6 | 2.6 | 5.6 | ns | | 7b | Clock <sup>1</sup> rise to Burst Clock fall | 1.61 | 2.62 | 5.84 | 1.6 | 2.6 | 5.8 | ns | | 7c | Clock <sup>1</sup> fall to Burst Clock rise | 1.55 | 2.48 | 5.59 | 1.5 | 2.4 | 5.4 | ns | | 7d | Clock <sup>1</sup> fall to Burst Clock fall | 1.55 | 2.59 | 5.80 | 1.5 | 2.5 | 5.6 | ns | | 8a | Read Data setup time | 5.54 | - | _ | 5.5 | _ | _ | ns | | 8b | Read Data hold time | 0 | - | _ | 0 | _ | - | ns | | 9a | Clock <sup>1</sup> rise to Write Data Valid | 1.81 | 2.72 | 6.85 | 1.8 | 2.7 | 6.8 | ns | | 9b | Clock <sup>1</sup> fall to Write Data Invalid | 1.45 | 2.48 | 5.69 | 1.4 | 2.4 | 5.5 | ns | | 9c | Clock <sup>1</sup> rise to Write Data Invalid | 1.63 | - | - | 1.62 | - | - | ns | | 10a | DTACK setup time | 2.52 | _ | - | 2.5 | _ | - | ns | <sup>1.</sup> Clock refers to the system clock signal, HCLK, generated from the System DPLL $\,$ # 3.9.1 DTACK Signal Description The $\overline{DTACK}$ signal is the external input data acknowledge signal. When using the external $\overline{DTACK}$ signal as a data acknowledge signal, the bus time-out monitor generates a bus error when a bus cycle is not terminated by the external $\overline{DTACK}$ signal after 1022 HCLK counts have elapsed. Only the CS5 group supports DTACK signal function when the external DTACK signal is used for data acknowledgement. # 3.9.2 DTACK Signal Timing Figure 6 through Figure 9 show the access cycle timing used by chip-select 5. The signal values and units of measure for this figure are found in the associated tables. ## 3.9.2.1 DTACK READ Cycle without DMA Figure 6. DTACK READ Cycle without DMA Table 14. Parameters for Read Cycle, WSC = 111111, DTACK\_SEL=0, HKCL=96MHz | Number | Characteristic (3.0 | | .3) V | Unit | |--------|-----------------------------------|------------|---------|-------| | Number | Ondradicition | Minimum | Maximum | Ollic | | 1 | OE and EB assertion time | See note 2 | - | ns | | 2 | CS5 pulse width | 3T | - | ns | | 3 | OE negated to address inactive | 46.44 | - | ns | | 4 | DTACK asserted after CS5 asserted | - | 1019T | ns | Table 14. Parameters for Read Cycle, WSC = 111111, DTACK\_SEL=0, HKCL=96MHz (Continued) | Number | Characteristic | $(3.0 \pm 0)$ | Unit | | |--------|-----------------------------------|---------------|-----------|--------| | Number | Characteristic | Minimum | Maximum | _ Unit | | 5 | DTACK asserted to OE negated | 3T+2.2 | 4T+6.86 | ns | | 6 | Data hold timing after OE negated | 0 | _ | ns | | 7 | Data ready after DTACK asserted | 0 | Т | ns | | 8 | OE negated to CS negated | 0.5T+0.24 | 0.5T+0.67 | ns | | 9 | OE negated after EB negated | 0.5 | 1.5 | ns | | 10 | DTACK pulse width | 1T | 3T | ns | #### Note: - 0. DTACK assert means DTACK become low level. - 1. T is the system clock period. (For 96MHz system clock) - 2. OE and EB assertion time is programmable by OEA bit in CS5L register. EB assertion in read cycle will occur only when EBC bit in CS5L register is clear. - 3. Address becomes valid and $\overline{\text{CS}}$ asserts at the start of read access cycle. - 4. The external $\overline{\text{DTACK}}$ input requirement is eliminated when $\overline{\text{CS5}}$ is programmed to use internal wait state. ## 3.9.2.2 DTACK Read Cycle DMA Enabled Figure 7. DTACK Read Cycle DMA Enabled #### **Specifications** Table 15. Parameters for Read Cycle WSC = 111111, DTACK\_SEL=0, HCLK=96MHz | Number | Characteristic | (3.0 ± 0.3) V | | Unit | |--------|------------------------------------|---------------|-----------|------| | | | Minimum | Maximum | | | 1 | OE and EB assertion time | See note 2 | - | ns | | 2 | CS pulse width | 3T | - | ns | | 3 | OE negated before CS5 is negated | 0.5T+0.24 | 0.5T+0.67 | ns | | 4 | Address inactive before CS negated | _ | 0.93 | ns | | 5 | DTACK asserted after CS5 asserted | _ | 1019T | ns | | 6 | DTACK asserted to OE negated | 3T+2.2 | 4T+6.86 | ns | | 7 | Data hold timing after OE negated | 0 | _ | ns | | 8 | Data ready after DTACK is asserted | _ | Т | ns | | 9 | CS deactive to next CS active | Т | _ | ns | | 10 | OE negate after EB negate | 0.5 | 1.5 | ns | | 11 | DTACK pulse width | 1T | 3T | ns | #### Note: - 0. DTACK assert mean DTACK become low. - 1. T is the system clock period. (For 96MHz system clock) - 2. OE and EB assertion time is programmable by OEA bit in CS5L register. EB assertion in read cycle will occur only when EBC bit in CS5L register is clear. - 3. Address becomes valid and $\overline{\text{CS}}$ asserts at the start of read access cycle. - 4. The external DTACK input requirement is eliminated when CS5 is programmed to use internal wait state. # 3.9.2.3 DTACK Write Cycle without DMA Figure 8. DTACK Write Cycle without DMA Table 16. Parameters for Write Cycle WSC = 111111, DTACK\_SEL=0, HKCL=96MHz | Number | Characteristic | (3.0 ± 0.3) V | | l lmi4 | |--------|-----------------------------------|---------------|-----------|--------| | | | Minimum | Maximum | Unit | | 1 | CS5 assertion time | See note 2. | - | ns | | 2 | EB assertion time | See note 2 | _ | ns | | 3 | CS5 pulse width | 3T | - | ns | | 4 | RW negated before CS5 is negated | 1.5T+0.58 | 1.5T+1.58 | ns | | 5 | RW negated to Address inactive | 57.31 | _ | ns | | 6 | DTACK asserted after CS5 asserted | - | 1019T | ns | | 7 | DTACK asserted to RW negated | 2T+1.8 | 3T+5.26 | ns | | 8 | Data hold timing after RW negated | 1.5T-0.59 | _ | ns | | 9 | Data ready after CS5 is asserted | - | Т | ns | | 10 | EB negated before CS5 is negated | 0.5T+0.74 | 0.5T+2.17 | ns | | 11 | DTACK pulse width | 1T | 3Т | ns | Table 16. Parameters for Write Cycle WSC = 111111, DTACK\_SEL=0, HKCL=96MHz (Continued) | Number Characteristic - | (3.0 ± 0.3) V | | Unit | |-------------------------|---------------|---------|------| | | Minimum | Maximum | Onit | #### Note: - 0. DTACK assert mean DTACK become low. - 1. T is the system clock period. (For 96MHz system clock) - 2. CS5 assertion can be controlled by CSA bits. EB assertion can also be programmed by WEA bits in the CS5L register. - 3. Address becomes valid and $\overline{RW}$ asserts at the start of write access cycle. - 4. The external DTACK input requirement is eliminated when CS5 is programmed to use internal wait state. ## 3.9.2.4 DTACK Write Cycle DMA Enabled Figure 9. DTACK Write Cycle DMA Enabled Table 17. Parameters for Write Cycle WSC = 111111, DTACK\_SEL=0, HCLK=96MHz | Number | Characteristic | (3.0 ± 0.3) V | | I I m i 4 | |--------|------------------------------------|---------------|-----------|-----------| | | | Minimum | Maximum | Unit | | 1 | CS5 assertion time | See note 2 | - | ns | | 2 | EB assertion time | See note 2 | - | ns | | 3 | CS5 pulse width | 3T | _ | ns | | 4 | RW negated before CS5 is negated | 1.5T+0.58 | 1.5T+1.58 | ns | | 5 | Address inactive before CS negated | - | 0.93 | ns | | 6 | DTACK asserted after CS5 asserted | - | 1019T | ns | MC9328MX1 Advance Information, Rev. 4 Table 17. Parameters for Write Cycle WSC = 111111, DTACK\_SEL=0, HCLK=96MHz (Continued) | Number | Characteristic | (3.0 ± 0.3) V | | Unit | |--------|-----------------------------------|---------------|-----------|------| | | | Minimum | Maximum | Unit | | 7 | DTACK asserted to RW negated | 2T+1.8 | 3T+5.26 | ns | | 8 | Data hold timing after RW negated | 1.5T-0.59 | _ | ns | | 9 | Data ready after CS5 is asserted | _ | Т | ns | | 10 | CS deactive to next CS active | Т | _ | ns | | 11 | EB negate to CS negate | 0.5T+0.74 | 0.5T+2.17 | ns | | 12 | DTACK pulse width | 1T | 3T | ns | #### Note: - 0. DTACK assert mean DTACK become low. - 1. T is the system clock period. (For 96MHz system clock) - 2. CS5 assertion can be controlled by CSA bits. EB assertion also can be programmed by WEA bits in the CS5L register. - 3. Address becomes valid and $\overline{\text{RW}}$ asserts at the start of write access cycle. - 4.The external DTACK input requirement is eliminated when CS5 is programmed to use internal wait state. # 3.9.3 EIM External Bus Timing The following timing diagrams show the timing of accesses to memory or a peripheral. Note 1: x = 0, 1, 2 or 3 Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register Figure 10. WSC = 1, A.HALF/E.HALF Figure 11. WSC = 1, WEA = 1, WEN = 1, A.HALF/E.HALF #### **Specifications** Note 1: x = 0, 1, 2 or 3 Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register Figure 12. WSC = 1, OEA = 1, A.WORD/E.HALF Figure 13. WSC = 1, WEA = 1, WEN = 2, A.WORD/E.HALF #### **Specifications** Figure 14. WSC = 3, OEA = 2, A.WORD/E.HALF Figure 15. WSC = 3, WEA = 1, WEN = 3, A.WORD/E.HALF #### **Specifications** Note 1: x = 0, 1, 2 or 3 Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register Figure 16. WSC = 3, OEA = 4, A.WORD/E.HALF Figure 17. WSC = 3, WEA = 2, WEN = 3, A.WORD/E.HALF Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register Figure 18. WSC = 3, OEN = 2, A.WORD/E.HALF 39 Figure 19. WSC = 3, OEA = 2, OEN = 2, A.WORD/E.HALF MC9328MX1 Advance Information, Rev. 4 Figure 20. WSC = 2, WWS = 1, WEA = 1, WEN = 2, A.WORD/E.HALF Figure 21. WSC = 1, WWS = 2, WEA = 1, WEN = 2, A.WORD/E.HALF Note 1: x = 0, 1, 2 or 3 Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register Figure 22. WSC = 2, WWS = 2, WEA = 1, WEN = 2, A.HALF/E.HALF Note 1: x = 0, 1, 2 or 3 Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register Figure 23. WSC = 2, WWS = 1, WEA = 1, WEN = 2, EDC = 1, A.HALF/E.HALF Figure 24. WSC = 2, CSA = 1, WWS = 1, A.WORD/E.HALF Note 1: x=0, 1, 2 or 3 Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register Figure 25. WSC = 3, CSA = 1, A.HALF/E.HALF Note 1: x = 0, 1, 2 or 3 Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register Figure 26. WSC = 2, OEA = 2, CNC = 3, BCM = 1, A.HALF/E.HALF Note 1: x = 0, 1, 2 or 3 Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register Figure 27. WSC = 2, OEA = 2, WEA = 1, WEN = 2, CNC = 3, A.HALF/E.HALF Note 1: x = 0, 1, 2 or 3 Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register Figure 28. WSC = 3, SYNC = 1, A.HALF/E.HALF Note 1: x = 0, 1, 2 or 3 Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register Figure 29. WSC = 2, SYNC = 1, DOL = [1/0], A.WORD/E.WORD Note 1: x = 0, 1, 2 or 3 Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register Figure 30. WSC = 2, SYNC = 1, DOL = [1/0], A.WORD/E.HALF Note 1: x = 0, 1, 2 or 3 Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register Figure 31. WSC = 7, OEA = 8, SYNC = 1, DOL = 1, BCD = 1, BCS = 2, A.WORD/E.HALF Note 1: x = 0, 1, 2 or 3 Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register Figure 32. WSC = 7, OEA = 8, SYNC = 1, DOL = 1, BCD = 1, BCS = 1, A.WORD/E.HALF Figure 33. SCLK to LD Timing Diagram Table 18. LCDC SCLK Timing | | | 3.0 +/ | ⁄- 0.3V | | |-----|------------------|---------|---------|------| | Num | Characteristic | Minimum | Maximum | Unit | | 1 | SCLK to LD valid | _ | 3 | ns | # 3.9.4 Non-TFT Panel Timing Figure 34. Non-TFT Panel Timing Table 19. Non TFT Panel Timing Diagram | Symbol | Parameter | Allowed Register Minimum<br>Value | Actual Value | Unit | |--------|--------------------|-----------------------------------|--------------|------| | T1 | HSYN to VSYN delay | 0 | HWAIT2+2 | Tpix | | T2 | HSYN pulse width | 0 | HWIDTH+1 | Tpix | | Т3 | VSYN to SCLK | - | 0<= T3<=Ts | - | | T4 | SCLK to HSYN | 0 | HWAIT1+1 | Tpix | - VSYN, HSYN and SCLK can be programmed as active high or active low. In the above timing diagram, all these 3 signals are active high. - Ts is the shift clock period. - Ts = Tpix \* (panel data bus width). - Tpix is the pixel clock period which equals LCDC\_CLK period \* (PCD + 1). - Maximum frequency of LCDC\_CLK is 48 MHz, which is controlled by Peripheral Clock Divider Register. - Maximum frequency of SCLK is HCLK / 5, otherwise LD output will be wrong. # 3.10 Pen ADC Specifications The specifications for the pen ADC are shown in Table 20 through Table 22. Table 20. Pen ADC System Performance | Full Range Resolution <sup>1</sup> | 13 bits | |------------------------------------|---------| | Non-Linearity Error <sup>1</sup> | 4 bits | | Accuracy <sup>1</sup> | 9 bits | <sup>1.</sup> Tested under input = 0~1.8V at 25°C **Table 21. Pen ADC Test Conditions** | Vp max | 1800 mV | ip max | +7 μΑ | | |-------------------------------|---------|-----------|--------|--| | Vp min | GND | ip min | 1.5 µA | | | Vn | GND | in | 1.5 µA | | | Sample frequency | | 12 MHz | | | | Sample rate | | 1.2 KHz | | | | Input frequency | | 100 Hz | | | | Input range | | 0–1800 mV | | | | <b>Note:</b> Ru1 = Ru2 = 200K | | | | | Table 22. Pen ADC Absolute Rating | +9.5 μA | |---------| | -2.5 μA | | +9.5 μA | | -2.5 µA | | | ### 3.11 ASP Touch Panel Controller The following sections contain the electrical specifications of the ASP touch panel controller. The value of parameters and their corresponding measuring conditions are mentioned as well. # 3.11.1 Electrical Specifications Test conditions: Temperature = 25° C, QVDD = 1800mV. MC9328MX1 Advance Information, Rev. 4 Table 23. ASP Touch Panel Controller Electrical Spec | Parameter | Minimum | Туре | Maximum | Unit | |-----------------------------------|---------------|-------|---------|------------------| | Offset | _ | 32768 | _ | _ | | Offset Error | _ | _ | 8199 | _ | | Gain | - | 13.65 | _ | mV <sup>-1</sup> | | Gain Error | _ | - | 33% | _ | | DNL | 8 | 9 | _ | Bits | | INL | _ | 0 | _ | Bits | | Accuracy (without missing code) | 8 | 9 | _ | Bits | | Operating Voltage Range (Pen) | _ | _ | QVDD | mV | | Operating Voltage Range (U) | Negative QVDD | _ | QVDD | mV | | On-resistance of switches SW[8:1] | _ | 10 | _ | Ohm | Note that QVDD should be 1800mV. ## 3.11.2 Gain Calculations The ideal mapping of input voltage to output digital sample is defined as follows: Figure 35. Gain Calculations In general, the mapping function is: $$S = G * V + C$$ Where V is input, S is output, G is the slope, and C is the y-intercept. Nominal Gain $G_0 = 65535 / 4800 = 13.65 \text{mV}^{-1}$ Nominal Offset $C_0 = 65535 / 2 = 32767$ ## 3.11.3 Offset Calculations The ideal mapping of input voltage to output digital sample is defined as: Figure 36. Offset Calculations In general, the mapping function is: $$S = G * V + C$$ Where V is input, S is output, G is the slope, and C is the y-intercept. Nominal Gain $G_0 = 65535 / 4800 = 13.65 \text{mV}^{-1}$ Nominal Offset $C_0 = 65535 / 2 = 32767$ ### 3.11.4 Gain Error Calculations Gain error calculations are made using the information in this section. Figure 37. Gain Error Calculations Assuming the offset remains unchanged, the mapping is rotated around y-intercept to determine the maximum gain allowed. This occurs when the sample at 1800mV has just reached the ceiling of the 16-bit range, 65535. Maximum Offset G<sub>max</sub>. $$G_{\text{max}} = (65535 - C_0) / 1800$$ = $(65535 - 32767) / 1800$ = $18.20$ Gain Error G<sub>r</sub> $$G_{r}$$ = $(G_{max} - G_{0}) / G_{0} * 100\%$ = $(18.20 - 13.65) / 13.65 * 100\%$ = $33\%$ ### 3.12 Bluetooth Accelerator #### **IMPORTANT:** On-chip accelerator hardware is not supported by software. An external Bluetooth chip interfaced to a UART is recommended. The Bluetooth Accelerator (BTA) radio interface supports the Motorola Radio, MC13180 using an SPI interface. This section provides the data bus timing diagrams and SPI interface timing diagrams shown in Figure 38 and Figure 39 on page 59, and the associated parameters shown in Table 24 and Table 25 on page 59. Figure 38. Motorola MC13180 Data Bus Timing Diagram Table 24. Motorola MC13180 Data Bus Timing Parameter Table | Ref No. | Parameter | Minimum | Typical | Maximum | Unit | |---------|------------------------------------------------------------------|---------|---------|---------|------| | 1 | FrameSync setup time relative to BT CLK rising edge <sup>1</sup> | _ | 4 | _ | ns | | 2 | FrameSync hold time relative to BT CLK rising edge <sup>1</sup> | _ | 12 | Ι | ns | MC9328MX1 Advance Information, Rev. 4 | Table 24. Motorola MC13180 Data Bus Timing Parameter Table (Continue | Table 24. | Motorola | MC13180 Data | a Bus Timino | Parameter Table | (Continued | |----------------------------------------------------------------------|-----------|----------|--------------|--------------|-----------------|------------| |----------------------------------------------------------------------|-----------|----------|--------------|--------------|-----------------|------------| | Ref No. | Parameter | Minimum | Typical | Maximum | Unit | |---------|-----------------------------------------------------------------------|---------|-------------|---------|------| | 3 | Receive Data setup time relative to BT CLK rising edge <sup>1</sup> | _ | 6 | _ | ns | | 4 | Receive Data hold time relative to BT CLK rising edge <sup>1</sup> | _ | 13 | _ | ns | | 5 | Transmit Data setup time relative to RXTX_EN rising edge <sup>2</sup> | 172.5 | _ | 192.5 | μs | | 6 | TX DATA period | 1 | 000 +/- 0.0 | 2 | ns | | 7 | BT CLK duty cycle | 40 | _ | 60 | % | | 8 | Transmit Data hold time relative to RXTX_EN falling edge | 4 | _ | 10 | μs | - 1. Please refer to Motorola 2.4 GHz RF Transceiver Module (MC13180) Technical Data documentation. - 2. The setup and hold times of RX\_TX\_EN can be adjusted by programming Time\_A\_B register (0x00216050) and RF\_Status (0x0021605C) registers. Figure 39. SPI Interface Timing Diagram Using Motorola MC13180 Table 25. SPI Interface Timing Parameter Table Using Motorola MC13180 | Ref No. | Parameter | Minimum | Maximum | Unit | |---------|-------------------------------------------------------------|---------|---------|------| | 1 | SPI_EN setup time relative to rising edge of SPI_CLK | 15 | ı | ns | | 2 | Transmit data delay time relative to rising edge of SPI_CLK | 0 | 15 | ns | | 3 | Transmit data hold time relative to rising edge of SPI_EN | 0 | 15 | ns | | 4 | SPI_CLK rise time | 0 | 25 | ns | | 5 | SPI_CLK fall time | 0 | 25 | ns | | 6 | SPI_EN hold time relative to falling edge of SPI_CLK | 15 | _ | ns | Table 25. SPI Interface Timing Parameter Table Using Motorola MC13180 (Continued) | Ref No. | Parameter | Minimum | Maximum | Unit | |---------|--------------------------------------------------------------------------|---------|---------|------| | 7 | Receive data setup time relative to falling edge of SPI_CLK <sup>1</sup> | 15 | _ | ns | | 8 | Receive data hold time relative to falling edge of SPI_CLK <sup>1</sup> | 15 | _ | ns | | 9 | SPI_CLK frequency, 50% duty cycle required <sup>1</sup> | _ | 20 | MHz | <sup>1.</sup> The SPI\_CLK clock frequency and duty cycle, setup and hold times of receive data can be set by programming SPI\_Control (0x00216138) register together with system clock. # 3.13 SPI Timing Diagrams To use the internal transmit (TX) and receive (RX) data FIFOs when the SPI 1 module is configured as a master, two control signals are used for data transfer rate control: the $\overline{SS}$ signal (output) and the $\overline{SPI}$ RDY signal (input). The SPI 1 Sample Period Control Register (PERIODREG1) and the SPI 2 Sample Period Control Register (PERIODREG2) can also be programmed to a fixed data transfer rate for either SPI 1 or SPI 2. When the SPI 1 module is configured as a slave, the user can configure the SPI 1 Control Register (CONTROLREG1) to match the external SPI master's timing. In this configuration, $\overline{SS}$ becomes an input signal, and is used to latch data into or load data out to the internal data shift registers, as well as to increment the data FIFO. Figure 40. Master SPI Timing Diagram Using SPI\_RDY Edge Trigger Figure 41. Master SPI Timing Diagram Using SPI\_RDY Level Trigger Figure 42. Master SPI Timing Diagram Ignore SPI\_RDY Level Trigger Figure 43. Slave SPI Timing Diagram FIFO Advanced by BIT COUNT Figure 44. Slave SPI Timing Diagram FIFO Advanced by SS Rising Edge | Table 26. | Timing Parameter | Table for Figure 4 | 0 through Figure 44 | |-----------|------------------|--------------------|---------------------| | | | | | | Ref<br>No. | Parameter | Minimum | Maximum | Unit | |------------|----------------------------------|---------------------------|---------|------| | 1 | SPI_RDY to SS output low | 2T <sup>1</sup> | _ | ns | | 2 | SS output low to first SCLK edge | 3⋅Tsclk <sup>2</sup> | _ | ns | | 3 | Last SCLK edge to SS output high | 2·Tsclk | _ | ns | | 4 | SS output high to SPI_RDY low | 0 | _ | ns | | 5 | SS output pulse width | Tsclk + WAIT <sup>3</sup> | _ | ns | | 6 | SS input low to first SCLK edge | Т | _ | ns | | 7 | SS input pulse width | T | _ | ns | - 1. T = CSPI system clock period (PERCLK2). - 2. Tsclk = Period of SCLK. - 3. WAIT = Number of bit clocks (SCLK) or 32.768 KHz clocks per Sample Period Control Register. # 3.14 LCD Controller This section includes timing diagrams for the LCD controller. For detailed timing diagrams of the LCD controller with various display configurations, refer to the LCD controller chapter of the MC9328MX1 Reference Manual. Figure 45. SCLK to LD Timing Diagram **Table 27. LCDC SCLK Timing Parameter Table** | Ref No. Parameter Minimum Maximum Unit | |------------------------------------------| | | | 1 SCLK to LD valid – 2 ns | | Non-display region T1 T3 T4 VSYN T2 | | HSYN | | OE | | LD[15:0] | | T5 T6 XMAX T7 | | HSYN | | SCLK | | OE T8 | | | | LD[15:0] | Figure 46. 4/8/16 Bit/Pixel TFT Color Mode Panel Timing Diagram Table 28. 4/8/16 Bit/Pixel TFT Color Mode Panel Timing Table | Symbol | Description | Minimum | Corresponding Register Value | Unit | |--------|---------------------------------------------------------|-----------------|------------------------------|------| | T1 | End of OE to beginning of VSYN | T5+T6<br>+T7+T9 | (VWAIT1·T2)+T5+T6+T7+T9 | Ts | | T2 | HSYN period | XMAX+5 | XMAX+T5+T6+T7+T9+T10 | Ts | | Т3 | VSYN pulse width | T2 | VWIDTH-(T2) | Ts | | T4 | End of VSYN to beginning of OE | 2 | VWAIT2·(T2) | Ts | | T5 | HSYN pulse width | 1 | HWIDTH+1 | Ts | | Т6 | End of HSYN to beginning to T9 | 1 | HWAIT2+1 | Ts | | T7 | End of OE to beginning of HSYN | 1 | HWAIT1+1 | Ts | | Т8 | SCLK to valid LD data | -3 | 3 | ns | | Т9 | End of HSYN idle2 to VSYN edge (for non-display region) | 2 | 2 | Ts | | Т9 | End of HSYN idle2 to VSYN edge (for Display region) | 1 | 1 | Ts | | T10 | VSYN to OE active (Sharp = 0), when VWAIT2 = 0 | 1 | 1 | Ts | | T10 | VSYN to OE active (Sharp = 1),<br>when VWAIT2 = 0 | 2 | 2 | Ts | #### Note: - Ts is the SCLK period which equals LCDC\_CLK / (PCD + 1). Normally LCDC\_CLK = 15ns. - VSYN, HSYN and OE can be programmed as active high or active low. In Figure 46, all 3 signals are active low. - The polarity of SCLK and LD[15:0] can also be programmed. - SCLK can be programmed to be deactivated during the VSYN pulse or the OE deasserted period. In Figure 46, SCLK is always active. - For T9 non-display region, VSYN is non-active. It is used as an reference. - · XMAX is defined in pixels. # 3.15 Multimedia Card/Secure Digital Host Controller The DMA interface block controls all data routing between the external data bus (DMA access), internal MMC/SD module data bus, and internal system FIFO access through a dedicated state machine that monitors the status of FIFO content (empty or full), FIFO address, and byte/block counters for the MMC/SD module (inner system) and the application (user programming). Figure 47. Chip-Select Read Cycle Timing Diagram Table 29. SDHC Bus Timing Parameter Table | Ref<br>No. | Parameter | 1.8V +/- 0.10V | | 3.0V +/- 0.30V | | Unit | |------------|--------------------------------------------------------------------|----------------|---------------------------|----------------|-------|-------| | | | Min | Max | Min | Max | Oiiit | | 1 | CLK frequency at Data transfer Mode (PP) <sup>1</sup> —10/30 cards | 0 | 25/5 | 0 | 25/5 | MHz | | 2 | CLK frequency at Identification Mode <sup>2</sup> | 0 | 400 | 0 | 400 | KHz | | 3a | Clock high time <sup>1</sup> —10/30 cards | 6/33 | _ | 10/50 | _ | ns | | 3b | Clock low time <sup>1</sup> —10/30 cards | 15/75 | _ | 10/50 | _ | ns | | 4a | Clock fall time <sup>1</sup> —10/30 cards | _ | 10/50 (5.00) <sup>3</sup> | - | 10/50 | ns | | 4b | Clock rise time <sup>1</sup> —10/30 cards | _ | 14/67 (6.67) <sup>3</sup> | _ | 10/50 | ns | | 5a | Input hold time <sup>3</sup> —10/30 cards | 5.7/5.7 | _ | 5/5 | _ | ns | | 5b | Input setup time <sup>3</sup> —10/30 cards | 5.7/5.7 | _ | 5/5 | _ | ns | | 6a | Output hold time <sup>3</sup> —10/30 cards | 5.7/5.7 | - | 5/5 | _ | ns | | 6b | Output setup time <sup>3</sup> —10/30 cards | 5.7/5.7 | - | 5/5 | _ | ns | | 7 | Output delay time <sup>3</sup> | 0 | 16 | 0 | 14 | ns | - 1. $C_L \le 100 \text{ pF} / 250 \text{ pF} (10/30 \text{ cards})$ - 2. $C_L \le 250 \text{ pF} (21 \text{ cards})$ - 3. $C_L \le 25 \text{ pF (1 card)}$ ## 3.15.1 Command Response Timing on MMC/SD Bus The card identification and card operation conditions timing are processed in open-drain mode. The card response to the host command starts after exactly $N_{ID}$ clock cycles. For the card address assignment, SET\_RCA is also processed in the open-drain mode. The minimum delay between the host command and card response is NCR clock cycles as illustrated in Figure 48. The symbols for Figure 48 through Figure 52 are defined in Table 30. | Card Active | | Host Active | | | |-------------|---------------------------------------|-------------|--------------------------------------|--| | Symbol | Definition | Symbol | Definition | | | Z | High impedance state | S | Start bit (0) | | | D | Data bits | Т | Transmitter bit (Host = 1, Card = 0) | | | * | Repetition | Р | One-cycle pull-up (1) | | | CRC | Cyclic redundancy check bits (7 bits) | E | End bit (1) | | Table 30. State Signal Parameters for Figure 48 through Figure 52 Figure 48. Timing Diagrams at Identification Mode After a card receives its RCA, it switches to data transfer mode. As shown on the first diagram in Figure 49 on page 66, SD\_CMD lines in this mode are driven with push-pull drivers. The command is followed by a period of two Z bits (allowing time for direction switching on the bus) and then by P bits pushed up by the responding card. The other two diagrams show the separating periods $N_{RC}$ and $N_{CC}$ . Timing response end to next CMD start (data transfer mode) Timing of command sequences (all modes) Figure 49. Timing Diagrams at Data Transfer Mode Figure 50 on page 67 shows basic read operation timing. In a read operation, the sequence starts with a single block read command (which specifies the start address in the argument field). The response is sent on the SD\_CMD lines as usual. Data transmission from the card starts after the access time delay $N_{AC}$ , beginning from the last bit of the read command. If the system is in multiple block read mode, the card sends a continuous flow of data blocks with distance $N_{AC}$ until the card sees a stop transmission command. The data stops two clock cycles after the end bit of the stop command. 67 Timing of multiple block read Figure 50. Timing Diagrams at Data Read Figure 51 on page 68 shows the basic write operation timing. As with the read operation, after the card response, the data transfer starts after N<sub>WR</sub> cycles. The data is suffixed with CRC check bits to allow the card to check for transmission errors. The card sends back the CRC check result as a CC status token on the data line. If there was a transmission error, the card sends a negative CRC status (101); otherwise, a positive CRC status (010) is returned. The card expects a continuous flow of data blocks if it is configured to multiple block mode, with the flow terminated by a stop transmission command. MC9328MX1 Advance Information, Rev. 4 Figure 51. Timing Diagrams at Data Write MC9328MX1 Advance Information, Rev. 4 The stop transmission command may occur when the card is in different states. Figure 52 shows the different scenarios on the bus. Figure 52. Stop Transmission During Different Scenarios | Parameter | Symbol | Minimum | Maximum | Unit | | | | |-----------------------------------------------------------------------------------|--------|---------|-------------|--------------|--|--|--| | MMC/SD bus clock, CLK (All values are referred to minimum (VIH) and maximum (VIL) | | | | | | | | | Command response cycle | NCR | 2 | 64 | Clock cycles | | | | | Identification response cycle | NID | 5 | 5 | Clock cycles | | | | | Access time delay cycle | NAC | 2 | TAAC + NSAC | Clock cycles | | | | | Command read cycle | NRC | 8 | - | Clock cycles | | | | | Command-command cycle | NCC | 8 | - | Clock cycles | | | | | Command write cycle | NWR | 2 | - | Clock cycles | | | | | Stop transmission cycle | NST | 2 | 2 | Clock cycles | | | | TAAC: Data read access time -1 defined in CSD register bit[119:112] NSAC: Data read access time -2 in CLK cycles (NSAC·100) defined in CSD register bit[111:104] ## 3.15.2 SDIO-IRQ and ReadWait Service Handling In SDIO, there is a 1-bit or 4-bit interrupt response from the SDIO peripheral card. In 1-bit mode, the interrupt response is simply that the SD\_DAT[1] line is held low. The SD\_DAT[1] line is not used as data in this mode. The memory controller generates an interrupt according to this low and the system interrupt continues until the source is removed (SD\_DAT[1] returns to its high level). In 4-bit mode, the interrupt is less simple. The interrupt triggers at a particular period called the "Interrupt Period" during the data access, and the controller must sample SD\_DAT[1] during this short period to determine the IRQ status of the attached card. The interrupt period only happens at the boundary of each block (512 bytes). Figure 53. SDIO IRQ Timing Diagram ReadWait is another feature in SDIO that allows the user to submit commands during the data transfer. In this mode, the block temporarily pauses the data transfer operation counter and related status, yet keeps the clock running, and allows the user to submit commands as normal. After all commands are submitted, the user can switch back to the data transfer operation and all counter and status values are resumed as access continues. MC9328MX1 Advance Information, Rev. 4 #### Figure 54. SDIO ReadWait Timing Diagram ## 3.16 Memory Stick Host Controller The Memory Stick protocol requires three interface signal line connections for data transfers: MS\_BS, MS\_SDIO, and MS\_SCLKO. Communication is always initiated by the MSHC and operates the bus in either four-state or two-state access mode. The MS\_BS signal classifies data on the SDIO into one of four states (BS0, BS1, BS2, or BS3) according to its attribute and transfer direction. BS0 is the INT transfer state, and during this state no packet transmissions occur. During the BS1, BS2, and BS3 states, packet communications are executed. The BS1, BS2, and BS3 states are regarded as one packet length and one communication transfer is always completed within one packet length (in four-state access mode). The Memory Stick usually operates in four state access mode and in BS1, BS2, and BS3 bus states. When an error occurs during packet communication, the mode is shifted to two-state access mode, and the BS0 and BS1 bus states are automatically repeated to avoid a bus collision on the SDIO. Figure 55. MSHC Signal Timing Diagram Table 32. MSHC Signal Timing Parameter Table | Ref No. | Parameter | Minimum | Maximum | Unit | |---------|----------------------------------------|---------|---------|------| | 1 | MS_SCLKI frequency | _ | 25 | MHz | | 2 | MS_SCLKI high pulse width | 20 | _ | ns | | 3 | MS_SCLKI low pulse width | 20 | _ | ns | | 4 | MS_SCLKI rise time | _ | 3 | ns | | 5 | MS_SCLKI fall time | _ | 3 | ns | | 6 | MS_SCLKO frequency <sup>1</sup> | _ | 25 | MHz | | 7 | MS_SCLKO high pulse width <sup>1</sup> | 20 | _ | ns | | 8 | MS_SCLKO low pulse width <sup>1</sup> | 15 | _ | ns | | 9 | MS_SCLKO rise time <sup>1</sup> | _ | 5 | ns | | 10 | MS_SCLKO fall time <sup>1</sup> | _ | 5 | ns | ### MC9328MX1 Advance Information, Rev. 4 | Table 32. | MSHC Signal | Timing | Parameter | Table ( | (Continued) | |-----------|-------------|--------|-----------|---------|-------------| | | | | | | | | Ref No. | Parameter | Minimum | Maximum | Unit | |---------|---------------------------------------------------------------------------------|---------|---------|------| | 11 | MS_BS delay time <sup>1</sup> | ı | 3 | ns | | 12 | MS_SDIO output delay time <sup>1,2</sup> | _ | 3 | ns | | 13 | MS_SDIO input setup time for MS_SCLKO rising edge (RED bit = $0$ ) <sup>3</sup> | 18 | _ | ns | | 14 | MS_SDIO input hold time for MS_SCLKO rising edge (RED bit = $0$ ) <sup>3</sup> | 0 | _ | ns | | 15 | MS_SDIO input setup time for MS_SCLKO falling edge (RED bit = 1) <sup>4</sup> | 23 | _ | ns | | 16 | MS_SDIO input hold time for MS_SCLKO falling edge (RED bit = 1) <sup>4</sup> | 0 | _ | ns | - 1. Loading capacitor condition is less than or equal to 30pF. - 2. An external resistor (100 ~ 200 ohm) should be inserted in series to provide current control on the MS\_SDIO pin, because of a possibility of signal conflict between the MS\_SDIO pin and Memory Stick SDIO pin when the pin direction changes. - 3. If the MSC2[RED] bit = 0, MSHC samples MS\_SDIO input data at MS\_SCLKO rising edge. - 4. If the MSC2[RED] bit = 1, MSHC samples MS\_SDIO input data at MS\_SCLKO falling edge. # 3.17 Pulse-Width Modulator The PWM can be programmed to select one of two clock signals as its source frequency. The selected clock signal is passed through a divider and a prescaler before being input to the counter. The output is available at the pulsewidth modulator output (PWMO) external pin. Figure 56. PWM Output Timing Diagram Table 33. PWM Output Timing Parameter Table | Ref | 1.8V +/- 0.10V | | 3.0V + | Unit | | | |-----|-----------------------------------|---------------------------------|--------|---------|-------|-----| | No. | rananeter | Minimum Maximum Minimum Maximum | | Maximum | Oilit | | | 1 | System CLK frequency <sup>1</sup> | 0 | 87 | 0 | 100 | MHz | | 2a | Clock high time <sup>1</sup> | 3.3 | _ | 5/10 | _ | ns | | 2b | Clock low time <sup>1</sup> | 7.5 | _ | 5/10 | _ | ns | MC9328MX1 Advance Information, Rev. 4 Table 33. PWM Output Timing Parameter Table (Continued) | Ref | Parameter | 1.8V +/- 0.10V | | 3.0V +/ | Unit | | |-----|--------------------------------|----------------|---------|---------|---------|-------| | No. | Farameter | Minimum | Maximum | Minimum | Maximum | Oilit | | 3a | Clock fall time <sup>1</sup> | - | 5 | - | 5/10 | ns | | 3b | Clock rise time <sup>1</sup> | _ | 6.67 | - | 5/10 | ns | | 4a | Output delay time <sup>1</sup> | 5.7 | - | 5 | - | ns | | 4b | Output setup time <sup>1</sup> | 5.7 | _ | 5 | _ | ns | <sup>1.</sup> $C_L$ of PWMO = 30 pF # 3.18 SDRAM Memory Controller A write to an address within the memory region initiates the program sequence. The first command issued to the SyncFlash is Load Command Register. A [7:0] determine which operation the command performs. For this write setup operation, an address of 0x40 is hardware generated. The bank and other address lines are driven with the address to be programmed. The next command is Active which registers the row address and confirms the bank address. The third command supplies the column address, re-confirms the bank address, and supplies the data to be written. SyncFlash does not support burst writes, therefore a Burst Terminate command is not required. A read to the memory region initiates the status read sequence. The first command issued to the SyncFlash is the Load Command Register with A [7:0] set to 0x70 which corresponds to the Read Status Register operation. The bank and other address lines are driven to the selected address. The second command is Active which sets up the status register read. The bank and row addresses are driven during this command. The third command of the triplet is Read. Bank and column addresses are driven on the address bus during this command. Data is returned from memory on the low order 8 data bits following the CAS latency. Note: CKE is high during the read/write cycle. Figure 57. SDRAM/SyncFlash Read Cycle Timing Diagram **Table 34. SDRAM Timing Parameter Table** | Ref | Parameter | 1. | 8V | 3. | Unit | | |-----|----------------------------------|---------|---------|---------|---------|-------| | No. | i didilictor | Minimum | Maximum | Minimum | Maximum | Oilit | | 1 | SDRAM clock high-level width | 2.67 | _ | 4 | _ | ns | | 2 | SDRAM clock low-level width | 6 | _ | 4 | _ | ns | | 3 | SDRAM clock cycle time | 10.4 | _ | 10 | _ | ns | | 3S | CS, RAS, CAS, WE, DQM setup time | 3.42 | _ | 3 | - | ns | Table 34. SDRAM Timing Parameter Table (Continued) | Ref | Parameter | 1. | 8V | 3. | 0V | Unit | |-----|----------------------------------------------|--------------------|---------|--------------------|---------|-------| | No. | raiametei | Minimum | Maximum | Minimum | Maximum | Oille | | ЗН | CS, RAS, CAS, WE, DQM hold time | 2.28 | _ | 2 | _ | ns | | 48 | Address setup time | 3.42 | _ | 3 | _ | ns | | 4H | Address hold time | 2.28 | _ | 2 | _ | ns | | 5 | SDRAM access time (CL = 3) | _ | 6.84 | _ | 6 | ns | | 5 | SDRAM access time (CL = 2) | _ | 6.84 | _ | 6 | ns | | 5 | SDRAM access time (CL = 1) | _ | 22 | _ | 22 | ns | | 6 | Data out hold time | 2.85 | _ | 2.5 | _ | ns | | 7 | Data out high-impedance time (CL = 3) | _ | 6.84 | _ | 6 | ns | | 7 | Data out high-impedance time (CL = 2) | _ | 6.84 | _ | 6 | ns | | 7 | Data out high-impedance time (CL = 1) | _ | 22 | _ | 22 | ns | | 8 | Active to read/write command period (RC = 1) | t <sub>RCD</sub> 1 | _ | t <sub>RCD</sub> 1 | _ | ns | <sup>1.</sup> $t_{RCD} = SDRAM$ clock cycle time. The $t_{RCD}$ setting can be found in the MC9328MX1 reference manual. Figure 58. SDRAM/SyncFlash Write Cycle Timing Diagram **Table 35. SDRAM Write Timing Parameter Table** | Ref | Parameter | 1.8V | | 3.3V | | Unit | |-----|-------------------------------------|-------------------------------|---------|-------------------------------|---------|-------| | No. | raidilletei | Minimum | Maximum | Minimum | Maximum | Oille | | 1 | SDRAM clock high-level width | 2.67 | _ | 4 | _ | ns | | 2 | SDRAM clock low-level width | 6 | _ | 4 | _ | ns | | 3 | SDRAM clock cycle time | 10.4 | _ | 10 | _ | ns | | 4 | Address setup time | 3.42 | - | 3 | _ | ns | | 5 | Address hold time | 2.28 | _ | 2 | - | ns | | 6 | Precharge cycle period <sup>1</sup> | t <sub>RP</sub> <sup>2</sup> | _ | t <sub>RP</sub> <sup>2</sup> | - | ns | | 7 | Active to read/write command delay | t <sub>RCD</sub> <sup>2</sup> | - | t <sub>RCD</sub> <sup>2</sup> | _ | ns | Table 35. SDRAM Write Timing Parameter Table (Continued) | Ref | Parameter - | 1. | 8V | 3. | 3V | Unit | |-----|-----------------|---------|---------|---------|---------|------| | No. | i didilicici | Minimum | Maximum | Minimum | Maximum | Onic | | 8 | Data setup time | 4.0 | - | 2 | - | ns | | 9 | Data hold time | 2.28 | ı | 2 | ı | ns | - 1. Precharge cycle timing is included in the write timing diagram. - 2. $t_{RP}$ and $t_{RCD}$ = SDRAM clock cycle time. These settings can be found in the MC9328MX1 reference manual. Figure 59. SDRAM Refresh Timing Diagram **Table 36. SDRAM Refresh Timing Parameter Table** | Ref | Parameter | 1. | 8V | 3. | 3V | Unit | |-----|------------------------------|---------|---------|---------|---------|------| | No. | i arameter | Minimum | Maximum | Minimum | Maximum | | | 1 | SDRAM clock high-level width | 2.67 | ı | 4 | _ | ns | Table 36. SDRAM Refresh Timing Parameter Table (Continued) | Ref | Parameter | 1.8V | | 3.3V | | Unit | |-----|-------------------------------|-------------------|---------|-------------------|---------|------| | No. | i arameter | Minimum | Maximum | Minimum | Maximum | Oint | | 2 | SDRAM clock low-level width | 6 | _ | 4 | 1 | ns | | 3 | SDRAM clock cycle time | 10.4 | _ | 10 | _ | ns | | 4 | Address setup time | 3.42 | _ | 3 | _ | ns | | 5 | Address hold time | 2.28 | _ | 2 | _ | ns | | 6 | Precharge cycle period | t <sub>RP</sub> 1 | - | t <sub>RP</sub> 1 | ı | ns | | 7 | Auto precharge command period | t <sub>RC</sub> 1 | _ | t <sub>RC</sub> 1 | - | ns | <sup>1.</sup> $t_{RP}$ and $t_{RC}$ = SDRAM clock cycle time. These settings can be found in the MC9328MX1 reference manual. Figure 60. SDRAM Self-Refresh Cycle Timing Diagram # 3.19 USB Device Port Four types of data transfer modes exist for the USB module: control transfers, bulk transfers, isochronous transfers, and interrupt transfers. From the perspective of the USB module, the interrupt transfer type is identical to the bulk data transfer mode, and no additional hardware is supplied to support it. This section covers the transfer modes and how they work from the ground up. Data moves across the USB in packets. Groups of packets are combined to form data transfers. The same packet transfer mechanism applies to bulk, interrupt, and control transfers. Isochronous data is also moved in the form of packets, however, because isochronous pipes are given a fixed portion of the USB bandwidth at all times, there is no end-of-transfer. Figure 61. USB Device Timing Diagram for Data Transfer to USB Transceiver (TX) Table 37. USB Device Timing Parameter Table for Data Transfer to USB Transceiver (TX) | Ref No. | Parameter | Minimum | Maximum | Unit | |---------|----------------------------------------------------------------------------|---------|---------|------| | 1 | t <sub>ROE_VPO</sub> ; USBD_ROE active to USBD_VPO low | 83.14 | 83.47 | ns | | 2 | t <sub>ROE_VMO</sub> ; USBD_ROE active to USBD_VMO high | 81.55 | 81.98 | ns | | 3 | t <sub>VPO_ROE</sub> ; USBD_VPO high to USBD_ROE deactivated | 83.54 | 83.80 | ns | | 4 | t <sub>VMO_ROE</sub> ; USBD_VMO low to USBD_ROE deactivated (includes SE0) | 248.90 | 249.13 | ns | | 5 | t <sub>FEOPT</sub> ; SE0 interval of EOP | 160.00 | 175.00 | ns | MC9328MX1 Advance Information, Rev. 4 Table 37. USB Device Timing Parameter Table for Data Transfer to USB Transceiver (TX) (Continued) | Ref No. | Parameter | Minimum | Maximum | Unit | |---------|------------------------------------------|---------|---------|------| | 6 | t <sub>PERIOD</sub> ; Data transfer rate | 11.97 | 12.03 | Mb/s | Figure 62. USB Device Timing Diagram for Data Transfer from USB Transceiver (RX) Table 38. USB Device Timing Parameter Table for Data Transfer from USB Transceiver (RX) | Ref<br>No. | Parameter | Minimum | Maximum | Unit | |------------|-----------------------------------------------------|---------|---------|------| | 1 | 1 t <sub>FEOPR</sub> ; Receiver SE0 interval of EOP | | 1 | ns | # 3.20 I<sup>2</sup>C Module The I<sup>2</sup>C communication protocol consists of seven elements: START, Data Source/Recipient, Data Direction, Slave Acknowledge, Data, Data Acknowledge, and STOP. Figure 63. Definition of Bus Timing for I<sup>2</sup>C | Table 39. | I <sup>2</sup> C Bus | Timing Parame | ter Table | |-----------|----------------------|---------------|-----------| | | | | | | Ref | Parameter | 1.8V +/- 0.10V | | 3.0V +/- 0.30V | | Unit | |-----|--------------------------------------|----------------|---------|----------------|---------|-------| | No. | - aramoto | Minimum | Maximum | Minimum | Maximum | Oilit | | 1 | Hold time (repeated) START condition | 182 | _ | 160 | _ | ns | | 2 | Data hold time | 0 | 171 | 0 | 150 | ns | | 3 | Data setup time | 11.4 | - | 10 | _ | ns | | 4 | HIGH period of the SCL clock | 80 | _ | 120 | _ | ns | | 5 | LOW period of the SCL clock | 480 | - | 320 | _ | ns | | 6 | Setup time for STOP condition | 182.4 | - | 160 | _ | ns | # 3.21 Synchronous Serial Interface The MC9328MX1 processor contains two identical SSI modules. The transmit and receive sections of the SSI can be synchronous or asynchronous. In synchronous mode, the transmitter and the receiver use a common clock and frame synchronization signal. In asynchronous mode, the transmitter and receiver each have their own clock and frame synchronization signals. Continuous or gated clock mode can be selected. In continuous mode, the clock runs continuously. In gated clock mode, the clock functions only during transmission. The internal and external clock timing diagrams are shown in Figure 65 through Figure 67 on page 84. Normal or network mode can also be selected. In normal mode, the SSI functions with one data word of I/O per frame. In network mode, a frame can contain between 2 and 32 data words. Network mode is typically used in star or ring-time division multiplex networks with other processors or codecs, allowing interface to time division multiplexed networks without additional logic. Use of the gated clock is not allowed in network mode. These distinctions result in the basic operating modes that allow the SSI to communicate with a wide variety of devices. Note: SRXD input in synchronous mode only. Figure 64. SSI Transmitter Internal Clock Timing Diagram Figure 65. SSI Receiver Internal Clock Timing Diagram Note: SRXD Input in Synchronous mode only. Figure 66. SSI Transmitter External Clock Timing Diagram Figure 67. SSI Receiver External Clock Timing Diagram Table 40. SSI 1 Timing Parameter Table | Ref | Parameter | 1.8V +/- 0.10V | | 3.0V +/- 0.30V | | Unit | |-----|------------------------------------------|----------------------------|---------------|--------------------|---------|-------| | No. | lo. | Minimum | Maximum | Minimum | Maximum | Oille | | | Internal Clock Operat | ion <sup>1</sup> (Port C I | Primary Funct | tion) <sup>2</sup> | | | | 1 | STCK/SRCK clock period <sup>1</sup> | 95 | _ | 83.3 | _ | ns | | 2 | STCK high to STFS (bl) high <sup>3</sup> | 1.5 | 4.5 | 1.3 | 3.9 | ns | MC9328MX1 Advance Information, Rev. 4 Table 40. SSI 1 Timing Parameter Table (Continued) | | <u> </u> | NOTES | | | | 1 | |-----|---------------------------------------------|----------------|---------------|-------------------|----------|-------| | Ref | Parameter | 1.8V + | /- 0.10V | 3.0V + | /- 0.30V | Unit | | No. | Farameter | Minimum | Maximum | Minimum | Maximum | Oilit | | 3 | SRCK high to SRFS (bl) high <sup>3</sup> | -1.2 | -1.7 | -1.1 | -1.5 | ns | | 4 | STCK high to STFS (bl) low <sup>3</sup> | 2.5 | 4.3 | 2.2 | 3.8 | ns | | 5 | SRCK high to SRFS (bl) low <sup>3</sup> | 0.1 | -0.8 | 0.1 | -0.8 | ns | | 6 | STCK high to STFS (wl) high <sup>3</sup> | 1.48 | 4.45 | 1.3 | 3.9 | ns | | 7 | SRCK high to SRFS (wl) high <sup>3</sup> | -1.1 | -1.5 | -1.1 | -1.5 | ns | | 8 | STCK high to STFS (wl) low <sup>3</sup> | 2.51 | 4.33 | 2.2 | 3.8 | ns | | 9 | SRCK high to SRFS (wl) low <sup>3</sup> | 0.1 | -0.8 | 0.1 | -0.8 | ns | | 10 | STCK high to STXD valid from high impedance | 14.25 | 15.73 | 12.5 | 13.8 | ns | | 11a | STCK high to STXD high | 0.91 | 3.08 | 0.8 | 2.7 | ns | | 11b | STCK high to STXD low | 0.57 | 3.19 | 0.5 | 2.8 | ns | | 12 | STCK high to STXD high impedance | 12.88 | 13.57 | 11.3 | 11.9 | ns | | 13 | SRXD setup time before SRCK low | 21.1 | - | 18.5 | - | ns | | 14 | SRXD hold time after SRCK low | 0 | - | 0 | _ | ns | | | External Clock Opera | tion (Port C I | Primary Funct | ion) <sup>2</sup> | | | | 15 | STCK/SRCK clock period <sup>1</sup> | 92.8 | _ | 81.4 | _ | ns | | 16 | STCK/SRCK clock high period | 27.1 | - | 40.7 | _ | ns | | 17 | STCK/SRCK clock low period | 61.1 | - | 40.7 | - | ns | | 18 | STCK high to STFS (bl) high <sup>3</sup> | - | 92.8 | 0 | 81.4 | ns | | 19 | SRCK high to SRFS (bl) high <sup>3</sup> | - | 92.8 | 0 | 81.4 | ns | | 20 | STCK high to STFS (bl) low <sup>3</sup> | - | 92.8 | 0 | 81.4 | ns | | 21 | SRCK high to SRFS (bl) low <sup>3</sup> | - | 92.8 | 0 | 81.4 | ns | | 22 | STCK high to STFS (wl) high <sup>3</sup> | - | 92.8 | 0 | 81.4 | ns | | 23 | SRCK high to SRFS (wl) high <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | 24 | STCK high to STFS (wl) low <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | 25 | SRCK high to SRFS (wl) low <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | 26 | STCK high to STXD valid from high impedance | 18.01 | 28.16 | 15.8 | 24.7 | ns | | 27a | STCK high to STXD high | 8.98 | 18.13 | 7.0 | 15.9 | ns | Table 40. SSI 1 Timing Parameter Table (Continued) | Ref | Parameter | 1.8V + | /- 0.10V | 3.0V +/- 0.30V | | Unit | | | | | |-----|-----------------------------------------------------------------------------|--------------|---------------|------------------------|---------|------|--|--|--|--| | No. | | Minimum | Maximum | Minimum | Maximum | Oint | | | | | | 27b | STCK high to STXD low | 9.12 | 18.24 | 8.0 | 16.0 | ns | | | | | | 28 | STCK high to STXD high impedance | 18.47 | 28.5 | 16.2 | 25.0 | ns | | | | | | 29 | SRXD setup time before SRCK low | 1.14 | _ | 1.0 | _ | ns | | | | | | 30 | SRXD hole time after SRCK low | 0 | - | 0 | - | ns | | | | | | | Synchronous Internal Clock | Operation (F | ort C Primary | Function) <sup>2</sup> | | | | | | | | 31 | SRXD setup before STCK falling | 15.4 | - | 13.5 | _ | ns | | | | | | 32 | SRXD hold after STCK falling | 0 | _ | 0 | _ | ns | | | | | | | Synchronous External Clock Operation (Port C Primary Function) <sup>2</sup> | | | | | | | | | | | 33 | SRXD setup before STCK falling | 1.14 | - | 1.0 | - | ns | | | | | | 34 | SRXD hold after STCK falling | 0 | _ | 0 | _ | ns | | | | | - All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables and in the figures. - 2. There are 2 sets of I/O signals for the SSI module. They are from Port C primary function (PC3 PC8) and Port B alternate function (PB14 PB19). When SSI signals are configured as outputs, they can be viewed both at Port C primary function and Port B alternate function. When SSI signals are configured as input, the SSI module selects the input based on status of the FMCR register bits in the Clock controller module (CRM). By default, the input are selected from Port C primary function. - 3. bl = bit length; wl = word length. Table 41. SSI 2 Timing Parameter Table | Ref | Parameter | 1.8V +/- 0.10V | | 3.0V +/- 0.30V | | Unit | | |-----|--------------------------------------------------------------------------------|----------------|---------|----------------|---------|-------|--| | No. | | Minimum | Maximum | Minimum | Maximum | Offic | | | | Internal Clock Operation <sup>1</sup> (Port B Alternate Function) <sup>2</sup> | | | | | | | | 1 | STCK/SRCK clock period <sup>1</sup> | 95 | _ | 83.3 | - | ns | | | 2 | STCK high to STFS (bl) high <sup>3</sup> | 1.7 | 4.8 | 1.5 | 4.2 | ns | | | 3 | SRCK high to SRFS (bl) high <sup>3</sup> | -0.1 | 1.0 | -0.1 | 1.0 | ns | | | 4 | STCK high to STFS (bl) low <sup>3</sup> | 3.08 | 5.24 | 2.7 | 4.6 | ns | | | 5 | SRCK high to SRFS (bl) low <sup>3</sup> | 1.25 | 2.28 | 1.1 | 2.0 | ns | | Table 41. SSI 2 Timing Parameter Table (Continued) | Ref | Dovometov | 1.8V + | /- 0.10V | 3.0V + | /- 0.30V | Unit | |-----|---------------------------------------------|------------------|----------------|--------------------|----------|------| | No. | Parameter | Minimum | Maximum | Minimum | Maximum | Unit | | 6 | STCK high to STFS (wl) high <sup>3</sup> | 1.71 | 4.79 | 1.5 | 4.2 | ns | | 7 | SRCK high to SRFS (wl) high <sup>3</sup> | -0.1 | 1.0 | -0.1 | 1.0 | ns | | 8 | STCK high to STFS (wl) low <sup>3</sup> | 3.08 | 5.24 | 2.7 | 4.6 | ns | | 9 | SRCK high to SRFS (wl) low <sup>3</sup> | 1.25 | 2.28 | 1.1 | 2.0 | ns | | 10 | STCK high to STXD valid from high impedance | 14.93 | 16.19 | 13.1 | 14.2 | ns | | 11a | STCK high to STXD high | 1.25 | 3.42 | 1.1 | 3.0 | ns | | 11b | STCK high to STXD low | 2.51 | 3.99 | 2.2 | 3.5 | ns | | 12 | STCK high to STXD high impedance | 12.43 | 14.59 | 10.9 | 12.8 | ns | | 13 | SRXD setup time before SRCK low | 20 | - | 17.5 | - | ns | | 14 | SRXD hold time after SRCK low | 0 | _ | 0 | - | ns | | | External Clock Oper | ration (Port B A | Alternate Fund | tion) <sup>2</sup> | | | | 15 | STCK/SRCK clock period <sup>1</sup> | 92.8 | _ | 81.4 | _ | ns | | 16 | STCK/SRCK clock high period | 27.1 | _ | 40.7 | - | ns | | 17 | STCK/SRCK clock low period | 61.1 | _ | 40.7 | - | ns | | 18 | STCK high to STFS (bl) high <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | 19 | SRCK high to SRFS (bl) high <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | 20 | STCK high to STFS (bl) low <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | 21 | SRCK high to SRFS (bl) low <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | 22 | STCK high to STFS (wl) high <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | 23 | SRCK high to SRFS (wl) high <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | 24 | STCK high to STFS (wl) low <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | 25 | SRCK high to SRFS (wl) low <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | 26 | STCK high to STXD valid from high impedance | 18.9 | 29.07 | 16.6 | 25.5 | ns | | 27a | STCK high to STXD high | 9.23 | 20.75 | 8.1 | 18.2 | ns | | 27b | STCK high to STXD low | 10.60 | 21.32 | 9.3 | 18.7 | ns | Table 41. SSI 2 Timing Parameter Table (Continued) | Ref | Parameter | 1.8V + | ⁄- 0.10V | 3.0V +/- 0.30V | | Unit | | | | | |-----|-------------------------------------------------------------------------------|--------------|----------------|--------------------------|---------|------|--|--|--|--| | No. | | Minimum | Maximum | Minimum | Maximum | Oint | | | | | | 28 | STCK high to STXD high impedance | 17.90 | 29.75 | 15.7 | 26.1 | ns | | | | | | 29 | SRXD setup time before SRCK low | 1.14 | _ | 1.0 | _ | ns | | | | | | 30 | SRXD hole time after SRCK low | 0 | _ | 0 | _ | ns | | | | | | | Synchronous Internal Clock | Operation (P | ort B Alternat | e Function) <sup>2</sup> | | | | | | | | 31 | SRXD setup before STCK falling | 18.81 | _ | 16.5 | _ | ns | | | | | | 32 | SRXD hold after STCK falling | 0 | _ | 0 | _ | ns | | | | | | | Synchronous External Clock Operation (Port B Alternate Function) <sup>2</sup> | | | | | | | | | | | 33 | SRXD setup before STCK falling | 1.14 | - | 1.0 | - | ns | | | | | | 34 | SRXD hold after STCK falling | 0 | _ | 0 | _ | ns | | | | | - 1. All the timings for both SSI modules are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables and in the figures. - 2. There is one set of I/O signals for the SSI2 module. They are from Port C alternate function (PC19 PC24). When SSI signals are configured as outputs, they can be viewed at Port C alternate function a. When SSI signals are configured as inputs, the SSI module selects the input based on FMCR register bits in the Clock controller module (CRM). By default, the input is selected from Port C alternate function. - 3. bl = bit length; wl = word length ## 3.22 CMOS Sensor Interface The CSI module consists of a control register to configure the interface timing, a control register for statistic data generation, a status register, interface logic, a $32 \times 32$ image data receive FIFO, and a $16 \times 32$ statistic data FIFO. #### 3.22.1 Gated Clock Mode Figure 68 shows the timing diagram when the CMOS sensor output data is configured for negative edge and the CSI is programmed to received data on the positive edge. Figure 69 on page 89 shows the timing diagram when the CMOS sensor output data is configured for positive edge and the CSI is programmed to received data in negative edge. The parameters for the timing diagrams are listed in Table 42 on page 89. Figure 68. Sensor Output Data on Pixel Clock Falling Edge CSI Latches Data on Pixel Clock Rising Edge Figure 69. Sensor Output Data on Pixel Clock Rising Edge CSI Latches Data on Pixel Clock Falling Edge **Table 42. Gated Clock Mode Timing Parameters** | Ref No. | Parameter | Minimum | Maximum | Unit | |---------|-------------------------|-----------------------|--------------|------| | 1 | csi_vsync to csi_hsync | 9 * T <sub>HCLK</sub> | - | ns | | 2 | csi_hsync to csi_pixclk | 3 | (Tp / 2) - 3 | ns | | 3 | csi_d setup time | 1 | _ | ns | Table 42. Gated Clock Mode Timing Parameters (Continued) | Ref No. | Parameter | Minimum | Maximum | Unit | |---------|----------------------|---------|---------|------| | 4 | csi_d hold time | 1 | - | ns | | 5 | csi_pixclk high time | 10.42 | _ | ns | | 6 | csi_pixclk low time | 10.42 | _ | ns | | 7 | csi_pixclk frequency | 0 | 48 | MHz | The limitation on pixel clock rise time / fall time are not specified. It should be calculated from the hold time and setup time, according to: ## Rising-edge latch data ``` max rise time allowed = (positive duty cycle - hold time) max fall time allowed = (negative duty cycle - setup time) ``` In most of case, duty cycle is 50 / 50, therefore ``` max rise time = (period / 2 - hold time) max fall time = (period / 2 - setup time) ``` For example: Given pixel clock period = 10ns, duty cycle = 50 / 50, hold time = 1ns, setup time = 1ns. ``` positive duty cycle = 10 / 2 = 5ns => max rise time allowed = 5 - 1 = 4ns negative duty cycle = 10 / 2 = 5ns => max fall time allowed = 5 - 1 = 4ns ``` ## Falling-edge latch data ``` max fall time allowed = (negative duty cycle - hold time) max rise time allowed = (positive duty cycle - setup time) ``` ## 3.22.2 Non-Gated Clock Mode Figure 70 shows the timing diagram when the CMOS sensor output data is configured for negative edge and the CSI is programmed to received data on the positive edge. Figure 71 on page 91 shows the timing diagram when the CMOS sensor output data is configured for positive edge and the CSI is programmed to received data in negative edge. The parameters for the timing diagrams are listed in Table 43 on page 91. Figure 70. Sensor Output Data on Pixel Clock Falling Edge CSI Latches Data on Pixel Clock Rising Edge Figure 71. Sensor Output Data on Pixel Clock Rising Edge CSI Latches Data on Pixel Clock Falling Edge **Table 43. Non-Gated Clock Mode Parameters** | Ref No. | Ref No. Parameter | | Maximum | Unit | |---------|-------------------------|-----------------------|---------|------| | 1 | csi_vsync to csi_pixclk | 9 * T <sub>HCLK</sub> | - | ns | | 2 | csi_d setup time | 1 | _ | ns | | 3 | csi_d hold time | 1 | _ | ns | | 4 | csi_pixclk high time | 10.42 | _ | ns | Table 43. Non-Gated Clock Mode Parameters (Continued) | Ref No. | Parameter | Minimum | Maximum | Unit | | | |---------|----------------------|---------|---------|------|--|--| | 5 | csi_pixclk low time | 10.42 | _ | ns | | | | 6 | csi_pixclk frequency | 0 | 48 | MHz | | | The limitation on pixel clock rise time / fall time are not specified. It should be calculated from the hold time and setup time, according to: ``` max rise time allowed = (positive duty cycle - hold time) max fall time allowed = (negative duty cycle - setup time) ``` In most of case, duty cycle is 50 / 50, therefore: ``` max rise time = (period / 2 - hold time) max fall time = (period / 2 - setup time) ``` For example: Given pixel clock period = 10ns, duty cycle = 50 / 50, hold time = 1ns, setup time = 1ns. ``` positive duty cycle = 10 / 2 = 5ns => max rise time allowed = 5 - 1 = 4ns negative duty cycle = 10 / 2 = 5ns => max fall time allowed = 5 - 1 = 4ns ``` ## Falling-edge latch data ``` max fall time allowed = (negative duty cycle - hold time) max rise time allowed = (positive duty cycle - setup time) ``` # 4 Pin-Out and Package Information Table 44. MC9328MX1 BGA Pin Assignments | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | |---------------------|---|------------|---------|---------|--------|-----------------|---------------|-----------|-------------------|--------------|--------------|----------------|----------|------------|-----------|-----------|----------| | A | ٧ | /SS | SD_DAT3 | SD_CLK | VSS | USBD_AFE | NVDD4 | VSS | UART1_RTS | UART1_RXD | NVDD3 | BT5 | ВТ3 | QVDD4 | RVP | UIP | NC | | В | А | \24 | SD_DAT1 | SD_CMD | SIM_TX | USBD_OE | USBD_VP | SSI_RXCLK | SSI_TXCLK | SPI1_SCLK | BT11 | BT7 | BT1 | VSS | RVM | UIN | NC | | С | А | 123 | D31 | SD_DAT0 | SIM_PD | USBD_RCV | UART2_<br>CTS | UART2_RXD | SSI_RXFS | UART1_TXD | BTRFGND | BT8 | BTRFVDD | NC | AVDD2 | VSS | R1B | | D | А | \22 | D30 | D29 | | USBD_<br>SUSPND | USBD_VPO | USBD_VMO | SSI_RXDAT | SPI1_SPI_RDY | BT13 | BT6 | NC | NC | NC | R1A | R2B | | E | Α | \20 | A21 | D28 | D26 | SD_DAT2 | USBD_VM | UART2_RTS | SSI_TXDAT | SPI1_SS | BT12 | BT4 | NC | NC | PY2 | PX2 | R2A | | F | Α | 18 | D27 | D25 | A19 | A16 | SIM_RST | UART2_TXD | SSI_TXFS | SPI1_MISO | BT10 | BT2 | REV | PY1 | PX1 | LSCLK | SPL_SPR | | G H J | Α | 15 | A17 | D24 | D23 | D21 | SIM_RX | SIM_CLK | UART1_CTS | SPI1_MOSI | ВТ9 | CLS | CONTRAST | ACD/OE | LP/HSYNC | FLM/VSYNC | LD1 | | Н | Α | 13 | D22 | A14 | D20 | NVDD1 | NVDD1 | VSS | VSS | QVDD1 | PS | LD0 | LD2 | LD4 | LD5 | LD9 | LD3 | | Ţ | А | 12 | A11 | D18 | D19 | NVDD1 | NVDD1 | VSS | NVDD1 | VSS | VSS | LD6 | LD7 | LD8 | LD11 | QVDD3 | VSS | | βK | Α | 10 | D16 | A9 | D17 | NVDD1 | VSS | VSS | NVDD1 | NVDD2 | NVDD2 | LD10 | LD12 | LD13 | LD14 | TMR2OUT | LD15 | | L | Α | ۸8 | A7 | D13 | D15 | D14 | NVDD1 | VSS | CAS | TCK | TIN | PWMO | CSI_MCLK | CSI_D0 | CSI_D1 | CSI_D2 | CSI_D3 | | Advance Information | А | <b>\</b> 5 | D12 | D11 | A6 | SDCLK | VSS | RW | MA10 | RAS | RESET_IN | BIG_<br>ENDIAN | CSI_D4 | CSI_HSYNC | CSI_VSYNC | CSI_D6 | CSI_D5 | | N | A | ۸4 | EB1 | D10 | D7 | A0 | D4 | PA17 | D1 | DQM1 | RESET_<br>SF | RESET_<br>OUT | BOOT2 | CSI_PIXCLK | CSI_D7 | TMS | TDI | | | А | ١3 | D9 | EB0 | CS3 | D6 | ECB | D2 | D3 | DQM3 | SDCKE1 | воотз | воото | TRST | I2C_SCL | I2C_SDA | XTAL32K | | R | E | B2 | EB3 | A1 | CS4 | D8 | D5 | LBA | BCLK <sup>1</sup> | D0 | DQM0 | SDCKE0 | POR | BOOT1 | TDO | QVDD2 | EXTAL32K | | <b>T</b> | ٧ | /SS | A2 | ŌĒ | CS5 | CS2 | CS1 | CS0 | MA11 | DQM2 | SDWE | CLKO | AVDD1 | TRISTATE | EXTAL16M | XTAL16M | VSS | burst clock # 4.1 MAPBGA Package Dimensions Figure 72 illustrates the MAPBGA 14 mm $\times$ 14 mm $\times$ 1.30 mm package, which has 0.8 mm spacing between the pads. The device designator for the MAPBGA package is VH. NOTES: - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994. 3. MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM A. A. DATUM A, THE SEATING PLANE IS DEFINED BY SPHERICAL CROWNS OF THE SOLDER BALLS. Figure 72. MC9328MX1 MAPBGA Mechanical Drawing # **NOTES** MC9328MX1 Advance Information, Rev. 4 #### How to Reach Us: #### **USA/Europe/Locations Not Listed:** Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-521-6274 or 480-768-2130 #### Japan: Freescale Semiconductor Japan Ltd. Technical Information Center 3-20-1, Minami-Azabu, Minato-ku Tokyo 106-8573, Japan 81-3-3440-3569 #### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong 852-26668334 #### Home Page: www.freescale.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. *Learn More*: For more information about Freescale products, please visit www.freescale.com. Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The ARM POWERED logo is the registered trademark of ARM Limited. ARM9, ARM920T, and ARM9TDMI are the trademarks of ARM Limited. © Freescale Semiconductor, Inc. 2004. All rights reserved.