TXS0104E SCES651F - JUNE 2006-REVISED DECEMBER 2014 # TXS0104E 4-Bit Bidirectional Voltage-Level Translator For Open-Drain and Push-Pull **Applications** #### **Features** - No Direction-Control Signal Needed - Max Data Rates - 24 Mbps (Push Pull) - 2 Mbps (Open Drain) - Available in the Texas Instruments NanoFree™ Package - 1.65 V to 3.6 V on A port and 2.3 V to 5.5 V on B port $(V_{CCA} \le V_{CCB})$ - No Power-Supply Sequencing Required V<sub>CCA</sub> or V<sub>CCB</sub> Can Be Ramped First - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Protection Exceeds JESD 22 - A Port - 2000-V Human-Body Model (A114-B) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) - B Port - 15-kV Human-Body Model (A114-B) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) - IEC 61000-4-2 ESD (B Port) - ±8-kV Contact Discharge - ±10-kV Air-Gap Discharge # **Applications** - Handset - Smartphone - **Tablet** - Desktop PC ### 3 Description This 4-bit non-inverting translator uses two separate configurable power-supply rails. The A port is designed to track $V_{CCA}.\ V_{CCA}$ accepts any supply voltage from 1.65 V to 3.6 V. $V_{CCA}$ must be less than or equal to V<sub>CCB</sub>. The B port is designed to track V<sub>CCB</sub>. V<sub>CCB</sub> accepts any supply voltage from 2.3 V to 5.5 V. This allows for low-voltage bidirectional translation between any of the 1.8-V, 2.5-V, 3.3-V, and 5-V voltage nodes. When the output-enable (OE) input is low, all outputs are placed in the high-impedance state. The TXS0104E is designed so that the OE input circuit is supplied by V<sub>CCA</sub>. To ensure the high-impedance state during power up or power down, OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver. #### Device Information(1) | PART NUMBER | PACKAGE BODY SIZE (NO | | | | |-------------|-----------------------|-------------------|--|--| | | SOIC (14) | 8.65 mm × 3.91 mm | | | | | TSSOP (14) | 5.00 mm × 4.40 mm | | | | TXS0104E | BGA (12) | 2.00 mm × 2.50 mm | | | | | VQFN (14) | 3.50 mm × 3.50 mm | | | | | DSBGA (12) | 1.90 mm × 1.90 mm | | | For all available packages, see the orderable addendum at the end of the datasheet. #### **Transfer Characteristics of an N-Channel Transistor** # **Table of Contents** | 1 | Features 1 | | 7.1 Load Circuits | 13 | |---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--------------------------------------------------|----| | 2 | Applications 1 | | 7.2 Voltage Waveforms | 14 | | 3 | Description 1 | 8 | Detailed Description | 15 | | 4 | Revision History | | 8.1 Overview | 15 | | 5 | Pin Configuration and Functions | | 8.2 Functional Block Diagram | 15 | | 6 | Specifications | | 8.3 Feature Description | 16 | | U | - | | 8.4 Device Functional Modes | 16 | | | 6.1 Absolute Maximum Ratings 5 6.2 Handling Ratings 5 | 9 | Application and Implementation | 17 | | | 6.3 Recommended Operating Conditions | | 9.1 Application Information | | | | | | 9.2 Typical Application | 17 | | | 6.4 Thermal Information: GXU, ZXU, and YZT | 10 | Power Supply Recommendations | | | | 6.6 Electrical Characteristics | 11 | Layout | | | | 6.7 Timing Requirements: $V_{CCA} = 1.8 \text{ V} \pm 0.15 \text{ V} \dots 8$ | | 11.1 Layout Guidelines | | | | 6.8 Timing Requirements: V <sub>CCA</sub> = 1.5 V ± 0.13 V 8 | | 11.2 Layout Example | | | | 6.9 Timing Requirements: V <sub>CCA</sub> = 2.3 V ± 0.2 V 8 | 12 | Device and Documentation Support | | | | 6.10 Switching Characteristics: $V_{CCA} = 3.5 \text{ V} \pm 0.5 \text{ V} \dots$ | | 12.1 Trademarks | | | | 6.11 Switching Characteristics: $V_{CCA} = 1.5 \text{ V} \pm 0.13 \text{ V} \text{ S}$ | | 12.2 Electrostatic Discharge Caution | | | | 6.12 Switching Characteristics: $V_{CCA} = 2.3 \text{ V} \pm 0.2 \text{ V}$ . 10<br>6.12 Switching Characteristics: $V_{CCA} = 3.3 \text{ V} \pm 0.3 \text{ V}$ . 11 | | 12.3 Glossary | | | | | 13 | - | 20 | | 7 | 6.13 Typical Characteristics | 13 | Mechanical, Packaging, and Orderable Information | 20 | # 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | CI | hanges from Revision E (August 2013) to Revision F | Page | |----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • | Added Pin Configuration and Functions section, Handling Rating table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1 | | • | Deleted the Package thermal impedance information from the Absolute max ratings table into the Thermal Information table. Moved the T <sub>stg</sub> row into the new Handling Ratings table. | 5 | | • | Changed the last 2 rows of MIN MAX (24 MAX and 2 MAX) to the MIN columns, in the first switching characteristics table | 9 | | CI | hanges from Revision D (May 2008) to Revision E | Page | $V_{CCB}$ 13 B1 **12** B2 11 B3 10 B4 9 NC 8 OE # 5 Pin Configuration and Functions NOTE: NC - No internal connection GND 8 90 ### Pin Functions: D, PW, or RGY | P | PIN | TVDE | DESCRIPTION | |------------------|-----|------|-------------------------------------------------------------------------------------------------------------------| | NAME | NO. | TYPE | DESCRIPTION | | A1 | 2 | I/O | Input/output A1. Referenced to V <sub>CCA</sub> . | | A2 | 3 | I/O | Input/output A2. Referenced to V <sub>CCA</sub> . | | А3 | 4 | I/O | Input/output A3. Referenced to V <sub>CCA</sub> . | | A4 | 5 | I/O | Input/output A4. Referenced to V <sub>CCA</sub> . | | B1 | 13 | I/O | Input/output B1. Referenced to V <sub>CCB</sub> . | | B2 | 12 | I/O | Input/output B2. Referenced to V <sub>CCB</sub> . | | В3 | 11 | I/O | Input/output B3. Referenced to V <sub>CCB</sub> . | | B4 | 10 | I/O | Input/output B4. Referenced to V <sub>CCB</sub> . | | GND | 7 | S | Ground | | NC | 6 | N/A | No connection. Not internally connected. | | NC | 9 | N/A | No connection. Not internally connected. | | OE | 8 | I | 3-state output-mode enable. Pull OE low to place all outputs in 3-state mode. Referenced to V <sub>CCA</sub> . | | V <sub>CCA</sub> | 1 | S | A-port supply voltage. 1.65 V $\leq$ V <sub>CCA</sub> $\leq$ 3.6 V and V <sub>CCA</sub> $\leq$ V <sub>CCB</sub> . | | V <sub>CCB</sub> | 14 | S | B-port supply voltage. 2.3 V ≤ V <sub>CCB</sub> ≤ 5.5 V. | | Thermal<br>Pad | _ | _ | For the RGY package, the exposed center thermal pad must be connected to ground | ### **Pin Functions: BGA** | PI | N | TYPE | DESCRIPTION | |------------------|-----|------|-------------------------------------------------------------------------------------------------------------------| | NAME | NO. | ITPE | DESCRIPTION | | A1 | A1 | I/O | Input/output A1. Referenced to V <sub>CCA</sub> . | | A2 | A2 | I/O | Input/output A2. Referenced to V <sub>CCA</sub> . | | А3 | А3 | I/O | Input/output A3. Referenced to V <sub>CCA</sub> . | | A4 | A4 | I/O | Input/output A4. Referenced to V <sub>CCA</sub> . | | B1 | C1 | I/O | Input/output B1. Referenced to V <sub>CCB</sub> . | | B2 | C2 | I/O | Input/output B2. Referenced to V <sub>CCB</sub> . | | В3 | C3 | I/O | Input/output B3. Referenced to V <sub>CCB</sub> . | | B4 | C4 | I/O | Input/output B4. Referenced to V <sub>CCB</sub> . | | GND | B4 | S | Ground | | NC | _ | N/A | No connection. Not internally connected. | | NC | _ | N/A | No connection. Not internally connected. | | OE | В3 | 1 | 3-state output-mode enable. Pull OE low to place all outputs in 3-state mode. Referenced to $V_{\text{CCA}}$ . | | V <sub>CCA</sub> | B2 | S | A-port supply voltage. 1.65 V $\leq$ V <sub>CCA</sub> $\leq$ 3.6 V and V <sub>CCA</sub> $\leq$ V <sub>CCB</sub> . | | V <sub>CCB</sub> | B1 | S | B-port supply voltage. 2.3 V $\leq$ V <sub>CCB</sub> $\leq$ 5.5 V. | ### **Pin Functions: DSBGA** | PIN | | TYPE | DESCRIPTION | | | | | | |------------------|-----|------|-------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | NAME | NO. | IIFE | DESCRIFTION | | | | | | | A1 | А3 | I/O | Input/output A1. Referenced to V <sub>CCA</sub> . | | | | | | | A2 | В3 | I/O | Input/output A2. Referenced to V <sub>CCA</sub> . | | | | | | | A3 | C3 | I/O | Input/output A3. Referenced to V <sub>CCA</sub> . | | | | | | | A4 | D3 | I/O | Input/output A4. Referenced to V <sub>CCA</sub> . | | | | | | | B1 | A1 | I/O | Input/output B1. Referenced to V <sub>CCB</sub> . | | | | | | | B2 | B1 | I/O | Input/output B2. Referenced to V <sub>CCB</sub> . | | | | | | | В3 | C1 | I/O | Input/output B3. Referenced to V <sub>CCB</sub> . | | | | | | | B4 | D1 | I/O | Input/output B4. Referenced to V <sub>CCB</sub> . | | | | | | | GND | D2 | S | Ground | | | | | | | NC | _ | N/A | No connection. Not internally connected. | | | | | | | NC | - | N/A | No connection. Not internally connected. | | | | | | | OE | C2 | 1 | 3-state output-mode enable. Pull OE low to place all outputs in 3-state mode. Referenced to V <sub>CCA</sub> . | | | | | | | V <sub>CCA</sub> | B2 | S | A-port supply voltage. 1.65 V $\leq$ V <sub>CCA</sub> $\leq$ 3.6 V and V <sub>CCA</sub> $\leq$ V <sub>CCB</sub> . | | | | | | | V <sub>CCB</sub> | A2 | S | B-port supply voltage. 2.3 V $\leq$ V <sub>CCB</sub> $\leq$ 5.5 V. | | | | | | ## 6 Specifications ### 6.1 Absolute Maximum Ratings<sup>(1)</sup> over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |-----------------|----------------------------------------------------------------------------------|--------------------|------|------------------------|------| | $V_{CCA}$ | Cumply voltage range | -0.5 | 4.6 | V | | | $V_{CCB}$ | Supply voltage range | -0.5 | 6.5 | V | | | VI | Input voltage renge (2) | A port | -0.5 | 4.6 | V | | | Input voltage range (2) | B port | -0.5 | 6.5 | V | | Vo | Voltage range applied to any output in the high-impedance or power-off state (2) | A port | -0.5 | 4.6 | | | | | B port | -0.5 | 6.5 | V | | \/ | Valtage range applied to any output in the high or law state (2) (3) | A port | -0.5 | V <sub>CCA</sub> + 0.5 | V | | Vo | Voltage range applied to any output in the high or low state (2) (3) | B port | -0.5 | V <sub>CCB</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | <b>-</b> 50 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | <b>-</b> 50 | mA | | Io | Continuous output current | | -50 | 50 | mA | | | Continuous current through each V <sub>CCA</sub> , V <sub>CCB</sub> , or GND | | -100 | 100 | mA | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. ### 6.2 Handling Ratings | | | | | MIN | MAX | UNIT | |--------------------|-----------------------------------------------------------------------------|------------------------------------|--------|------|-----|------| | T <sub>stg</sub> | T <sub>stg</sub> Storage temperature range | | | | 150 | °C | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | A Port | | 2000 | V | | | | | B Port | | 15 | kV | | | ., | Electrostatic | anneitient ICCDOO C404 all mine(2) | A Port | 1000 | | ., | | V <sub>(ESD)</sub> | discharge | | B Port | | | | | | | | A Port | 200 | | V | | | | | B Port | | | | (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. <sup>(3)</sup> The value of V<sub>CCA</sub> and V<sub>CCB</sub> are provided in the recommended operating conditions table. # 6.3 Recommended Operating Conditions (1)(2) | | | | V <sub>CCA</sub> | V <sub>CCB</sub> | MIN | MAX | UNIT | |----------------|------------------------------------|--------------------------------|------------------|------------------|------------------------|-----------------------|------| | $V_{CCA}$ | Supply voltage (3) | | | | 1.65 | 3.6 | V | | $V_{CCB}$ | Supply Voltage (7) | Supply voltage (3) | | | 2.3 | 5.5 | V | | | | A port I/Os | 1.65 V to 1.95 V | 2.3 V to 5.5 V | V <sub>CCI</sub> - 0.2 | V <sub>CCI</sub> | | | \ <u>\</u> | High-level input | A-port I/Os | 2.3 V to 3.6 V | 2.5 V to 5.5 V | V <sub>CCI</sub> - 0.4 | $V_{CCI}$ | V | | VIH | V <sub>IH</sub> voltage | B-port I/Os | 1.65 V to 3.6 V | 2.3 V to 5.5 V | V <sub>CCI</sub> - 0.4 | $V_{CCI}$ | V | | | | OE input | 1.05 V 10 3.6 V | 2.5 V to 5.5 V | $V_{CCA} \times 0.65$ | 5.5 | | | | | A-port I/Os | | | 0 | 0.15 | | | $V_{IL}$ | Low-level input voltage | B-port I/Os | 1.65 V to 3.6 V | 2.3 V to 5.5 V | 0 | 0.15 | V | | | voltage | OE input | | | 0 | $V_{CCA} \times 0.35$ | | | | | A-port I/Os, push-pull driving | | | | 10 | | | Δt/Δv | Input transition rise or fall rate | B-port I/Os, push-pull driving | 1.65 V to 3.6 V | 2.3 V to 5.5 V | | 10 | ns/V | | | | Control input | | | | 10 | | | T <sub>A</sub> | Operating free-air tem | perature | | | -40 | 85 | °C | - $V_{CCI}$ is the supply voltage associated with the input port. $V_{CCO}$ is the supply voltage associated with the output port. $V_{CCA}$ must be less than or equal to $V_{CCB}$ , and $V_{CCA}$ must not exceed 3.6 V. ### 6.4 Thermal Information: GXU, ZXU, and YZT | | THERMAL METRIC <sup>(1)</sup> | TXS0 <sup>-</sup> | LINUT | | |----------------------|----------------------------------------------|-----------------------------|----------|------| | | I TERMAL METRIC (*) | GXU/ZXU (12) <sup>(2)</sup> | YZT (12) | UNIT | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 132.0 | 89.2 | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 98.4 | 0.9 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 68.7 | 14.4 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 3.1 | 3.0 | | | ΨЈВ | Junction-to-board characterization parameter | 68.2 | 14.4 | | - For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. - The package thermal impedance is calculated in accordance with JESD 51-7. ### 6.5 Thermal Information: D, PW, and RGY | | THERMAL METRIC <sup>(1)</sup> | | UNIT | | | | |-----------------------|----------------------------------------------|--|----------------------|-----------------------|------------------------|------| | | I THERMAL METRIC " | | D(14) <sup>(1)</sup> | PW(14) <sup>(2)</sup> | RGY(14) <sup>(3)</sup> | UNIT | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | | 90.4 | 120.1 | 56.1 | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | | 50.1 | 49.4 | 68.8 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | | 45.0 | 61.8 | 32.1 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | | 14.4 | 6.2 | 3.1 | C/VV | | $\Psi_{JB}$ | Junction-to-board characterization parameter | | 44.7 | 61.2 | 32.3 | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | | - | - | 12.8 | | - For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. - The package thermal impedance is calculated in accordance with JESD 51-7. - The package thermal impedance is calculated in accordance with JESD 51-5. ### 6.6 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) $^{(1)(2)(3)}$ | | | TEST SOUDITIONS | ., | ., | T <sub>A</sub> = 25°C | | | T <sub>A</sub> = 25°C to 85°C | | LINUT | |-------------------------------------|-------------|---------------------------------------------------------|----------------------------|------------------|-----------------------|-----|-----|-------------------------------|------|-------| | | | TEST CONDITIONS | V <sub>CCA</sub> | V <sub>CCB</sub> | MIN | TYP | MAX | MIN | MAX | UNIT | | $V_{OHA}$ | | $I_{OH} = -20 \mu A,$ $V_{IB} \ge V_{CCB} - 0.4 V$ | 1.65 V to 3.6 V | 2.3 V to 5.5 V | | | | $V_{CCA} \times 0.8$ | | V | | $V_{OLA}$ | | $I_{OL} = 1 \text{ mA},$<br>$V_{IB} \le 0.15 \text{ V}$ | 1.65 V to 3.6 V | 2.3 V to 5.5 V | | | | | 0.4 | V | | V <sub>OHB</sub> | | $I_{OH} = -20 \mu A,$<br>$V_{IA} \ge V_{CCA} - 0.2 V$ | 1.65 V to 3.6 V | 2.3 V to 5.5 V | | | | V <sub>CCB</sub> × 0.8 | | V | | $V_{OLB}$ | | $I_{OL} = 1 \text{ mA},$ $V_{IA} \le 0.15 \text{ V}$ | 1.65 V to 3.6 V | 2.3 V to 5.5 V | | | | | 0.4 | V | | I <sub>I</sub> | OE | V <sub>I</sub> = V <sub>CCI</sub> or GND | 1.65 V to 3.6 V | 2.3 V to 5.5 V | -1 | | 1 | -2 | 2 | μA | | I <sub>OZ</sub> | A or B port | OE = V <sub>IL</sub> | 1.65 V to 3.6 V | 2.3 V to 5.5 V | -1 | | 1 | -2 | 2 | μA | | | | $V_1 = V_O = Open,$ $I_O = 0$ | 1.65 V to V <sub>CCB</sub> | 2.3 V to 5.5 V | | | | | 2.4 | | | I <sub>CCA</sub> | | | 3.6 V | 0 | | | | | 2.2 | μΑ | | | | | 0 | 5.5 V | | | | | -1 | | | | | | 1.65 V to V <sub>CCB</sub> | 2.3 V to 5.5 V | | | | | 12 | | | I <sub>CCB</sub> | | $V_I = V_O = Open,$<br>$I_O = 0$ | 3.6 V | 0 | | | | | -1 | μΑ | | | | 10 – 3 | 0 | 5.5 V | | | | | 1 | | | I <sub>CCA</sub> + I <sub>CCB</sub> | | $V_I = V_O = Open,$<br>$I_O = 0$ | 1.65 V to V <sub>CCB</sub> | 2.3 V to 5.5 V | | | | | 14.4 | μΑ | | Cı | OE | | 3.3 V | 3.3 V | | 2.5 | | | 3.5 | pF | | 0 | A port | | 227 | 221 | | 5 | | | 6.5 | | | C <sub>io</sub> | B port | 1 | 3.3 V | 3.3 V | | 12 | | | 16.5 | pF | <sup>(1)</sup> V<sub>CCI</sub> is the supply voltage associated with the input port. (2) V<sub>CCO</sub> is the supply voltage associated with the output port. (3) V<sub>CCA</sub> must be less than or equal to V<sub>CCB</sub>, and V<sub>CCA</sub> must not exceed 3.6 V. # 6.7 Timing Requirements: $V_{CCA} = 1.8 \text{ V} \pm 0.15 \text{ V}$ over recommended operating free-air temperature range, $V_{CCA} = 1.8 \text{ V} \pm 0.15 \text{ V}$ (unless otherwise noted) | | | | | V <sub>CCB</sub> = 2<br>± 0.2 | 2.5 V<br>V | V <sub>CCB</sub> = 3<br>± 0.3 | | V <sub>CCB</sub> = 5 V<br>± 0.5 V | | UNIT | |----------------|-----------------------------------|--------------------|-------------|-------------------------------|------------|-------------------------------|-----|-----------------------------------|-----|------| | | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | | Data rate | Push-pull driving | | | 24 | | 24 | | 24 | Mhna | | | Data fate | Open-drain driving | | | 2 | | 2 | | 2 | Mbps | | | Dulas dunation | Push-pull driving | Data innuta | 41 | | 41 | | 41 | | | | ι <sub>w</sub> | Pulse duration Open-drain driving | | Data inputs | 500 | | 500 | | 500 | | ns | # 6.8 Timing Requirements: $V_{CCA} = 2.5 \text{ V} \pm 0.2 \text{ V}$ over recommended operating free-air temperature range, $V_{CCA} = 2.5 \text{ V} \pm 0.2 \text{ V}$ (unless otherwise noted) | | | | | V <sub>CCB</sub> = 2<br>± 0.2 | | V <sub>CCB</sub> = 3<br>± 0.3 | .3 V<br>V | V <sub>CCB</sub> = ± 0.5 | = 5 V<br>5 V | UNIT | |----------------|-------------------------------|--------------------|-------------|-------------------------------|-----|-------------------------------|-----------|--------------------------|--------------|--------| | | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | | Data rate | Push-pull driving | | | 24 | | 24 | | 24 | Mbps | | | Data fate | Open-drain driving | | | 2 | | 2 | | 2 | ivibps | | | Dulas duration | Push-pull driving | Data innuta | 41 | | 41 | | 41 | | | | ı <sub>w</sub> | t <sub>w</sub> Pulse duration | Open-drain driving | Data inputs | 500 | | 500 | | 500 | | ns | # 6.9 Timing Requirements: $V_{CCA} = 3.3 \text{ V} \pm 0.3 \text{ V}$ over recommended operating free-air temperature range, $V_{CCA} = 3.3 \text{ V} \pm 0.3 \text{ V}$ (unless otherwise noted) | | | | | V <sub>CCB</sub> = 3<br>± 0.3 | | V <sub>CCB</sub> = ± 0.5 | 5 V<br>V | UNIT | |----------------|----------------|--------------------|-------------|-------------------------------|-----|--------------------------|----------|------| | | | | | MIN | MAX | MIN | MAX | | | | Doto roto | Push-pull driving | | | 24 | | 24 | Mhaa | | | Data rate | Open-drain driving | | | 2 | | 2 | Mbps | | | Pulse duration | Push-pull driving | Data inputa | 41 | | 41 | | | | ι <sub>W</sub> | ruise duration | Open-drain driving | Data inputs | 500 | | 500 | | ns | # 6.10 Switching Characteristics: $V_{CCA} = 1.8 \text{ V} \pm 0.15 \text{ V}$ over recommended operating free-air temperature range, $V_{CCA} = 1.8 \text{ V} \pm 0.15 \text{ V}$ (unless otherwise noted) | | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST<br>CONDITIONS | V <sub>CCB</sub> = ± 0. | 2.5 V<br>2 V | V <sub>CCB</sub> = ± 0.3 | 3.3 V<br>3 V | V <sub>CCB</sub> ± 0. | = 5 V<br>5 V | UNIT | |--------------------|-----------------|----------------|--------------------|-------------------------|--------------|--------------------------|--------------|-----------------------|--------------|------| | | (INPUT) | (001P01) | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | | | | | | Push-pull driving | | 4.6 | | 4.7 | | 5.8 | | | t <sub>PHL</sub> | A | В | Open-drain driving | 2.9 | 8.8 | 2.9 | 9.6 | 3 | 10 | ns | | | A | Ь | Push-pull driving | | 6.8 | | 6.8 | | 7 | 115 | | t <sub>PLH</sub> | | | Open-drain driving | 45 | 260 | 36 | 208 | 27 | 198 | | | | | | Push-pull driving | | 4.4 | | 4.5 | | 4.7 | | | t <sub>PHL</sub> | В | Α | Open-drain driving | 1.9 | 5.3 | 1.1 | 4.4 | 1.2 | 4 | 20 | | | Ь | A | Push-pull driving | | 5.3 | | 4.5 | | 0.5 | ns | | t <sub>PLH</sub> | | | Open-drain driving | 45 | 175 | 36 | 140 | 27 | 102 | | | t <sub>en</sub> | OE | A or B | | | 200 | | 200 | | 200 | ns | | t <sub>dis</sub> | OE | A or B | | | 50 | | 40 | | 35 | ns | | | | | Push-pull driving | 3.2 | 9.5 | 2.3 | 9.3 | 2 | 7.6 | | | t <sub>rA</sub> | A-port ris | se time | Open-drain driving | 38 | 165 | 30 | 132 | 22 | 95 | ns | | | | | Push-pull driving | 4 | 10.8 | 2.7 | 9.1 | 2.7 | 7.6 | | | t <sub>rB</sub> | B-port ris | se time | Open-drain driving | 34 | 145 | 23 | 106 | 10 | 58 | ns | | | | | Push-pull driving | 2 | 5.9 | 1.9 | 6 | 1.7 | 13.3 | | | t <sub>fA</sub> | A-port fa | all time | Open-drain driving | 4.4 | 6.9 | 4.3 | 6.4 | 4.2 | 6.1 | 20 | | | | | Push-pull driving | 2.9 | 7.6 | 2.8 | 7.5 | 2.8 | 8.8 | ns | | t <sub>fB</sub> | B-port fa | all time | Open-drain driving | 6.9 | 13.8 | 7.5 | 16.2 | 7 | 16.2 | | | t <sub>SK(O)</sub> | Channel-to-ch | nannel skew | | | 1 | | 1 | | 1 | ns | | | | | Push-pull driving | 24 | | 24 | | 24 | | | | Max data rate | | | Open-drain driving | 2 | | 2 | | 2 | | Mbps | # 6.11 Switching Characteristics: $V_{CCA} = 2.5 \text{ V} \pm 0.2 \text{ V}$ over recommended operating free-air temperature range, $V_{CCA} = 2.5 \text{ V} \pm 0.2 \text{ V}$ (unless otherwise noted) | | FROM | TO<br>(OUTPUT) | TEST<br>CONDITIONS | V <sub>CCB</sub> = ± 0. | = 2.5 V<br>.2 V | V <sub>CCB</sub> = ± 0. | = 3.3 V<br>3 V | V <sub>CCB</sub> ± 0. | = 5 V<br>5 V | UNIT | |--------------------|--------------|----------------|--------------------|-------------------------|-----------------|-------------------------|----------------|-----------------------|--------------|------| | | (INPUT) | (001P01) | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | | | | | | Push-pull driving | | 3.2 | | 3.3 | | 3.4 | | | t <sub>PHL</sub> | А | В | Open-drain driving | 1.7 | 6.3 | 2 | 6 | 2.1 | 5.8 | ns | | | A | Ь | Push-pull driving | | 3.5 | | 4.1 | | 4.4 | 115 | | t <sub>PLH</sub> | | | Open-drain driving | 43 | 250 | 36 | 206 | 27 | 190 | | | + | | | Push-pull driving | | 3 | | 3.6 | | 4.3 | | | t <sub>PHL</sub> | В | Α | Open-drain driving | 1.8 | 4.7 | 2.6 | 4.2 | 1.2 | 4 | ns | | | В | A | Push-pull driving | | 2.5 | | 1.6 | | 0.7 | 115 | | t <sub>PLH</sub> | | | Open-drain driving | 44 | 170 | 37 | 140 | 27 | 103 | | | t <sub>en</sub> | OE | A or B | | | 200 | | 200 | | 200 | ns | | t <sub>dis</sub> | OE | A or B | | | 50 | | 40 | | 35 | ns | | • | A-port ri | ico timo | Push-pull driving | 2.8 | 7.4 | 2.6 | 6.6 | 1.8 | 5.6 | ns | | t <sub>rA</sub> | A-poit ii | ise unie | Open-drain driving | 34 | 149 | 28 | 121 | 24 | 89 | 113 | | <b>+</b> _ | B-port ri | ico timo | Push-pull driving | 3.2 | 8.3 | 2.9 | 7.2 | 2.4 | 6.1 | ns | | t <sub>rB</sub> | B-port ii | ise uille | Open-drain driving | 35 | 151 | 24 | 112 | 12 | 64 | 115 | | • | A-port f | all time | Push-pull driving | 1.9 | 5.7 | 1.9 | 5.5 | 1.8 | 5.3 | ns | | t <sub>fA</sub> | A-port i | all tillle | Open-drain driving | 4.4 | 6.9 | 4.3 | 6.2 | 4.2 | 5.8 | 115 | | | P nort f | all time | Push-pull driving | 2.2 | 7.8 | 2.4 | 6.7 | 2.6 | 6.6 | ns | | t <sub>fB</sub> | B-port f | all lime | Open-drain driving | 5.1 | 8.8 | 5.4 | 9.4 | 5.4 | 10.4 | 115 | | t <sub>SK(O)</sub> | Channel-to-c | hannel skew | | | 1 | | 1 | | 1 | ns | | May data rata | | | Push-pull driving | 24 | | 24 | | 24 | | Mhna | | Max data rate | | | Open-drain driving | 2 | | 2 | | 2 | | Mbps | # 6.12 Switching Characteristics: $V_{CCA} = 3.3 \text{ V} \pm 0.3 \text{ V}$ over recommended operating free-air temperature range, $V_{CCA} = 3.3 \text{ V} \pm 0.3 \text{ V}$ (unless otherwise noted) | | FROM | то | TEST | V <sub>CCB</sub> = ± 0.3 | 3.3 V<br>3 V | V <sub>CCB</sub> ± 0. | = 5 V<br>5 V | UNIT | |--------------------|--------------|--------------|--------------------|--------------------------|--------------|-----------------------|--------------|-------| | | (INPUT) | (OUTPUT) | CONDITIONS | MIN | MAX | MIN | MAX | | | 4 | | | Push-pull driving | | 2.4 | | 3.1 | | | t <sub>PHL</sub> | A | В | Open-drain driving | 1.3 | 4.2 | 1.4 | 4.6 | no | | 4 | A | Ь | Push-pull driving | | 4.2 | | 4.4 | ns | | t <sub>PLH</sub> | | | Open-drain driving | 36 | 204 | 28 | 165 | | | + | | | Push-pull driving | | 2.5 | | 3.3 | | | t <sub>PHL</sub> | В | А | Open-drain driving | 1 | 124 | 1 | 97 | ns | | 4 | Ь | ^ | Push-pull driving | | 2.5 | | 2.6 | 115 | | t <sub>PLH</sub> | | | Open-drain driving | 3 | 139 | 3 | 105 | | | t <sub>en</sub> | OE | A or B | | | 200 | | 200 | ns | | t <sub>dis</sub> | OE | A or B | | | 40 | | 35 | ns | | + | A port r | ise time | Push-pull driving | 2.3 | 5.6 | 1.9 | 4.8 | ns | | t <sub>rA</sub> | A-poit i | ise time | Open-drain driving | 25 | 116 | 19 | 85 | 115 | | <b>+</b> _ | P port r | ise time | Push-pull driving | 2.5 | 6.4 | 2.1 | 7.4 | ns | | t <sub>rB</sub> | Б-роп 1 | ise time | Open-drain driving | 26 | 116 | 14 | 72 | 115 | | <b>t.</b> | A-port f | fall time | Push-pull driving | 2 | 5.4 | 1.9 | 5 | ns | | t <sub>fA</sub> | A-poit i | iali time | Open-drain driving | 4.3 | 6.1 | 4.2 | 5.7 | 113 | | 4 | P port f | fall time | Push-pull driving | 2.3 | 7.4 | 2.4 | 7.6 | 20 | | t <sub>fB</sub> | B-port i | all little | Open-drain driving | 5 | 7.6 | 4.8 | 8.3 | ns | | t <sub>SK(O)</sub> | Channel-to-c | channel skew | | | 1 | | 1 | ns | | Max data rate | nto. | | Push-pull driving | 24 | | 24 | | Mbps | | iviax uala iale | | | Open-drain driving | 2 | | 2 | | Minha | ### 6.13 Typical Characteristics Submit Documentation Feedback ### 7 Parameter Measurement Information #### 7.1 Load Circuits Figure 4. Data Rate, Pulse Duration, Propagation Delay, Output Rise-Time and Fall-Time Measurement Using a Push-Pull Driver Figure 5. Data Rate, Pulse Duration, Propagation Delay, Output Rise-Time and Fall-Time Measurement Using an Open-Drain Driver | TEST | S1 | |---------------------------------------------------------|----------------------| | t <sub>PZL</sub> / t <sub>PLZ</sub> (t <sub>dis</sub> ) | 2 × V <sub>CCO</sub> | | t <sub>PHZ</sub> / t <sub>PZH</sub> (t <sub>en</sub> ) | Open | Figure 6. Load Circuit for Enable-Time and Disable-Time Measurement - 1. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - 2. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - 3. $V_{\text{CCI}}$ is the $V_{\text{CC}}$ associated with the input port. - 4. $V_{CCO}$ is the $V_{CC}$ associated with the output port. #### 7.2 Voltage Waveforms Figure 7. Pulse Duration Figure 8. Propagation Delay Times Figure 9. Enable and Disable Times - 1. C<sub>L</sub> includes probe and jig capacitance. - 2. Waveform 1 in Figure 9 is for an output with internal such that the output is high, except when OE is high (see Figure 6). Waveform 2 in Figure 9 is for an output with conditions such that the output is low, except when OE is high. - 3. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $dv/dt \geq$ 1 V/ns. - 4. The outputs are measured one at a time, with one transition per measurement. - 5. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - 6. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - 7. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . - 8. $V_{\text{CCI}}$ is the $V_{\text{CC}}$ associated with the input port. - 9. $V_{CCO}$ is the $V_{CC}$ associated with the output port. Submit Documentation Feedback Copyright © 2006–2014, Texas Instruments Incorporated ### 8 Detailed Description #### 8.1 Overview The TXS0104E device is a directionless voltage-level translator specifically designed for translating logic voltage levels. The A port is able to accept I/O voltages ranging from 1.65 V to 3.6 V, while the B port can accept I/O voltages from 2.3 V to 5.5 V. The device is a pass gate architecture with edge rate accelerators (one shots) to improve the overall data rate. 10-k $\Omega$ pullup resistors, commonly used in open drain applications, have been conveniently integrated so that an external resistor is not needed. While this device is designed for open drain applications, the device can also translate push-pull CMOS logic outputs. ### 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Architecture The TXS0104E architecture (see Figure 10) does not require a direction-control signal in order to control the direction of data flow from A to B or from B to A. Figure 10. Architecture of a TXS01xx Cell Each A-port I/O has an internal $10-k\Omega$ pullup resistor to $V_{CCA}$ , and each B-port I/O has an internal $10-k\Omega$ pullup resistor to $V_{CCB}$ . The output one-shots detect rising edges on the A or B ports. During a rising edge, the one-shot turns on the PMOS transistors (T1, T2) for a short duration which speeds up the low-to-high transition. #### 8.3.2 Input Driver Requirements The fall time ( $t_{fA}$ , $t_{fB}$ ) of a signal depends on the output impedance of the external device driving the data I/Os of the TXS0104E device. Similarly, the $t_{PHL}$ and maximum data rates also depend on the output impedance of the external driver. The values for $t_{fA}$ , $t_{fB}$ , $t_{PHL}$ , and maximum data rates in the data sheet assume that the output impedance of the external driver is less than 50 $\Omega$ . #### 8.3.3 Power Up During operation, ensure that $V_{CCA} \le V_{CCB}$ at all times. During power-up sequencing, $V_{CCA} \ge V_{CCB}$ does not damage the device, so any power supply can be ramped up first. #### 8.3.4 Enable and Disable The TXS0104E device has an OE input that disables the device by setting OE low, which places all I/Os in the high-impedance state. The disable time ( $t_{dis}$ ) indicates the delay between the time when the OE pin goes low and when the outputs actually enter the high-impedance state. The enable time ( $t_{en}$ ) indicates the amount of time the user must allow for the one-shot circuitry to become operational after the OE pin is taken high. #### 8.3.5 Pullup and Pulldown Resistors on I/O Lines Each A-port I/O has an internal $10-k\Omega$ pullup resistor to $V_{CCA}$ , and each B-port I/O has an internal $10-k\Omega$ pullup resistor to $V_{CCB}$ . If a smaller value of pullup resistor is required, an external resistor must be added from the I/O to $V_{CCA}$ or $V_{CCB}$ (in parallel with the internal $10-k\Omega$ resistors). #### 8.4 Device Functional Modes The TXS0104E device has two functional modes, enabled and disabled. To disable the device set the OE input low, which places all I/Os in a high impedance state. Setting the OE input high will enable the device. ## 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information The TXS0104E device can be used in level-translation applications for interfacing devices or systems operating at different interface voltages with one another. The TXS0104E device is ideal for use in applications where an open-drain driver is connected to the data I/Os. The TXS0104E device can also be used in applications where a push-pull driver is connected to the data I/Os, but the TXB0104 device might be a better option for such push-pull applications. ### 9.2 Typical Application Figure 11. Application Schematic #### 9.2.1 Design Requirements For this design example, use the parameters listed in Table 1. **Table 1. Design Parameters** | DESIGN PARAMETER | EXAMPLE VALUE | |----------------------|---------------| | Input voltage range | 1.65 to 3.6 V | | Output voltage range | 2.3 to 5.5 V | ### 9.2.2 Detailed Design Procedure To begin the design process, determine the following: - Input voltage range - Use the supply voltage of the device that is driving the TXS0104E device to determine the input voltage range. For a valid logic high the value must exceed the V<sub>IH</sub> of the input port. For a valid logic low the value must be less than the V<sub>IL</sub> of the input port. - Output voltage range - Use the supply voltage of the device that the TXS0104E device is driving to determine the output voltage range. \_ The TXS0104E device has $10-k\Omega$ internal pullup resistors. External pullup resistors can be added to reduce the total RC of a signal trace if necessary. • An external pull down resistor decreases the output V<sub>OH</sub> and V<sub>OL</sub>. Use Equation 1 to calculate the V<sub>OH</sub> as a result of an external pull down resistor. $$V_{OH} = V_{CCx} \times R_{PD} / (R_{PD} + 10 \text{ k}\Omega)$$ (1) where $V_{\text{CCx}}$ is the supply voltage on either $V_{\text{CCA}}$ or $V_{\text{CCB}}$ $R_{\text{PD}}$ is the value of the external pull down resistor #### 9.2.3 Application Curve Submit Documentation Feedback Copyright © 2006–2014, Texas Instruments Incorporated ### 10 Power Supply Recommendations The TXS0104E device uses two separate configurable power-supply rails, $V_{CCA}$ and $V_{CCB}$ . $V_{CCB}$ accepts any supply voltage from 2.3 V to 5.5 V and $V_{CCA}$ accepts any supply voltage from 1.65 V to 3.6 V as long as Vs is less than or equal to $V_{CCB}$ . The A port and B port are designed to track $V_{CCA}$ and $V_{CCB}$ respectively allowing for low-voltage bidirectional translation between any of the 1.8-V, 2.5-V, 3.3-V, and 5-V voltage nodes. The TXS0104E device does not require power sequencing between $V_{CCA}$ and $V_{CCB}$ during power-up so the power-supply rails can be ramped in any order. A $V_{CCA}$ value greater than or equal to $V_{CCB}$ ( $V_{CCA} \ge V_{CCB}$ ) does not damage the device, but during operation, $V_{CCA}$ must be less than or equal to $V_{CCB}$ ( $V_{CCA} \le V_{CCB}$ ) at all times. The output-enable (OE) input circuit is designed so that it is supplied by $V_{CCA}$ and when the (OE) input is low, all outputs are placed in the high-impedance state. To ensure the high-impedance state of the outputs during power up or power down, the OE input pin must be tied to GND through a pulldown resistor and must not be enabled until $V_{CCA}$ and $V_{CCB}$ are fully ramped and stable. The minimum value of the pulldown resistor to ground is determined by the current-sourcing capability of the driver. #### 11 Layout ### 11.1 Layout Guidelines To ensure reliability of the device, following common printed-circuit board layout guidelines is recommended. - Bypass capacitors should be used on power supplies. - Short trace lengths should be used to avoid excessive loading. - PCB signal trace-lengths must be kept short enough so that the round-trip delay of any reflection is less than the one shot duration, approximately 30 ns, ensuring that any reflection encounters low impedance at the source driver. - Placing pads on the signal paths for loading capacitors or pullup resistors to help adjust rise and fall times of signals depending on the system requirements #### 11.2 Layout Example Figure 13. TXS0104E Layout Example ### 12 Device and Documentation Support #### 12.1 Trademarks NanoFree is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. ### 12.2 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ### 12.3 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 18-Jul-2014 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|----------------------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------| | TXS0104ED | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | TXS0104E | Samples | | TXS0104EDG4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | TXS0104E | Samples | | TXS0104EDR | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | TXS0104E | Samples | | TXS0104EDRG4 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | TXS0104E | Samples | | TXS0104EPWR | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | YF04E | Samples | | TXS0104EPWRG4 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | YF04E | Samples | | TXS0104ERGYR | ACTIVE | VQFN | RGY | 14 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | YF04E | Samples | | TXS0104ERGYRG4 | ACTIVE | VQFN | RGY | 14 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | YF04E | Samples | | TXS0104EYZTR | ACTIVE | DSBGA | YZT | 12 | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | (2N ~ 2N7) | Samples | | TXS0104EZXUR | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZXU | 12 | 2500 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | YF04E | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. **TBD:** The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. <sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. ### PACKAGE OPTION ADDENDUM TEXAS INSTRUMENTS 18-Jul-2014 Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TXS0104E: Automotive: TXS0104E-Q1 NOTE: Qualified Version Definitions: Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects # PACKAGE MATERIALS INFORMATION www.ti.com 18-Jul-2014 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|----------------------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TXS0104EDR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | TXS0104EPWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | TXS0104ERGYR | VQFN | RGY | 14 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | | TXS0104EYZTR | DSBGA | YZT | 12 | 3000 | 180.0 | 8.4 | 1.49 | 1.99 | 0.75 | 4.0 | 8.0 | Q2 | | TXS0104EZXUR | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZXU | 12 | 2500 | 330.0 | 8.4 | 2.3 | 2.8 | 1.0 | 4.0 | 8.0 | Q2 | www.ti.com 18-Jul-2014 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|-------------------------|-----------------|------|------|-------------|------------|-------------| | TXS0104EDR | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 38.0 | | TXS0104EPWR | TSSOP | PW | 14 | 2000 | 367.0 | 367.0 | 35.0 | | TXS0104ERGYR | VQFN | RGY | 14 | 3000 | 367.0 | 367.0 | 35.0 | | TXS0104EYZTR | DSBGA | YZT | 12 | 3000 | 182.0 | 182.0 | 17.0 | | TXS0104EZXUR | BGA MICROSTAR<br>JUNIOR | ZXU | 12 | 2500 | 338.1 | 338.1 | 20.6 | # ZXU (S-PBGA-N12) # PLASTIC BALL GRID ARRAY - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. This package is a lead-free solder ball design. # D (R-PDSO-G14) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature. - G. Package complies to JEDEC MO-241 variation BA. # RGY (S-PVQFN-N14) ### PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206353-2/P 03/14 NOTE: All linear dimensions are in millimeters # RGY (S-PVQFN-N14) # PLASTIC QUAD FLATPACK NO-LEAD - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. YZT (R-XBGA-N12) (CUSTOM) DIE-SIZE BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. NanoFree™ package configuration. NanoFree is a trademark of Texas Instruments. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID <u>www.ti-rfid.com</u> OMAP Applications Processors <a href="https://www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="https://example.com/omap">e2e.ti.com/omap</a> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>