## 2.5V 10/100-TX 5-Port Repeater with Integrated Bridge #### **GENERAL DESCRIPTION** The AC206 is an unmanaged five-port 10/100 Mbps repeater with an integrated bridge. The AC206 provides a low-cost, integrated solution for unmanaged repeater applications. The AC206 is a Class II Repeater. The device provides five 10/100 Mbps copper media ports. The AC206 also provides one selectable MII/seven-wire interface. The MII/seven-wire interface can be connected to a MAC. The AC206 provides 10/100 Mbps auto-negotiation and parallel detection for all ports. The option to configure the device for each port via EEPROM interface is available. The AC206 provides two internal repeater state machines, one operates at 10 Mbps and the other at 100 Mbps. When the technology is set, the device automatically connects each port to the appropriate repeater segment. The AC206 provides two backplanes for expansion, one operates at 10 Mbps and the other at 100 Mbps. Up to 20 ports can be connected into one repeater using backplane buses. The AC206 integrates repeater and bridge technologies with store-and-forward forwarding mechanisms. #### FEATURES - Low-power (less than 1A total current consumption when used with 1.25:1 transformer) five-port 10/100 Mbps repeater with built-in bridge function. - MDC/MDIO for control/status of transceiver components. - Five integrated 10/100 Mbps IEEE 802.3u compliant transceivers. - Fully integrated adaptive equalizer provides phase/ amplitude compensation for various cable lengths up to 30 dB at 100 MHz. #### FEATURES - Patent-pending DC restoration technique reduces offset/ baseline wander. - IEEE 802.3u-compliant auto-negotiation. - Unique scrambler seed for all port for better EMI. - Supports Media Independent Interface (MII) or sevenwire interface to connect to MAC. - Cascadable backplane compatible with AC208. - Non-blocking 10/100M bridge with MAC controller and switching engine. One segment of a bridge is fixed to 100 Mbps, while the other can be configured for 10 or 100 Mbps. - Bridge functions include: - Embedded 32 KB memory for address table and packet buffer. - Local MAC address filtering. - XOR hashing scheme. - Short routing decision time. - Forwarding schemes: store-and-forward. - Address table up to 1K entries. - Programmable LED display for activity, link, speed, partition, utilization, and collision rate. - · Advanced power management includes: - Each transceiver port can be turned off independently. - Standby mode, which reduces power when the port is not connected. - Low-power 2.5V 0.25 µm CMOS implementation with 128-pin QFP package. - Input tolerance to 3.3V. Figure 1: Functional Block Diagram ## **REVISION HISTORY** | Revision | Date | Change Description | | | |----------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | AC206-DS05-<br>405-R | 07/08/02 | Additional technical changes. | | | | AC206-DS04-R | 06/07/02 | General technical revision. | | | | AC206-DS03-R | 06/19/01 | Updated the following tables: • "LED Connections" • "Power and Ground" • "Register Set" • "Initial Repeater Configuration Register" • "Bridge Control Register" • "BT Control Register" • "LED Effect with Partition/Isolation Event" • "EEPROM" | | | | AC206-DS02-R | 04/10/01 | <ul> <li>Updated the following tables: <ul> <li>"LED Connections"</li> <li>"Control and Setup"</li> <li>"Register Set"</li> <li>"Port Status"</li> <li>"Initial Repeater Configuration Register"</li> </ul> </li> <li>Renamed "Test and LED Effect Register" section to "LED Effect Register"</li> <li>Updated "LED Display Matrix" figure</li> </ul> | | | Altima Communications, Inc. A Broadcom Company P.O. Box 57013 16215 Alton Parkway Irvine, CA 92619-7013 © 2002 by Altima Communications, Inc. All Rights Reserved Printed in the U.S.A. Broadcom<sup>®</sup> and the pulse logo<sup>®</sup> are trademarks of Broadcom Corporation and/or its subsidiaries in the United States and certain other countries. All other trademarks are the property of their respective owners. This data sheet (including, without limitation, the Broadcom component(s) identified herein) is not designed, intended, or certified for use in any military, nuclear, medical, mass transportation, aviation, navigations, pollution control, hazardous substances management, or other high risk application. BROADCOM PROVIDES THIS DATA SHEET "AS-IS", WITHOUT WARRANTY OF ANY KIND. BROADCOM DISCLAIMS ALL WARRANTIES, EXPRESSED AND IMPLIED, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT. | Revision | Date | Change Description | |--------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AC206-DS01-R | 02/08/01 | Updated "Scrambler" in the "Functional Description" section to: When the BT Control register 23.11 is set to 1 the data scrambling function is disabled, the 5-bit data stream is clocked directly to the device's PMA sublayer. | | | | <ul> <li>Added pin #114 to DGND in the "Power and Ground" table.</li> </ul> | | | | • Added pins # 60, 61, 63, 64, 67, 68, 70, 71, 103, 104, 106, and 107 to the "No Connects" table. | | | | <ul> <li>Updated the "Electrical Characteristics" section (replaced the Digital Input Voltage<br/>-0.5V to Vcc with -0.5V to 3.3V)</li> </ul> | | | | Updated the "Digital Timing Characteristics" section | | | | Various text changes throughout the whole document. | | | | Added the "Mechanical Information" section, outlining the packaging specifications. | | | | Updated "LED Timing." | | AC206-DS00-R | 10/9/00 | Initial release. | # **TABLE OF CONTENTS** | Section 1: Functional Description | 1 | |-----------------------------------------------------|---| | Functional Description | 1 | | Clocks, Reset, and Power Management Functions | 1 | | Transceiver and Transmit Function 2 | | | Media Independent Interface | 2 | | Scrambler | 2 | | Parallel to Serial and NRZ—NRZI to MLT-3 Conversion | 2 | | Multimode Transmit Driver 3 | | | PLL Clock Synthesizer | 3 | | Receive Function | 3 | | Adaptive Equalizer | 3 | | Link Monitor | 4 | | Baseline Wander Compensation | 4 | | Clock/Data Recovery | 4 | | Decoder/Descrambler | 4 | | Auto-Negotiation and Miscellaneous Functions | 5 | | Parallel Detection | 5 | | Carrier Sense/RXDV for MII Port Only | 5 | | Cable Length Monitor | 5 | | Bridge Function 6 | | | Media Independent Interface | 6 | | Forwarding Scheme | 6 | | Address Recognition | 6 | | Reset and Restart | 6 | | Media Access Control | 6 | | Initialization and Setup 7 | | | Hardware Configuration | 7 | | Software Configuration | 7 | | LEDs | 7 | | Addressing Algorithm, Routing, Learning and Aging 9 | | | Address Table | 9 | | Address Recognition | 9 | | Routing Decision | 9 | |------------------------------------------------|----| | Learning Process 10 | | | Aging Time | 10 | | Forwarding Scheme | 10 | | Bridge Buffer Management and Queues 11 | | | Section 2: Pins | 12 | | Pin Descriptions | 12 | | LED Display/Configuration/PROM Interface 17 | | | Section 3: Register Descriptions | 19 | | Register Description | 19 | | PHY Port Status Register | 20 | | Initial Device Configuration Register 21 | | | Bridge Configuration Register | 22 | | PHY Registers 23 | | | PHY Configuration Register | 23 | | PHY Status Register 24 | | | PHY Identifier 1 Register | 24 | | PHY Identifier 2 Register 25 | | | Auto-Negotiation Advertisement Register | 25 | | Auto-Negotiation Link Partner Ability Register | 25 | | Auto-Negotiation Expansion Register | 26 | | Auto-Negotiation Next Page Transmit Register | 26 | | PHY 10BASE-T Configuration Register 27 | | | PHY Interrupt Control/Status Register 28 | | | Diagnostic Register 29 | | | Cable Length Register | 29 | | Receive Error Count 30 | | | Power Management Register | 30 | | Transceiver Mode Register 31 | | | LED Effect Register 32 | | | LED Effect with Partition/Isolation Event | 32 | | LED Effect with Link Event | 32 | | LED Effect with Activity (CRS) Event 33 | | | LED Effect with Auto-Negotiating Event | 33 | | LED Effect with Speed100 Event 34 | | |--------------------------------------------------------|----| | LED Register Control Mode | 34 | | EEPROM Table 35 | | | 4B/5B Code-Group Table 36 | | | LED Display Matrix | 37 | | Section 4: Electrical Characteristics | 38 | | Absolute Maximum Ratings | 38 | | Operating Range | 38 | | REFCLK Pins | 39 | | I/O Characteristics – LED Pins | 39 | | 100 BASE-TX Transceiver Characteristics 40 | | | 10 BASE-T Transceiver Characteristics | 40 | | Section 5: Digital Timing Characteristics | 41 | | Power on Reset | 41 | | PHY MDC/MDIO Interface 42 | | | Seven-Wire Input Timing 43 | | | Seven-Wire Output Timing 44 | | | 100BASE-TX MII Input Timing 45 | | | 100BASE-TX MII Output Timing 46 | | | 10BASE-TX MII Input Timing 47 | | | 10BASE-TX MII Output Timing 48 | | | 100 Mbps Repeater BackPlane Receive/Transmit Timing 49 | | | 10 Mbps Repeater BackPlane Receive/Transmit Timing 51 | | | EEPROM Interface Timing 52 | | | 10/100BASE-TX Reverse MII Output Timing 53 | | | 10/100BASE-TX Reverse MII Input Timing | 53 | | LED Timing 54 | | | TX Application Termination 55 | | | Section 6: Mechanical Information | 56 | | Section 7: Ordering Information | 57 | # **LIST OF FIGURES** | Figure 1: Functional Block Diagram | i | |-------------------------------------------------|----| | Figure 2: Exclusive or Hashing Algorithm | 9 | | Figure 3: Address Learning and Recognition | 10 | | Figure 4: Basic Memory Management Concept | 11 | | Figure 5: LED Display Matrix | 37 | | Figure 6: Power on Reset | 41 | | Figure 7: PHY MDC/MDIO Interface Timing | 42 | | Figure 8: Seven-Wire Input Timing | 43 | | Figure 9: Seven-Wire Output Timing | 44 | | Figure 10: 100BASE-TX MII Input Timing | 45 | | Figure 11: 100BASE-TX MII Output Timing | 46 | | Figure 12: 10BASE-TX MII Input Timing | 47 | | Figure 13: 10BASE-TX MII Output Timing | 48 | | Figure 14: 100 Mbps RBP Receive/Transmit Timing | 50 | | Figure 15: 10 Mbps RBP Receive/Transmit Timing | 51 | | Figure 16: EEPROM Interface Timing | 52 | | Figure 17: 10/100BASE-TX RvMII Output Timing | 53 | | Figure 18: 10/100BASE-TX RvMII Input Timing | 53 | | Figure 19: LED Timing | 54 | | Figure 20: Application Termination | 55 | | Figure 21: 128-Pin POEP | 56 | # LIST OF TABLES | Table 1: LED Connections | 8 | |-----------------------------------------------------------|----| | Table 2: Content of Address Lookup Table | 9 | | Table 3: Embedded Memory Structure | 11 | | Table 4: Media Dependent Interface Pins (TX) | 12 | | Table 5: Media Independent Interface Pins | 13 | | Table 6: Reverse Media Independent Interface Pins | 14 | | Table 7: Seven-Wire (Serial Network Interface) Pins | 14 | | Table 8: EEPROM Interface | 15 | | Table 9: MDC/MDIO Interface | 15 | | Table 10: 100 Mbps Internal Repeater Bus | 15 | | Table 11: 10 Mbps Internal Repeater Bus | 16 | | Table 12: LED Pins | 17 | | Table 13: Configuration and Setup | 17 | | Table 14: Clock and Reset | 18 | | Table 15: Power and Ground | 18 | | Table 16: No Connects | 18 | | Table 17: Register Set | 19 | | Table 18: PHY Port Status Register | 20 | | Table 19: PHY Port Status | 20 | | Table 20: Initial Device Configuration Register | 21 | | Table 21: Bridge Configuration Register | 22 | | Table 22: PHY Configuration Register 0 | 23 | | Table 23: PHY Status Register 1 | 24 | | Table 24: PHY Identifier 1 Register | 24 | | Table 25: PHY Identifier 2 Register | 25 | | Table 26: Auto-Negotiation Advertisement Register | 25 | | Table 27: Auto-Negotiation Link Partner Ability Register | 25 | | Table 28: Register 6: Auto-Negotiation Expansion Register | 26 | | Table 29: Auto-Negotiation Next Page Transmit Register | 26 | | Table 30: PHY 10BASE-T Configuration Register | 27 | | Table 31: PHY Interrupt Control/Status Register | 28 | | Table 32: Diagnostic Register | 29 | | Table 33: Cable Length Register | 29 | |---------------------------------------------------------------|----| | Table 34: Receive Error Count | 30 | | Table 35: Power Management Register | 30 | | Table 36: Transceiver Mode Register | 31 | | Table 37: LED Effect with Partition/Isolation Event | 32 | | Table 38: LED Effect with Link Event | 32 | | Table 39: LED Effect with Activity (CRS) Event | 33 | | Table 40: LED Effect with Auto-Negotiating Event | 33 | | Table 41: LED Effect with Speed100 Event | 34 | | Table 42: LED Register Control Mode | 34 | | Table 43: EEPROM | 35 | | Table 44: 4B/5B Code-Group Table | 36 | | Table 45: Total Power Consumption | 38 | | Table 46: TTL I/O Characteristics | 39 | | Table 47: REFCLK Pins | 39 | | Table 48: I/O Characteristics – LED Pins | 39 | | Table 49: 100 BASE-TX Transceiver Characteristics | 40 | | Table 50: 10 BASE-T Transceiver Characteristics | 40 | | Table 51: Power on Reset | 41 | | Table 52: PHY MDC/MDIO Interface | 42 | | Table 53: Seven-Wire Input Timing | 43 | | Table 54: Seven-Wire Output Timing | 44 | | Table 55: 100BASE-TX MII Input Timing | 45 | | Table 56: 100BASE-TX MII Output Timing | 46 | | Table 57: 10BASE-TX MII Input Timing | 47 | | Table 58: 10BASE-TX MII Output Timing | 48 | | Table 59: 100 Mbps Repeater BackPlane Receive/Transmit Timing | 49 | | Table 60: 10 Mbps Repeater BackPlane Receive/Transmit Timing | 51 | | Table 61: EEPROM Interface Timing | 52 | | Table 62: 10/100BASE-TX Reverse MII Output Timing | 53 | | Table 63: 10/100BASE-TX Reverse MII Input Timing | 53 | | Table 64: LED Timing | 54 | | Table 65: Package Dimensions for the AC206 | 56 | | Table 66: Ordering Information | 57 | # **Section 1: Functional Description** #### **FUNCTIONAL DESCRIPTION** The AC206 is an unmanaged 10/100 Mbps repeater with integrated bridge functions. The device provides eight 10/100BASE-TX twisted pair interface ports. The AC206 also includes a built-in two-segment bridge for 10/100 Mbps connection. The AC206 provides the highest integration chip solution for dual speed hub systems. The result is ultra low power consumption that consumes less than 1A maximum when all ports are running 100BASE-TX full-speed. The built-in power management function powers down the individual transceiver ports when not used (no cable detected) which further drives down the power consumption and improves long-term reliability. ## CLOCKS, RESET, AND POWER MANAGEMENT FUNCTIONS The AC206 requires a single 25-MHz clock signal at the CLK input pin. An internal PLL generates all of the clock frequencies needed by the device from the single clock input. The AC206 can be reset in two ways: - During initial power on. - Hardware reset: A logic low signal of 10 μs pulse width applies to RST pin. During reset, all mode pins latch in, the internal address table is initialized, and the internal state machine is reset to known states. At the completion of the reset sequence, all ports are enabled for frame reception and transmission. The AC206 offers the following power management: - Power down mode: This can be achieved by writing to register 0.11 plus port based address. Example: Port 1 has a based address of Hex 00. During power down, the device is able to respond through the MDC/MDIO interface. - Energy detects mode: The device powers down all of the unused circuitry when the cable is not installed. The Energy Detect (ED) circuit stays on to monitor incoming signals from the media. The MDC/MDIO interface is turned on to response to any access transaction. The transmit circuit sends out a link pulse with minimum power consumption. If a valid signal is received from the media, the device is powered up and resumes normal transmit/receive operation. ## TRANSCEIVER AND TRANSMIT FUNCTION In 100BASE-TX mode, the Transceiver transmits MLT-3 signal to the cable via isolation transformer. MLT-3 data is a three level signal data. This data is scrambled when transmitted to the media. The MLT-3 data is synchronous to the 25-MHz clock. In 10BASE-T mode, Manchester code is generated by the 10BASE-T core logic, which synthesizes through the output waveshaping driver. This helps reduce any EMI emission, which eliminates the need for an external filter. #### MEDIA INDEPENDENT INTERFACE The Media Independent Interface (MII) is for direct connection of an external device to the repeater. The transmit data on the MII interface is 4-bit nibbles at 25/2.5 MHz rate. This MII interface is connected to the repeater via the MII TXD lines. The external device asserts TX\_EN during transmission, or forces an error in the encoded data using TX\_ER. #### **SCRAMBLER** In 100BASE-TX mode, the internal 5-bit transmit data stream is scrambled as defined by the TP-PMD Stream Cipher function in order to reduce radiated emissions on the twisted pair cable. The scrambler encodes a plain text NRZ bit stream using a key stream periodic sequence of 2047 bits generated by the recursive linear function: ``` X [n] = X [n-11] + X [n-9] (modulo 2) ``` The scrambler reduces peak emissions by randomly spreading the signal energy over the transmit frequency range, thus eliminating peaks at a single frequency. EMI emission can be further reduced by assigning a unique scrambled seed to each port. When the BASE-T Control register 23.11 is set to 1 the data scrambling function is disabled, the 5-bit data stream is clocked directly to the device's PMA sublayer. #### PARALLEL TO SERIAL AND NRZ—NRZI TO MLT-3 CONVERSION The internal 5-bit NRZ data is clocked into transceiver's shift register with a 25 MHz clock, and clocked out with a 125 MHz clock to convert it into a serial bit stream. Both clocks are generated by an on-chip clock synthesizer, and they are in sync to each other. The serialized data is further converted from NRZ to NRZI format, which produces a transition on every logic 1 and no transition on logic 0. To further reduce EMI emission, the NRZI data is converted to MLT-3 signal. The effect offers a 3 dB to 6 dB reduction in EMI emissions over an un-converted NRZI signals, thus increases the output signals' margin of operating within the FCC Class B limit. When there is a transition occurring in NRZI data, there is a corresponding transition for MLT-3 data. For NRZI data, it changes the count up/down direction after every single transition. For MLT-3 data, it changes the count up/down direction after every two transitions. The NRZI to MLT-3 data conversion is implemented without reference to the bit timing or clock information. The conversion requires detecting transition of the incoming NRZI data and set up the count up/down direction for the MLT-3 data. Asserting FX\_SEL high bypasses this encoding. #### **MULTIMODE TRANSMIT DRIVER** The multimode driver transmits MLT-3 coded signal in 100BASE-TX mode and Manchester coded signal in 10BASE-T mode. The slew rate of the transmitted MLT-3 signal can be controlled to eliminate high frequency EMI component. The MLT-3 signal after the magnetic has a typical rise/fall time of approximately 4 ns, which is within the target range specified in the ANSI TP- PMD standard. In 10BASE-T mode, high frequency pre-emphasis is performed which extends the cable-driving distance without the need of an external filter. FLP/NLP also drives signals through the 10BASE-T driver. The 10BASE-T and 100BASE-TX transmit signals are multiplexed to the transmit output driver. This arrangement results in using the same external transformer for both the 10BASE-T and the 100BASE-TX. The driver output level is set by a built-in bandgap reference and an external resistor connected to the RIBB output pin. The resistor sets the output current for all modes of operation. Each of the TXOP/N outputs is an open drain device which has a source resistance of $10\Omega$ maximum and a current rating of 40 mA for the 2 $V_{p-}$ MLT-3 signal, 100 mA for $5V_{p-}$ Manchester signal when used 1:1 transformer. #### PLL CLOCK SYNTHESIZER The Transceiver also includes on-chip PLL clock synthesizer that generates a 125-MHz and a 25-MHz clock for the 100BASE-TX, or a 100-MHz and 20-MHz clock for the 10BASE-T and auto-negotiation operations. The PLL clock generator uses a fully differential VCO cell that induces a very low jitter. The Zero Dead Zone Phase Detection method implemented in this design provides excellent phase tracking. A charge pump with charge sharing compensation is also included to further reduce jitter at different loop filter voltages. On-chip loop filter eliminates the need for external components and avoids external noise pickup. Only one external 25-MHz crystal or a signal source is required as a reference clock. ## **RECEIVE FUNCTION** In 100BASE-TX mode, the receive function implements the reverse order function in the transmit path. It includes a receiver with adaptive equalization and DC restoration, MLT-3 to NRZI conversion, data and clock recovery at 125 MHz, NRZI to NRZ conversion, Serial-to-Parallel conversion, de-scrambling, and 5B to 4B decoding. The receiver circuit starts with a DC bias for the differential RX± inputs, follows with a low-pass filter to filter out high frequency noise from the transmission channel media. An energy detect circuit is also added to determine whether there is any signal energy on the media. This is useful in the power-saving mode. The amplification ratio and slicer threshold is set by the on-chip bandgap reference. In 10BASE-T mode, signal first passes through a third order lowpass filter, which filters all the noise from the cable, board, and transformer. This eliminates the need for a 10BASE-T external filter. A Manchester decoder and a Serial-to Parallel follows to generate the 4-bit data in MII mode. #### **ADAPTIVE EQUALIZER** Each of the eight transceivers is designed to accommodate for maximum cable length of 150m UTP CAT5 cable. A 150m of UTP CAT-5 cable (such as AT&T 1061) has an attenuation of 31 dB at 100 MHz. A typical attenuation of a 100m cable is 20 dB. The worst case attenuation is around 24–26 dB defined by TP-PMD. The amplitude and phase distortion from the cable causes inter-symbol interference (ISI) which makes clock and data recovery impossible. Adaptive equalizer is done by matching the inverse transfer function of the twist-pair cable. This is a variable equalizer that changes its equalizer frequency response in accordance to cable length. The cable length is estimated based on comparisons of incoming signal strength against some the known cable characteristics. The equalizer has a monotonically frequency response, and tunes itself automatically for any cable length to compensate for the amplitude and phase distortion incurred from the cable. #### **LINK MONITOR** Signal levels are detected through a squelch detection circuitry. A signal detect (SD) circuit follows the equalizer and is asserted high when the peak detector detects a post-equalized signal with peak to ground voltage level larger than 400 mV. This is approximately 40% of a normal signal voltage level. In addition, the energy level must be sustained longer than $2\sim3~\mu s$ in order for the signal detects be asserted. It gets de-asserted approximately $1\sim2~\mu s$ after the energy level is consistently less than 300 mV from peak to ground. In 100BASE-TX mode, when no signal or invalid signal is detected on the receive pair, the link monitor enters in the link fail state where only scrambled idle code is transmitted. When a valid signal is detected for a minimum period of time, the link monitor enters a link pass state and transmit and receive functions are entered. In 10BASE-T mode, a link-pulse detection circuit constantly monitors the RXIP/RXIN pins for the presence of valid link pulses. ## **BASELINE WANDER COMPENSATION** The 100BASE-TX data stream is not always DC balanced. The transformer blocks the DC component of the incoming signal, thus the DC offset of the differential receives inputs can wander. The shift in the signal levels, coupled with non-zero rise and fall times of the serial stream can cause pulse-width distortion, creating jitter and possible increases in error rates. Therefore, a DC restoration circuit is needed to compensate for the attenuation of DC component. The Transceiver implemented is a patent-pending DC restoration circuit, unlike the traditional implementation; it does not need the feedback information from the slicer and clock recovery. This not only simplifies the system/circuit design but also eliminates any random/systematic offset on the receive path. In 10BASE-T mode, the baseline wander correction circuit is not required and is bypassed. #### CLOCK/DATA RECOVERY The equalized MLT-3 signal passes through a slicer circuit that converts to NRZI format. The transceiver uses a mixed-signal phase locked loop (PLL) to extract clock information of the incoming NRZI data. The extracted clock is used to re-time the data stream and set the data boundaries. The transmit clock is locked to the 25-MHz clock input while the receive clock is locked to the incoming data streams. When initial lock is achieved, the PLL switches to lock to the data stream, extracts a 125-MHz clock and uses that for bit framing to recover data. The recovered 125-MHz clock is also used to generate an internal 25-MHz RX\_CLK. The PLL requires no external components for its operation and has high noise immunity and low jitter. It provides fast phase align (lock) to data in one transition and its data/clock acquisition time after power-on is less than 60 transitions. The PLL can maintain lock on run-lengths of up to 60 data bits in the absence of signal transitions. When no valid data is present (like when the SD is de-asserted), the PLL switches back to lock with TX\_CLK and provides a continuously running RX\_CLK. #### **DECODER/DESCRAMBLER** The descrambler detects the state of the transmit Linear Feedback Shift Register (LFSR) by looking for a sequence representing consecutive idle codes. The descrambler acquires lock with the data stream by recognizing IDLE bursts of 30 or more bits and locking to its de-ciphering Linear Feedback Shift Register (LFSR). Once lock is acquired, the device operates with the inter-packet-gap (IPG) as low as 40 ns. Before lock occurs, the descrambler requires a minimum of 720 nS of idle in between packet in order to acquire lock. The deciphering logic also tracks the number of consecutive receive errors detected while RX\_DV is asserted. Once the error counter exceeds its limit (currently set to 64 consecutive errors), the logic assumes that lock has been lost, and the decipher circuit resets itself. The process of regaining lock begins again. Stream cipher de-scrambler is not used in 10BASE-T mode. ## **AUTO-NEGOTIATION AND MISCELLANEOUS FUNCTIONS** Each of the transceivers contain the ability to negotiate its mode of operation over the twisted pair using the auto-negotiation mechanism defined in the clause 28 IEEE 802.3u specification. Auto-negotiation may be disabled by software via EEPROM. The transceiver automatically chooses its mode of operation by detecting the incoming signal. During auto-negotiation, the auto-negotiation advertisement register is sent to its link partner through a series of fast link pulse (FLP). When auto-negotiation enabled, Transceiver sends FLP during the following conditions: - Power on - Link loss - Restart command At the same time, the device monitors incoming data to determine its mode of operation. Parallel detection circuit is enabled as soon as 10BASE-T idle or 100BASE-TX idle is detected. The mode of operation is configured based on the technology of the incoming signal. When the device receives a burst of FLP from its link partner with three identical link code words (ignoring acknowledge bit), it stores these code words in the auto-negotiation link partner ability register and waits for the next three identical code words. Once the device detects the second code word, it configures itself to the highest technology that is common to both ends. The technology priorities are: - 1 100BASE-TX, half-duplex - 2 10BASE-T half-duplex Once auto-negotiation is complete, the status register reflects the actual speed that was chosen. #### PARALLEL DETECTION The Transceiver also checks for 10BASE-T NLP or 100BASE-TX idle symbols. If either is detected, the device automatically configures to match the detected operating speed in half-duplex mode. This ability allows the device to communicate with legacy 10BASE-T and 100BASE-TX systems. #### CARRIER SENSE/RXDV FOR MII PORT ONLY Carrier sense is asserted asynchronously on the CRS pins as soon as activity is detected on the receive data stream. RX\_DV is asserted as soon as a valid SSD (Start-of-Stream Delimiter) is detected. Carrier sense and RX\_DV are deasserted synchronously upon detection of a valid end of stream delimiter or two consecutive idle code groups in the receive data stream. If carrier sense is asserted and a valid SSD is not detected immediately, RX\_ER is asserted instead of RX\_DV. In 10BASE-T mode, carrier sense is asserted asynchronously on the CRS pin when valid preamble activity is detected on the RXIP/RXIN pins. In half-duplex mode, the CRS is activated during transmit and receive of data. #### CABLE LENGTH MONITOR The AC206 can also detect the length of the cable and display the result in the interrupt control/status register (such as, 0000 stands for less than 10m cable used, 0001 stands for ~ 10m of cable, and 1111 stands for 150m cable). ## **BRIDGE FUNCTION** #### MEDIA INDEPENDENT INTERFACE The bridge supports MII for 10/100 Mbps. Port 0 of bridge can support either 10 or 100, while port 1 supports only at 100 Mbps. Refer to the mode pin table to configure port 0. #### FORWARDING SCHEME The bridge supports the store-and-forward scheme only. It does not support cut-through-forward. With store-and-forward, the incoming packet should be completely received to the buffer without error before it can be sent out. #### **ADDRESS RECOGNITION** The self-learning bridge function is based on source address field of packets. The bridge uses the XOR hashing algorithm to address look-up table. Programmable aging time and fast aging control is supported. #### RESET AND RESTART At power on, the bridge initially goes to the SRAM self-test mode. It generates eight patterns to evaluate SRAM status. #### MEDIA ACCESS CONTROL The bridge media access control (MAC) complies with certain IEEE 802.3 MAC protocols such as frame formatting and collision handling, but does not generate CRC codes. It generates a 56-bit preamble and start of frame delimiter while a packet is sending. In half-duplex mode, the device listens before transmitting, to prevent traffic jam. During collision, a packet is retransmitted at a random time. ## INITIALIZATION AND SETUP #### **HARDWARE CONFIGURATION** Several different states of operation can be chosen through hardware configuration. External pins may be pulled high or low at reset time. The combination of high and low values determines the power on state of the device. Many of these pins are multi-function pins which change their meaning when reset ends. #### **SOFTWARE CONFIGURATION** Several different states of the transceiver operations can be chosen through MDC/MDIO interface. For details, see "Register Descriptions" on page 19. #### **LEDs** Using an LED display matrix with a refresh technique, only 14 pins are required to drive up to 48 LEDs with unique information. On, Off, and Flash states are used to indicate different information. With a reduced number of signals, the LED display is easier to route on the board, and less costly. The active-low LED data is driven out of LED\_D[0:7] pins for each port and the corresponding LED functions are LED\_LN[5:0] pin. For details, see "LED Display/Configuration/PROM Interface" on page 17 and "LED Display Matrix" on page 37. The AC206 supports two LEDs per port. The following table describes how each of the LED is connected. Signals LED\_D[2:6] are indicators of port 1 through 5. Signals LED\_LN[0:5] are events driven of port 1 through 5. Table 1: LED Connections | Signals | Events | Descriptions | | | | | | | | | |-----------|----------------------------------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------|---------|-----------|-----------|-----|------| | LED_LN[0] | Link Status/Activity | Active low indicates 100M link is good. Blinking indicates 100M activity. | | | | | | | | | | LED_LN[1] | Speed/Partition | Active low ind | Active low indicates 10M link is good. Blinking indicates 10M activity. | | | | | | | | | LED_LN[2] | Display utilization<br>on 100 Mbps<br>domain | | LED_LN[2] is active low, indicating 100M utilization. Utilization indicator is not per port basis, but rather per segment basis. The LED_D[0:7] indicates percentage of utilization. | | | | | | | | | | | LED_D[0:7] | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Percent Util. | non | non | 85% | 65% | 45% | 25% | 12% | 1% | | LED_LN[3] | Display utilization<br>on 10 Mbps<br>domain | LED_LN[3] is port basis, but utilization. | | | | | | | | | | | | LED_D[0:7] | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Percent Util. | non | non | non | 65% | 45% | 25% | 12% | 1% | | LED_LN[4] | Display collision in<br>100 Mbps domain | LED_LN[4] is<br>basis, but rath<br>collision. How | er per se | egment b | asis. The | e LED_C | [1:7] ind | icates pe | | | | | | LED_D[0:7] | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Percent Col. | 66% | 32% | 16% | 8% | 4% | 2% | 1% | Col. | | LED_LN[5] | Display collision in<br>10 Mbps domain | | | | | | | | | | | | | LED_D[0:7] | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Percent Col. | 66% | 32% | 16% | 8% | 4% | 2% | 1% | Col. | ## ADDRESSING ALGORITHM, ROUTING, LEARNING AND AGING #### **ADDRESS TABLE** The address table can store up to 1K entries and each entry consists of 48-bit MAC address, 8-bit port identifier, 1-bit indication flag and 6-bit aging timer. Table 2: Content of Address Lookup Table | 3130 | | | | | 0 | |-------|-------|-------|-------|-------|---| | V | Timer | Port# | MAC#1 | MAC#2 | | | MAC#3 | | MAC#4 | MAC#5 | MAC#6 | | Bit 30: Entry valid/empty indication, 1 = valid entry, 0 = empty entry. Bit 29-24: Aging timer. Bit 23-16: Port number #### **ADDRESS RECOGNITION** The exclusive or addressing algorithm is used for address lookup table addressing (see the following figure). Figure 2: Exclusive or Hashing Algorithm The final address of address lookup table is the hashed address[9:0]. #### **ROUTING DECISION** If a record is empty, the packet is broadcast and treated as an unknown frame. Otherwise, the record is read, and compared with the current DA. If two addresses are the same, the port number is decided, and the packet is forwarded to the assigned port. If address collision occurred, different MAC address, the incoming packet is considered an unknown packet. #### **LEARNING PROCESS** The address learning process is composed of the SA packets and the addressing algorithm described above. The bridge checks each incoming packets integrity and buffers availability. If a packet is error-free and the buffer is available, the SA/port number pair of the packet is written into the address lookup table. The following figure describes the general operations of address learning and recognition. Figure 3: Address Learning and Recognition #### **AGING TIME** The switch automatically examines the status of address lookup table. The round robin speed and checking timer are dependent on the aging time. The switch aging time is set at 300s. When the aging timer is started after power on, the switch guaranties that free spaces can be released from occupied address entries. #### FORWARDING SCHEME The store-and-forward algorithm is used. The incoming packet has to be completely stored in the buffer and verified error-free before forwarding operations take place. #### BRIDGE BUFFER MANAGEMENT AND QUEUES The bridge buffering management continues to store received packets into memory. The buffer size for 100M port is 16K bytes, and 8K bytes for 10M port. Figure 4: Basic Memory Management Concept The bridge uses the six pointers to control per port buffer status. Start Address point is the beginning of memory address for each port and the End Address point is the last address of memory for each port. The Read/Write and shadow Read/Write pointers are dynamically changed depending on the current outgoing and incoming packets in the storage. If the Write pointer reaches the Read pointer and the size between write and read pointers is smaller than 2K bytes, buffer is full. On the other hand, when read/write pointers are equal, the buffer is empty. Table 3: Embedded Memory Structure | | 31 0 | |--------|----------------------------------| | 0x0000 | 2K x 32 for address lookup table | | 0x07FF | | | 0x0800 | 4K x 32 for 100M Bridge Port | | 0x17FF | | | 0x1800 | 2K x 32 for 10M Bridge Port | | 0x1FFF | | ## Section 2: Pins ## **PIN DESCRIPTIONS** Many of these device pins have multiple functions. The separate descriptions of each pin are listed in the proper sections. Designers must assure that they have identified all modes of operation prior to final design. The media dependent interface (MDI) pin assignment shown below and in the pin description table is subject to change without notice. The user is advised to contact Altima Communications, Inc. before implementing any design based on the information provided in this data sheet. #### Signals types: - I = Input - O = Output - Z = High impedance - $U = Pull up with 10 k\Omega$ - D = Pull down with 10 k $\Omega$ - S = Schimitt Trigger - A = Analog signal - P = Power - G = Ground - \* = Active low signal Table 4: Media Dependent Interface Pins (TX) | Pin Name | Pin # | Type | Description | |----------|-------|------|---------------------------------------------------------------| | RXIP_4 | 96 | Al | Receiver Input Positive for both 10BASE-T and 100BASE-TX. | | RXIP_3 | 95 | Al | | | RXIP_2 | 84 | Al | | | RXIP_1 | 83 | Al | | | RXIP_0 | 72 | Al | | | RXIN_4 | 97 | Al | Receiver Input Negative for both 10BASE-T and 100BASE-TX. | | RXIN_3 | 94 | Al | | | RXIN_2 | 85 | Al | | | RXIN_1 | 82 | Al | | | RXIN_0 | 73 | Al | | | TXOP_4 | 99 | AO | Transmitter Output Positive for both 10BASE-T and 100BASE-TX. | | TXOP_3 | 92 | AO | | | TXOP_2 | 87 | AO | | | TXOP_1 | 80 | AO | | | TXOP_0 | 75 | AO | | | TXON_4 | 100 | AO | Transmitter Output Negative for both 10BASE-T and 100BASE-TX. | | TXON_3 | 91 | AO | | | TXON_2 | 88 | AO | | | TXON_1 | 79 | AO | | | TXON_0 | 76 | AO | | Table 5: Media Independent Interface Pins | Pin Name | Pin # | Туре | Description | |---------------------|-------|-------|-------------------------------------------------------------------------------------------------------------------------------| | MII_TXD3 | 44 | I,D | MII Transmit Data. The MAC sources MII_TXD[3:0] synchronous | | MII_TXD2 | 43 | | with MII_TXCLK when MII_TXEN is asserted. | | MII_TXD1 | 42 | | | | MII_TXD0 | 41 | | | | MII_TXCLK | 33 | O,D,S | MII Transmit Clock. Continuous (25 MHz/2.5 MHz) clock output used by MAC to synchronize MII_TXEN, MII_TXD[3:0], and MII_TXER. | | MII_TXEN | 40 | I,D | MII Transmit Enable. Indicates MAC has presented valid data on the MII_TXD[3:0]. | | MII_RXD3/MII_SPDSEL | 38 | I/O,U | MII Receive Data. The PHY sources MII_RXD[3:0] synchronous | | MII_RXD2/MODE3 | 37 | I/O,D | with MII_RXCLK when MII_RXDV is asserted. | | MII_RXD1/TP125 | 36 | I/O,U | After power on, the MII_SPDSEL is latched for port speed selection. 1=100 Mb, 0=10 Mb | | MII_RXD0 | 35 | O,U | Selection. I=100 Mb, 0=10 Mb | | MII_RXCLK | 31 | O,D,S | MII Transmit Clock. Continuous (25 MHz/2.5 MHz) clock output used by MAC to synchronize MII_RXDV, MII_RXD[3:0], and MII_RXER. | | MII_RXDV | 28 | O,D | MII Receive Data-Valid. PHY has presented valid recovered on the MII_RXD[3:0]. | | MII_CRS | 29 | O,D | MII Carrier Sense. Active when carrier has been sensed. | | MII_RXER | 34 | O,D | MII Receive Error. Indicates Phy has received invalid symbol data. | | MII_COL | 30 | O,D | MII Collision Detection. Active when collision is detected. | Table 6: Reverse Media Independent Interface Pins | Pin Name | Pin # | Туре | Description | |----------------------------|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------| | RvMII_TXD3 (MII_RXD3) | 38 | 0 | MII Transmit Data. The MAC sources RvMII_TXD[3:0] | | RvMII_TXD2 (MII_RXD2) | 37 | | synchronous with RvMII_TXCLK when RvMII_TXEN is asserted. | | RvMII_TXD1 (MII_RXD1) | 36 | | | | RvMII_TXD0 (MII_RXD0) | 35 | | | | RvMII_TXCLK<br>(MII_TXCLK) | 33 | I,D,S | MII Transmit Clock. Continuous (25 MHz/2.5 MHz) clock output used by MAC to synchronize RvMII_TXEN, RvMII_TXD[3:0], and RvMII_TXER. | | RvMII_TXEN (MII_RXDV) | 28 | 0 | MII Transmit Enable. Indicates MAC has presented valid data on the RvMII_TXD[3:0]. | | RvMII_RXD3 (MII_TXD3) | 44 | I,D | MII Receive Data. The PHY sources RvMII_RXD[3:0] | | RvMII_RXD2 (MII_TXD2) | 43 | | synchronous with RvMII_RXCLK when RvMII_RXDV is asserted. | | RvMII_RXD1 (MII_TXD1) | 42 | | | | RvMII_RXD0 (MII_TXD0) | 41 | | | | RvMII_RXCLK<br>(MII_RXCLK) | 31 | I,D,S | MII Transmit Clock. Continuous (25 MHz/2.5 MHz) clock output used by MAC to synchronize RvMII_RXDV, RvMII_RXD[3:0], and RvMII_RXER. | | RvMII_RXDV (MII_TXEN) | 40 | I,D | MII Receive Data-Valid. PHY has presented valid recovered on the RvMII_RXD[3:0]. | | RvMII_CRS (MII_CRS) | 29 | I,D | RvMII Carrier Sense. Active when carrier has been sensed. | | RvMII_RXER (MII_RXER) | 34 | I,D | RvMII Receive Error. Indicates PHY has received invalid symbol data. | | RvMII_COL (MII_COL) | 30 | I,D | RvMII Collision Detection. Active when collision is detected. | Table 7: Seven-Wire (Serial Network Interface) Pins | Pin Name | Pin # | Type | Description | |-----------------------|-------|------|----------------------------------------------------------------------------------------------------------| | SNI_TXD (MII_TXD0) | 41 | I,D | Serial Transmit Data. The MAC sources SNI_TXD synchronous with SNI_TXCLK when SNI_TXEN is asserted. | | SNI_TXCLK (MII_TXCLK) | 33 | 0 | Serial Transmit Clock. Continuous (10 MHz) clock output used by MAC to synchronize SNI_TXEN and SNI_TXD. | | SNI_TXEN (MII_TXEN) | 40 | I,D | Serial Transmit Enable. Indicates MAC has presented valid data on the SNI_TXD. | | SNI_RXD (MII_RXD0) | 35 | 0 | Serial Receive Data. The PHY sources SNI_RXD synchronous with SNI_RXCLK when SNI_CRS is asserted. | | SNI_RXCLK (MII_RXCLK) | 31 | 0 | Serial Receive Clock. Continuous (10 MHz) clock output used by MAC to synchronize SNI_CRS and SNI_RXD. | | SNI_CRS (MII_CRS) | 29 | 0 | Serial Carrier Sense. Active when carrier has been sensed. | | SNI_COL (MII_COL) | 30 | 0 | Serial Collision Detection. Active when collision is detected. | | | | | | ## Table 8: EEPROM Interface | Pin Name | Pin # | Туре | Description | |---------------------|-------|------|-----------------------------------------------------------------------| | PROM_CS | 127 | 0 | PROM chip select. Connected to Chip Select pin of 93C46 serial EEPROM | | PROM_CLK (LED_D[6]) | 124 | 0 | PROM Clock. Connected to CLK pin of 93C46 serial EEPROM | | PROM_OUT (LED_D[5]) | 123 | 0 | PROM Data Out. Connected to Data_In pin of 93C46 serial EEPROM | | PROM_IN (LED_D[7]) | 125 | I,D | PROM Data In. Connected to Data_Out pin of 93C46 serial EEPROM | #### Table 9: MDC/MDIO Interface | Pin Name | Pin # | Type | Description | |---------------|-------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MDC (PROM_CS) | 127 | I,U | Clock signal between the external device and PHY registers for communication synchronization | | MDIO | 128 | I/O,D | Data Input/Output. It is a bi-directional data interface used by the external device to access only the internal PHY registers within AC206. This pin has internal pull-down register. | ## Table 10: 100 Mbps Internal Repeater Bus | Pin Name | Pin # | Type | Description | | |----------------------------|-------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | M100COL_LOCAL* | 3 | I/O, U | 100M Local Collision. Input when ChipID = 00. Active low to indicate collision on all other ChipIds. | | | M100ACTO* | 4 | O, U | Output to ChipID=00 for ChipID≠00 to signal local activity. This signal is pure combinational logic and is not in sync with any clock source. (Refer to next 3 signals). | | | M100ACTI_0*<br>(M100ACTO*) | 4 | I,U | Input for ChipID=00 from ChipID≠00 M100ACTO* pins to indicate activities. Open on all other ChipIDs. | | | M100ACTI_1* | 6 | I,U | Connected from ChipID=00 to ChipID=10 M100ACTO* to sense activities. Open on all other ChipIDs. | | | M100ACTI_2* | 7 | I,U | Connected from ChipID=00 to ChipID=11 M100ACTO* to sense activities. Open on all other ChipIDs. | | | M100COL_SYS* | 2 | I/O,U | ChipID=00 drives this pin the same as 100COLBP* to indicate local collision. | | | M100CRS_SYS* | 8 | I/O,U ChipID=00 drives this pin the same as 100CRSBP* to in local activity. | | | | MS100D4 | 14 | I/O,D | Multiple/Stacked Data Group. Transmit and receive data in | | | MS100D3 | 13 | I/O,D | scrambled 5B data groups for multiple devices. Data is sampled | | | MS100D2 | 12 | I/O,D | at the rising edge of MS100D_CLK and driven out on falling edge of MS100D_CLK. | | | MS100D1 | 11 | I/O,D | of Me 100B_OLIV. | | | MS100D0 | 9 | I/O,D | | | | MS100D_EN* | 1 | I/O,U | Multiple/Stacked Data Enable. Active-low when data is valid. Signal is driven out on the falling edge of MS100D_CLK, and sampled at the rising edge of MS100D_CLK. | | | MS100D_CLK | 16 | I/O, U,<br>S | Multiple/Stacked Data Clock. The bi-directional non-continuous 25 MHz recovered clock for synchronizing with MS100D[4:0], and MS100D_EN*. | | Table 11: 10 Mbps Internal Repeater Bus | Pin Name | Pin # | Туре | Description | |--------------------------|-------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | M10COL_LOCAL* | 18 | I/O, U | 10M Local Collision. Input when ChipID = 00. Active low to indicate collision on all other ChipIds. M10COL_LOCAL# ≠ (local_collision). | | M10ACTO* | 19 | O, U | Output to ChipID = 00 for ChipID $\neq$ 00 to signal local activity. (Refer to next 3 signals). | | M10ACTI_0*<br>(M10ACTO*) | 19 | I,U | Connected from ChipID = 00 from ChipID = 01 M10ACTO* to sense activities. Open on all other ChipIDs. | | M10ACTI_1* | 20 | I,U | Connected from ChipID 00 to ChipID 10 M10ACTO* to sense activities. Open on all other ChipIDs. | | M10ACTI_2* | 21 | I,U | Connected from ChipID 00 to ChipID 11 M10ACTO* to sense activities. Open on all other ChipIDs. | | M10COL_SYS* | 27 | I/O,U | ChipID 00 drives this pin the same as 10COLBP* to indicate system collision. | | M10CRS_SYS* | 22 | I/O,U | ChipID 00 drives this pin the same as 10CRSBP* to indicate system activity. | | MS10D | 25 | I/O,D | Multiple/Stacked Data Group. Transmit and receive data in 10BASE-T for multiple devices. Data is sampled at the rising edge of MS10D_CLK and driven out on falling edge of MS10D_CLK. | | MS10D_EN* | 26 | I/O,U | Multiple/Stacked Data Enable. Active when data is valid. | | MS10D_CLK | 24 | I/O, U,<br>S | Multiple/Stacked Data Clock. The bi-directional non-continuous 10 MHz recovered clock for synchronizing with MS10D and MS10D_EN*. | ## LED DISPLAY/CONFIGURATION/PROM INTERFACE The LED pins are shared with reset-read configuration pins, test pins and EEPROM interface. The value applied on the reset-read pins is only valid at the end of the reset cycle. The EEPROM interface is active after the reset cycle. Once the data in the EEPROM is read, the same pins are used for LED display. Forty-eight LED outputs are available through an 6x8 matrix. Table 12: LED Pins | Pin Name | Pin # | Туре | Description | |-----------|-------|--------|------------------------------------------------------------------------------------------------------------------| | LED_LN[5] | 50 | 0 | Enable corresponding LED display line in the display matrix, active low | | LED_LN[4] | 51 | 48 mA | output. The detail of how to program and connect the LEDs is in the LED Setup section. | | LED_LN[3] | 52 | | LED_LN*[5] = Display 10BASE-T Collision rate and segment collision | | LED_LN[2] | 53 | | status. | | LED_LN[1] | 54 | | LED_LN*[4] = Display 100 Mbps Collision rate and segment collision | | LED_LN[0] | 55 | | status | | | | | LED_LN*[3] = Display 10M segment utilization rate | | | | | LED_LN*[2] = Display 100M segment utilization rate | | | | | LED_LN*[1] = Programmable LED display. The default is to display 10M Link/Activity information of each port. | | | | | $LED_LN^*[0] = Programmable LED display. The default is to display 100M Link/Activity information of each port.$ | | LED_D[7] | 125 | I/O, D | Output for LED display information of each column in the display matrix. | | LED_D[6] | 124 | | Active high output. | | LED_D[5] | 123 | | | | LED_D[4] | 122 | | | | LED_D[3] | 121 | | | | LED_D[2] | 120 | | | | LED_D[1] | 119 | | | | LED_D[0] | 118 | | | Table 13: Configuration and Setup | Pin Name | Pin # | Туре | Description | 1 | | |----------------------------|-------|------|----------------------------|----------------|--------------------------------------| | Mode[3] (MII_RXD2) | 37 | I,D | Mode[1:0] | Domain A | Domain B | | Mode[2] (LED_D[4]) | 122 | | 00 | 100M Rptr | 10M Rptr (Master) | | Mode[1] (LED_D[1]) | 119 | | 01 | 100M Rptr | 10M Rptr (Slave, Bridge disable) | | Mode[0] (LED_D[0]) | 118 | | 10 | 100M | Port 5 | | | | | 11 | Reserved | | | | | | Mode[3:2] | Digital Interf | ace | | | | | 00 | MII | | | | | | 01 | 7-wire | | | | | | 10 | Reverse MI | | | TP125 (MII_RXD1) | 36 | I | 1:select 1:1. | .25 xformer | | | ChipID[1] (LED_D[2]) Chip- | 120 | I,D | The device i | must be assig | ned with ChipID=0 | | ID[0] (LED_D[3]) | 121 | | | J | • | | IBREF | 112 | I | Reference b<br>10K (1%) re | | Connected to analog ground through a | ## Table 14: Clock and Reset | Pin Name | Pin # | Туре | Description | | |----------|-------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 RESET* | 1 47 | 1 I,U | Reset to initial and defaulted state. | | | 1 CLK | 1 48 | 1 | 25-MHz system clock reference input. This pin is connected to an external 25-MHz clock source. Multiple devices are synchronous to the same external clock source. | | ## Table 15: Power and Ground | Pin Name | Pin # | Туре | Description | |----------|-------------------------------------------------------------------------|------|--------------------------------------------------| | DVCC | 115, 126, 10, 23, 39, 46 | Р | 2.5V power for digital circuit, total of 9 pins. | | DGND | 114, 116, 117, 5, 15, 32,<br>45, 49 | G | Ground for digital circuit, total 10 pins. | | AVCC | 108, 109, 110, 57, 58, 59 | Р | 2.5V power for analog circuit, total 16 pins. | | AGND | 105, 62, 65, 66, 69, 74,<br>77, 78, 81, 86, 89, 90, 93,<br>98, 101, 102 | G | Ground for analog circuit, total 16 pins | | GAVDD | 113 | Р | 2.5V power supply for common analog circuit | | GAGND | 111, 56 | G | Ground for common analog circuit | ## Table 16: No Connects | Pin Name | Pin # | Туре | Description | |----------|--------------------------------------------------------|------|-------------| | N/C | 17, 60, 61, 63, 64, 67, 68, 70, 71, 103, 104, 106, 107 | N/C | No Connects | # **Section 3: Register Descriptions** The following standard registers are supported. (Register numbers are in Decimal format, the values are in Hex format). When writing to registers, it is recommended that a read/modify/write operation be performed, as unintended bits may get set to unwanted states. This applies to all registers, including those with reserved bits. ## **REGISTER DESCRIPTION** The following table lists the AC206 register sets. Each register contains 16-bit data. The addresses in the following table are hexadecimal. Table 17: Register Set | PHY Addr | Register Addr | Definition | Туре | Default | |----------|---------------|------------------------------------------------|------|---------| | 2 | 0–31 | PHY 1 Registers | | | | 2 | 0 | PHY Control Register | R/W | 3000 | | 2 | 1 | PHY Status Register | RO | 2849 | | 2 | 2 | PHY Identifier 1 Register | RO | 0022 | | 2 | 3 | PHY Identifier 2 Register | RO | 5541 | | 2 | 4 | Auto-Negotiation Advertisement Register | RO | 00A1 | | 2 | 5 | Auto-Negotiation Link Partner Ability Register | RO | 0001 | | 2 | 6 | Auto-Negotiation Expansion Register | RO | 0004 | | 2 | 7 | Auto Negotiation Next Page Transmit Register | RO | 2001 | | 2 | 8–15 | Reserved | | 0000 | | 2 | 16 | PHY 10BASE-T Control Register | R/W | | | 2 | 17 | PHY Interrupt Control/Status Register | | | | 2 | 18 | Diagnostic Register | | | | 2 | 19 | Test Register | RO | | | 2 | 20 | Cable Length Register | RO | | | 2 | 21 | Receive Error Count | | | | 2 | 22 | Power Management Register | | | | 2 | 23 | Transceiver Mode Register | | | | 2 | 24–31 | Reserved | | | | 3 | 0–31 | PHY 2 Registers | | | | 4 | 0–31 | PHY 3 Registers | | | | 5 | 0–31 | PHY 4 Registers | | | | 6 | 0–31 | PHY 5 Registers | | | Table 17: Register Set (Cont.) | PHY Addr | Register Addr | Definition | Туре | Default | |----------|---------------|-------------------------------------------|------|---------| | 8 | 0 | PHY Port Link Status | RO | | | 8 | 1 | PHY Port Polarity Status | RO | | | 8 | 2 | PHY Port Partition Status for 100Mb | RO | | | 8 | 3 | PHY Port Partition Status for 10Mb | RO | | | 8 | 4 | PHY Port Speed Status | RO | | | 8 | 5 | PHY Port Isolation Status | RO | | | 8 | 6 | Initial Repeater Configuration Register | R/W | | | 8 | 7 | Bridge Configuration Register | R/W | | | 8 | 8 | Device Revision Number | RO | | | 8 | 18 | LED Effect with Partition/Isolation Event | R/W | | | 8 | 19 | LED Effect with Link Event | R/W | | | 8 | 20 | LED Effect with Activity (CRS) Event | R/W | | | 8 | 21 | LED Effect with AutoNeg Event | R/W | | | 8 | 22 | LED Effect with Speed100 Event | R/W | | | 8 | 23 | LED Register Control Mode | R/W | | ## **PHY PORT STATUS REGISTER** Table 18: PHY Port Status Register | Name | Туре | Address | Description | |------------------------------------------------|------|---------|--------------------------------------------------| | PHY Port Link Status | R | 00 | 1 = Link good<br>0 = Default | | PHY Port Polarity Status | R | 01 | 1 = The polarity has been crossed<br>0 = Default | | PHY Port Partition Status for 100 Mb | R | 02 | 1 = The port has been partitioned<br>0 = Default | | PHY Port Partition Status for 10 Mb | R | 03 | 1 = The port has been partitioned<br>0 = Default | | PHY Port Speed Status | R | 04 | 1 = 100M<br>0 = 10M<br>0 = Default | | PHY Port Isolation Status (Fast Ethernet Only) | R | 05 | 1 = The port has been isolated<br>0 = Default | ## Table 19: PHY Port Status | 15:9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|--------|--------|--------|--------|--------|-----|-----| | RSV | MII | RSV | Port 5 | Port 4 | Port 3 | Port 2 | Port 1 | RSV | RSV | ## **INITIAL DEVICE CONFIGURATION REGISTER** Table 20: Initial Device Configuration Register | Name | Туре | Address | Description | |-------------------|------|---------|-------------------------------------------------------------| | MII Configuration | R/W | 06 | Used to give the status of MII port. Default is set by pin. | | Bit | Name | Type | Description | | Default | |-------|----------------------------------------|------|----------------|-----------------------------------------------------------------------------------------------------------------------|-----------| | 15:12 | Mode | RO | Mode[3:2] | Digital Interface | MODE pins | | | | | 00 | MII | | | | | | 01 | 7-wire | | | | | | 10 | Reverse MII | | | | | | 11 | Reserved | | | | | | Mode[1:0] | | | | | | | 00 | Master mode, Bridge enable | | | | | | 01 | Slave mode, Bridge disable | | | | | | 10 | Slave mode, Uplink | | | | | | | Port 5 is connected to the bridge port in this mode. The other bridge port is connected to 100 segment. | | | | | | 11 | Reserved | | | 11 | Reserved<br>(Write clear enable) | RO | | | | | 10 | Reserved<br>(MIB enable) | RO | Reserved | | 0 | | 9 | Disable partition | R/W | 1:disable pa | rtition function of MII interface | 0 | | 8 | External transform selection | R/W | 1:external tra | ansform 1:1.25, 0:external transform | Ext pin | | 7 | MIIB Speed Select | R/W | 1:100M inter | face, 0:10M interface | Ext Pin | | 6:2 | Switch debug | R/W | Selection co | ntrol for debugging signals | 00000 | | 1 | 100M repeater<br>Partition Alternative | R/W | | un-partition a port only when data can<br>ed out from the port for 560 bit-time<br>lision. | 0 | | | | | either transm | e, un-partition a port when data can be<br>nitted from the port or received from the<br>bit-time without a collision. | | | 0 | 10M repeater Partition<br>Alternative | R/W | either transm | un-partition a port when data can be nitted from the port or received from the bit-time without a collision. | 0 | | | | | | , un-partition a port only when data can from the port for 560 bit-time without a | | ## **BRIDGE CONFIGURATION REGISTER** Table 21: Bridge Configuration Register | Name | Туре | Address | Description | |----------------------------------|------|---------|---------------------------| | Bridge Configuration<br>Register | R/W | 07 | Used to configure Bridge. | | Bit | Name | Type | Description | Default | |-----|-----------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 15 | Watch Dog Reset | R/W | 1 = reset when WDOG even occur<br>0 = does not reset when WDOG even occur | 1 | | 14 | Loose Length | R/W | 1 = receives frame with length from 1519 to 1548<br>0 = rejects frame with length over 1518 | 1 | | 13 | Dribble Error | R/W | 1 = enable, 0:disable receive dribble error packets | 0 | | 12 | Address Table<br>Initialization Disable | R/W | <ul><li>1 = disable, 0:enable address table init.</li><li>While this bit is 1, the address table only contains few entries for speed up function verification.</li></ul> | 0 | | 11 | Aging Speed Up | R/W | 1 = enable, 0:disable aging speed up | 0 | | 10 | 10M Back Pressure | R/W | 1 = enable, 0:disable 10M back pressure function | 0 | | 9 | 100M Back Pressure | R/W | 1 = enable, 0:dieable 100M back pressure function | 0 | | 8 | Collision Test | R/W | 1 = enable, 0:disable collision test | 0 | | 7:0 | Reserved | R | | 00 | ## **PHY REGISTERS** The following registers are defined for each PHY port. The base addresses of PHY 1 to PHY 8 are 0, 1, 2, 3, 4, 5, 6, and 7, respectively. ## **PHY CONFIGURATION REGISTER** Table 22: PHY Configuration Register 0 | Bit | Name | Definition | Mode | Default | |-------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------|---------| | 0.15 | Reset | 1 = PHY reset | RW/SC | 0 | | | | This bit is self-clearing. | | | | 0.14 | Loopback | 1 = Loopback mode. Because it internally loops the transmit of AC206 to its receive, it ignores all the activity on the cable media. | RW | 0 | | | | 0 = Normal operation. | | | | 0.13 | Speed Select | 1 = 100 Mbps | RW | 1 | | | | 0 = 10 Mbps. This bit is ignored if auto-negotiation is enabled. | | | | | | It no longer reflects auto-negotiation results. | | | | 0.12 | Auto-Neg Enable | 1 = Enable auto-negotiate process (overrides 0.13 and 0.8) | RW | 1 | | | | 0 = Disable auto-negotiate process. | | | | | | In force mode, speed is selected via bit 0.13. | | | | 0.11 | Power Down | 1 = Power down mode, puts AC206 in low-power stand-by mode, | tand-by mode, RW | 0 | | | | only react to access transaction. | | | | | | 0 = Normal operation. | | | | 0.10 | Isolate | 1 = Electrical isolation of PHY from MII and cable media. | RW | 0 | | | | 0 = Normal operation. | | | | 0.9 | Restart Auto- | 1 = Restart auto-negotiation process. | RW/ | 0 | | | Negotiation | 0 = Normal operation. | SC | | | 8.0 | Duplex Mode | 1 = Full-duplex. | RO | 0 | | | | 0 = Half-duplex. | | | | | | Full-duplex is not supported on this chip. It no longer reflects the auto-negotiation result. | | | | 0.7 | Collision Test | 1 = Enable collision test, which issues the COL signal in response to the assertion of TX_EN signal. 0 = Disable COL test. | RW | 0 | | 0.6:0 | Reserved | | RO | 000000 | | | | | | | ## **PHY STATUS REGISTER** Table 23: PHY Status Register 1 | Bit | Name | Definition | Mode | Default | |--------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------|---------| | 1.15 | 100BASE-T4 | Tied to 0 indicates no 100BASE-T4 capability. | RO | 0 | | 1.14 | 100BASE-TX<br>Full-duplex | Tied to 0 indicates no 100BASE-TX full-duplex support. | RO | 0 | | 1.13 | 100BASE-TX | 1 = 100BASE-TX with half-duplex. | RO | 1 | | | Half-duplex | 0 = No TX half-duplex ability. | | | | 1.12 | 10BASE-T Full-<br>duplex | Tied to 0 indicates no 10BASE-T full-duplex support. | RO | 0 | | 1.11 | 10BASE-T Half- | 1 = 10BASE-T with half-duplex. | RO | 1 | | | duplex | 0 = No 10BASE-T half-duplex ability. | | | | 1.10:6 | Reserved | | RO | 00001 | | 1.5 | Auto-Negotiate<br>Complete | 1 = Auto-negotiate process completed, indicates Reg. 4, 5, 6 are valid. | RO | N/A | | | | 0 = Auto-negotiate process not completed. | | | | 1.4 | Remote Fault | 1 = Remote fault condition detected. | SC/LH | N/A | | | | 0 = No remote fault. | | | | | | After this bit is set, it remains set until it is cleared by reading register 1 via MDC/MDIO interface. | | | | 1.3 | Auto-Negotiate<br>Ability | 1 = Able to perform auto-negotiation function, its value is determined by ANEGA pin. | RO | 1 | | | | 0 = Unable to perform auto-negotiation function. | | | | 1.2 | Link Status | 1 = Link is established. If AC206 link fails, this bit becomes cleared and remains cleared until register is read via MDC/MDIO interface. | SC/LL | 0 | | | | 0 = Link is down, or has been dropped. | | | | 1.1 | Jabber Detect | 1 = Jabber condition detect. | SC/LH | 0 | | | | 0 = No Jabber condition detected. | | | | 1.0 | Extended<br>Capability | 1 = Extended register capable. This bit is tied permanently to one. | RO | 1 | ## **PHY IDENTIFIER 1 REGISTER** Table 24: PHY Identifier 1 Register | Register<br>Bit | Name | Description | Mode | Default | |-----------------|------|------------------------------------------------------------------------------------------------|------|---------------| | 2.15:0 | OUI* | Assigned to the third through eighteenth bits of the Organizationally Unique Identifier (OUI). | RO | 0022<br>(HEX) | #### **PHY IDENTIFIER 2 REGISTER** Table 25: PHY Identifier 2 Register | Register<br>Bit | Name | Description | Mode | Default | |-----------------|--------------------|------------------------------------------------------------------------------|------|---------| | 3.15:10 | OUI | Assigned to the nineteenth through twenty-fourth bits of the OUI. | RO | 010101 | | 3.9:4 | Model<br>Number | Six bit manufacturer's model number; 101 is encoded as 010001. | RO | 010100 | | 3.3:0 | Revision<br>Number | Four bits manufacturer's revision number. 0001 stands for Rev. A, and so on. | RO | 0001 | ### **AUTO-NEGOTIATION ADVERTISEMENT REGISTER** Table 26: Auto-Negotiation Advertisement Register | Bit | Name | Definition | Mode | Default | |------------|----------------|-----------------------------------------------------------------------------------------|------|---------| | 4.15 | Next Page | 1 = Desire Next Page. | RW | 0 | | | | 0 = Next Page is not desired. | | | | 4.14 | Acknowledge | This bit is set internally after receiving three consecutive and consistent FLP bursts. | RO | 0 | | 4.13 Remot | Remote Fault | 1 = Remote fault detected. | RW | 0 | | | | 0 = No remote fault. | | | | 4.12:10 | Reserved | For future technology. | RW | 000 | | 4.9 | 100BASE-T4 | Tied to 0 indicates no 100BASE-T4 support. | RO | 0 | | 4.8 | 100BASE-TX | 1 = 100BASE-TX with full-duplex. | RO | 0 | | | Full-duplex | 0 = No 100BASE-TX full-duplex ability. | | | | 4.7 | 100BASE-TX | 1 = 100BASE-TX capable. | RW | 1 | | | | 0 = No 100BASE-TX capability. | | | | 4.6 | 10BASE-T Full- | 1 = 10 Mbps with full-duplex. | RO | 0 | | | duplex | 0 = No 10 Mbps with full-duplex capability. | | | | 4.5 | 10BASE-T | 1 = 10 Mbps capable. | RW | 1 | | | | 0 = No 10 Mbps capability. | | | | 4.4:0 | Selector Field | [00001] = IEEE 802.3. | RO | 00001 | ### **AUTO-NEGOTIATION LINK PARTNER ABILITY REGISTER** Table 27: Auto-Negotiation Link Partner Ability Register | Register<br>Bit | Name | Description | Mode | Default | |-----------------|------------|----------------------------------------------------------------------------------------------------------------------------------------|------|---------| | 5.15:0 | Technology | Technology capability field, which indicates the technology capability of link partner. The bit definition is the same as Reg. 4.15:0. | RO | 0001(H) | #### **AUTO-NEGOTIATION EXPANSION REGISTER** Table 28: Register 6: Auto-Negotiation Expansion Register | Register<br>Bit | Name | Description | Mode | Default | |-----------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------| | 6.15:5 | Reserved | | RO | 0000<br>0000<br>000 | | 6.4 | Parallel<br>Detection Fault | <ul> <li>1 = Fault detected by parallel detection logic. This is caused by unstable link, or concurrent link up condition.</li> <li>0 = No fault detected by parallel detection logic.</li> </ul> | SC/LH | 0 | | 6.3 | Link Partner Next<br>Page Able | <ul><li>1 = Link partner supports next page function.</li><li>0 = Link partner does not support next page function.</li></ul> | RO | 0 | | 6.2 | Next Page Able | | RO | 1 | | 6.1 | Page Received | 1 = A new link code word has been received. The contains of the received link code word is located in Register 5. | SC/LH | 0 | | 6.0 | Link Partner<br>Auto-Negotiation<br>Able | <ul><li>1 = Link partner is auto-negotiation able.</li><li>1 = Link partner is not auto-negotiation able.</li></ul> | RO | 0 | ### **AUTO-NEGOTIATION NEXT PAGE TRANSMIT REGISTER** Table 29: Auto-Negotiation Next Page Transmit Register | Register<br>Bit | Name | Description | Mode | Default | |-----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------|---------| | 7.15 | NP | 1 = Another Next Page is desired. | RW | 0 | | 7.14 | Reserved | | RO | 0 | | 7.13 | Message<br>Page | 1 = Message page.<br>0 = Un-formatted Page. | RW | 1 | | 7.12 | ACK2 | Acknowledge2. 1 = Complies with message. 0 = Can not comply with message. | RW | 0 | | 7.11 | Toggle | <ul><li>1 = Previous value of transmitted Link Code Word equal to 0.</li><li>0 = Previous value of transmitted Link Code Word equal to 1.</li></ul> | RO | N/A | | 7:10:0 | Code | Message/Un-formatted Code Field. | RW | 0001 | ### **PHY 10BASE-T CONFIGURATION REGISTER** Table 30: PHY 10BASE-T Configuration Register | Register<br>Bit | Name | Description | Mode | Default | |-----------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------| | 16.14 | Reserved | | RO | 0 | | 16.13 | TXJAM | <ul><li>1 = Force CIM to send jam pattern.</li><li>0 = Normal operation mode</li></ul> | RO | 0 | | 16.12 | CIM Disable | <ul><li>1 = Disable carrier integrity monitor function.</li><li>0 = Enable carrier integrity monitor function.</li><li>Default is 0.</li></ul> | RW | 1 | | 16.11 | SEQ Test Inhibit | 1 = Disable 10BASE-T SEQ testing. 0 = Enable 10BASE-T SEQ testing, which generates a COL pulse following the completion of a packet transmission. | RW | 0 | | 16.10 | BASE-T Normal Loop<br>Back | 1 = Enable 10BASE-T normal loop back.<br>0 = Disable 10BASE-T normal loop back. | RW | 0 | | 16.[9:6] | Reserved | | RO | 0 | | 16:5 | Auto polarity disable | <ul><li>1 = Disable auto polarity detection/correction.</li><li>0 = Enable auto polarity detection/correction.</li></ul> | RW | 0 | | 16.4 | Reverse Polarity | When Reg16.5 is set to 0, this bit sets to 1 if Reverse Polarity is detected on the media, otherwise it is zero. When Reg16.5 is set to 1, writing a one to the bit reverses the polarity of the transmitter. | RW | 0 | | | | <b>Note:</b> The reverse polarity is detected either through 8 inverted NLP or through a burst of inverted FLP. | | | | 16:[3:0] | Reserved | | RO | 0 | #### PHY INTERRUPT CONTROL/STATUS REGISTER Table 31: PHY Interrupt Control/Status Register | Register<br>Bit | Name | Description | Mode | Default | |-----------------|-------------------|----------------------------------------------------------------------------------------|------|---------| | 17.15 | Jabber_IE | Jabber Interrupt Enable. | RW | 0 | | 17.14 | Rx_Er_IE | Receive Error Interrupt Enable. | RW | 0 | | 17.13 | Page_Rx_IE | Page Received Interrupt Enable. | RW | 0 | | 17.12 | PD_Fault_IE | Parallel Detection Fault Interrupt Enable. | RW | 0 | | 17.11 | LP_Ack_IE | Link Partner Acknowledge Interrupt Enable. | RW | 0 | | 17.10 | Link_Schange_ IE | Link Status Changed Interrupt Enable. | RW | 0 | | 17.9 | R_Fault_IE | Remote Fault Interrupt Enable. | RW | 0 | | 17.8 | Aneg_Comp_IE | Auto-Neg Complete Interrupt Enable. | RW | 0 | | 17.7 | Jabber_Int | This bit is set when a jabber event is detected. | RC | 0 | | 17.6 | Rx_Er_Int | This bit is set when RX_ER transitions high. | RC | 0 | | 17.5 | Page_Rx_Int | This bit is set when a new page is received from link partner during Auto-Negotiation. | RC | 0 | | 17.4 | PD_Fault_Int | This bit is set when parallel detect fault is detected. | RC | 0 | | 17.3 | LP_Ack_Int | This bit is set when the FLP with acknowledge bit set is received. | RC | 0 | | 17.2 | Link_Schanged Int | This bit is set when link status is changed. | RC | 0 | | 17.1 | R_Fault_Int | This bit is set when remote fault is detected. | RC | 0 | | 17.0 | A_Neg_Comp Int | This bit is set when Auto-Neg is completed. | RC | 0 | #### **DIAGNOSTIC REGISTER** Table 32: Diagnostic Register | Register<br>Bit | Name | Description | Mode | Default | |-----------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------| | 18.15 | Lp_lpbk | Link pulse loopback. 1 = loopback the link pulse for auto-negotiation testing | RW | 0 | | 18.14 | Send_nlp | 1 = force link pulse generator to send nlp event in auto-negotiation mode. | RW | 0 | | 18.13 | Force link<br>pass bt | 1 = force 10BASE-T link pass | RW | 0 | | 18.12 | Force link<br>pass tx | 1 = force 100 TX link pass | RW | 0 | | 18.11 | DPLX | This bit indicates the result of the Auto-Neg for duplex arbitration. | RO | 0 | | 18.10 | Speed | This bit indicates the result of the Auto-Neg for data speed arbitration. | RO | Х | | 18.9 | RX_PASS | In 10BASE-T mode, this bit indicates that Manchester data has been detected. | RC | Х | | | | In 100BASE-T mode, it indicates valid signal has been received but not necessarily locked on to. | | | | 18.8 | RX_LOCK | Indicates the receive PLL has locked onto the received signal for the selected speed of operation (10BASE-T or 100BASE-TX). This bit is set whenever a cycle-slip occurs, and will remain set until it is read. | RC | X | | 18.[7:4] | ARB_STATE<br>HIGHEST | Highest state of Auto-Negotiation state machine since reset on last read operation. | RC | TBD | | 18.[3:0] | ARB_STATE<br>LOWEST | Lowest state of Auto-Negotiation state machine since reset on last read operation. | RC | TBD | ### **CABLE LENGTH REGISTER** Table 33: Cable Length Register | Register<br>Bit | Name | Description | Mode | Default | |-----------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------| | 20.[15:9] | Reserved | | RO | 0000000 | | 20.8 | Adaptation disable | 1 = Disable adaptation | RW | 0 | | 20.[7:4] | Cable<br>Length<br>Indication | These bits indicate cable length from 0 to 150m. Each bit represents 10m. For example, if the cable length is 100m then bits [7:4] = 1010. These bits are only applicable to 100TX mode. | RW | XXXX | | 20.[3:0] | Adaptation<br>Low limit | Adaptation setting, when SD signal is first detected. | RO | XXXX | #### **RECEIVE ERROR COUNT** Table 34: Receive Error Count | Register<br>Bit | Name | Description | Mode | Default | |-----------------|------------------------|------------------------------------------------------------------------------------------------------------------|------|---------| | 21.[15:0<br>] | Receive Error<br>Count | Count number of receiving packets with error. This register can only be cleared by reset (software or hardware). | RO | 0000 | #### **POWER MANAGEMENT REGISTER** Table 35: Power Management Register | Register Bit | Name | Description | Mode | Default | |--------------|-------------|----------------------------------------|------|---------| | 22.[15:14] | Reserved | | RO | 00 | | 22.13 | PD_PLL | 1=Power down PLL circuit | RO | Х | | 22.12 | PD_EQUAL | 1=Power down equalizer circuit | RO | Χ | | 22.11 | PD_BT_RCVR | 1=Power down 10BASE-T receiver | RO | Χ | | 22.10 | PD_LP | 1=Power down link pulse receiver | RO | Х | | 22.9 | PD_EN_DET | 1=Power down energy detect circuit | RO | Χ | | 22.8 | PD_FX | 1=Power down FX circuit | RO | Χ | | 22.[7:6] | Reserved | | RW | 00 | | 22.5 | MSK_PLL | 0=Force power up PLL circuit | RW | Χ | | 22.4 | MSK_EQUAL | 0=Force power up equalizer circuit | RW | Χ | | 22.3 | MSK_BT_RCVR | 0=Force power up 10BASE-T receiver | RW | Х | | 22.2 | MSK_LP | 0=Force power up link pulse receiver | RW | Х | | 22.1 | MSK_EN_DET | 0=Force power up energy detect circuit | RW | Х | | 22.0 | MSK_FX | 0=Force power up FX circuit | RW | Х | #### TRANSCEIVER MODE REGISTER Table 36: Transceiver Mode Register | Register<br>Bit | Name | Description | Mode | Default | |-----------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------|------|---------| | 23.15 | Reserved | | RO | 0 | | 23.14 | Reserved | | RO | 0 | | 23.13 | Clk_rclk_save | 1 = set rclk save mode. Rclk is hut off after 64 cycles of each packet | RW | 0 | | 23.12 | Reserved | | RO | 0 | | 23.11 | Scramble<br>disable | 1 = disable scrambler | RW | 0 | | 23.10 | Serial bt<br>enable | 1 = enable serial bt mode | RW | 0 | | 23.9 | Pcsbp | 1 = enable PCS bypass mode | RW | 0 | | 23:8 | Age timer en | <ul><li>1 = enable age timer in adaptation</li><li>0 = disable age timer in adaptation.</li></ul> | RW | 0 | | 23.7 | Reserved | | RO | 0 | | 23:6 | Reserved | | RO | 0 | | 23.5 | Force re-adapt | 1 = force adaptation to re-adapt Writing a 1 to this bit forces adaptation to re-adapt. This bit is always read as 0. | RO | 0 | | 23.[4:0] | Dlock drop<br>counter | D lock drop counter | RO | XXXXX | ## **LED EFFECT REGISTER** This set of the registers is defined for the whole chip. The base address is hex 08. #### **LED EFFECT WITH PARTITION/ISOLATION EVENT** Table 37: LED Effect with Partition/Isolation Event | Name | Description | Mode | Default | |--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Blink Rate [7:4] | Set the blink rate bits [7:0] with LED Effect with Partition/Isolation Event Register (PHY Addr = 8; Reg Addr = 18), abbreviated as REG_LED_EFFECT in the following equation. | | 0001 | | | Blink Rate = 1 / (16 ms x {REG_LED_EFFECT[15:12], 4'b0000} x 2) | | | | Reserved | | RO | 00 | | LED On with<br>Part/ISO Event | When Partition/Isolation, turn on corresponding LED 1:0. | RW | 00 | | Reserved | | RO | 00 | | LED Blink with Part/ISO Event | When Partition/Isolation, blink corresponding LED 1:0. | RW | 00 | | Reserved | | RO | 00 | | LED Off with<br>Part/ISO Event | When Partition/Isolation, turn off corresponding LED 1:0. | RW | 00 | | | Reserved LED On with Part/ISO Event Reserved LED Blink with Part/ISO Event Reserved LED Blink with Part/ISO Event Reserved LED Off with | Blink Rate [7:4] Set the blink rate bits [7:0] with LED Effect with Partition/Isolation Event Register (PHY Addr = 8; Reg Addr = 18), abbreviated as REG_LED_EFFECT in the following equation. Blink Rate = 1 / (16 ms x {REG_LED_EFFECT[15:12], 4'b0000} x 2) Reserved LED On with Partition/Isolation, turn on corresponding LED 1:0. Reserved LED Blink with Partition/Isolation, blink corresponding LED 1:0. Reserved LED Off with When Partition/Isolation, turn off corresponding LED 1:0. | Blink Rate [7:4] Set the blink rate bits [7:0] with LED Effect with Partition/Isolation Event Register (PHY Addr = 8; Reg Addr = 18), abbreviated as REG_LED_EFFECT in the following equation. Blink Rate = 1 / (16 ms x {REG_LED_EFFECT[15:12], 4'b0000} x 2) Reserved RO LED On with Part/ISO Event Reserved RO LED Blink with Part/ISO Event Reserved When Partition/Isolation, blink corresponding LED 1:0. RW Reserved RO LED Off with When Partition/Isolation, turn off corresponding LED 1:0. RW | #### LED EFFECT WITH LINK EVENT Table 38: LED Effect with Link Event | Register<br>Bit | Name | Description | Mode | Default | |-----------------|------------------------------|-----------------------------------------------|------|---------| | 15:10 | Reserved | | RO | 00000 | | 9:8 | LED On with Link<br>Event | When Link Up, turn on corresponding LED 1:0. | RW | 11 | | 7:6 | Reserved | | RO | 00 | | 5:4 | LED Blink with Link<br>Event | When Link Up, blink corresponding LED 1:0. | RW | 11 | | 3:2 | Reserved | | RO | 00 | | 1:0 | LED Off with Link<br>Event | When Link Up, turn off corresponding LED 1:0. | RW | 00 | ## LED EFFECT WITH ACTIVITY (CRS) EVENT Table 39: LED Effect with Activity (CRS) Event | Register<br>Bit | Name | Description | Mode | Default | |-----------------|--------------------------------|------------------------------------------------|------|---------| | 15:10 | Reserved | | RO | 00000 | | 9:8 | LED On with<br>Activity Event | When Activity, turn on corresponding LED 1:0. | RW | 00 | | 7:6 | Reserved | | RO | 00 | | 5:4 | LED Blink with Activity Event | When Activity, blink corresponding LED 1:0. | RW | 11 | | 3:2 | Reserved | | RO | 00 | | 1:0 | LED Off with<br>Activity Event | When Activity, turn off corresponding LED 1:0. | RW | 00 | #### LED EFFECT WITH AUTO-NEGOTIATING EVENT Table 40: LED Effect with Auto-Negotiating Event | Register<br>Bit | Name | Description | Mode | Default | |-----------------|---------------------------------------------|--------------------------------------------------------|------|---------| | 15:10 | Reserved | | RO | 00000 | | 9:8 | LED On with Auto-<br>negotiating Event | When Auto-negotiating, turn on corresponding LED 1:0. | RW | 00 | | 7:6 | Reserved | | RO | 00 | | 5:4 | LED Blink with<br>Auto-negotiating<br>Event | When Auto-negotiating, blink corresponding LED 1:0. | RW | 00 | | 3:2 | Reserved | | RO | 00 | | 1:0 | LED Off with Auto-<br>negotiating Event | When Auto-negotiating, turn off corresponding LED 1:0. | RW | 00 | #### LED EFFECT WITH SPEED 100 EVENT Table 41: LED Effect with Speed100 Event | Register<br>Bit | Name | Description | Mode | Default | |-----------------|----------------------------------|------------------------------------------------|------|---------| | 15:10 | Reserved | | RO | 00000 | | 9:8 | LED On with<br>Speed100 Event | When Speed100, turn on corresponding LED 1:0. | RW | 01 | | 7:6 | Reserved | | RO | 00 | | 5:4 | LED Blink with<br>Speed100 Event | When Speed100, blink corresponding LED 1:0. | RW | 01 | | 3:2 | Reserved | | RO | 00 | | 1:0 | LED Off with<br>Speed100 Event | When Speed100, turn off corresponding LED 1:0. | RW | 10 | #### **LED REGISTER CONTROL MODE** Table 42: LED Register Control Mode | Register<br>Bit | Name Description | | Mode | Default | |-----------------|------------------|------------------------------------------------------|------|---------| | 15:8 | LED Data | Set value shown on the LED_D[7:0]. | RW | 000000 | | 7:6 | Reserved | | RO | 00 | | 5:0 | LED Column | Control which lane of the LED_D should be turned on. | RW | 000000 | ## **EEPROM TABLE** EEPROM is used to configure the initial setting of Bridge, Repeater, and Transceiver. Table 43: EEPROM | Address | Description | Default | Assign to | |---------|-------------------------------------------|---------|---------------| | 0 | First Word | 5A3C | | | 1 | Test Configuration Register0 | 0800 | PHY=8, Reg=28 | | 2 | Initial Repeater Configuration Register | 0180 | PHY=8, Reg=6 | | 3 | Bridge Configuration Register | D000 | PHY=8, Reg=7 | | 4 | Reserved | 3000 | | | 5 | Reserved | 3000 | | | 6 | Initialize Port 1 Configuration Register | 3000 | PHY=2, Reg=0 | | 7 | Initialize Port 2 Configuration Register | 3000 | PHY=3, Reg=0 | | 8 | Initialize Port 3 Configuration Register | 3000 | PHY=4, Reg=0 | | 9 | Initialize Port 4 Configuration Register | 3000 | PHY=5, Reg=0 | | 10 | Initialize Port 5 Configuration Register | 3000 | PHY=6, Reg=0 | | 11 | Reserved | 3000 | | | 12 | LED Effect with Partition/Isolation Event | 1000 | PHY=8, Reg=18 | | 13 | LED Effect with Link Event | 0330 | PHY=8, Reg=19 | | 14 | LED Effect with Activity (CRS) Event | 0030 | PHY=8, Reg=20 | | 15 | LED Effect with AutoNeg Event | 0000 | PHY=8, Reg=21 | | 16 | LED Effect with Speed 100 Event | 0200 | PHY=8, Reg=22 | #### 4B/5B CODE-GROUP TABLE Table 44: 4B/5B Code-Group Table | | Symbol Name | MII (TXD/RXD [3:0]) | Description | |-----------------------|-------------|---------------------|---------------------------------------------------------------------------| | 11110 | 0 | 0000 | Data 0 | | 01001 | 1 | 0001 | Data 1 | | 10100 | 2 | 0010 | Data 2 | | 10101 | 3 | 0011 | Data 3 | | 01010 | 4 | 0100 | Data 4 | | 01011 | 5 | 0101 | Data 5 | | 01110 | 6 | 0110 | Data 6 | | 01111 | 7 | 0111 | Data 7 | | 10010 | 8 | 1000 | Data 8 | | 10011 | 9 | 1001 | Data 9 | | 10110 | Α | 1010 | Data A | | 10111 | В | 1011 | Data B | | 11010 | С | 1100 | Data C | | 11011 | D | 1101 | Data D | | 11100 | E | 1110 | Data E | | 11101 | F | 1111 | Data F | | Idle and Control Code | | | | | 11111 | 1 | 0000 | Inter-Packet Idle; used as inter-stream fill code. | | 11000 | J | 0101 | Start of stream delimiter, part 1 of 2; always use in pair with K symbol. | | 10001 | К | 0101 | Start of stream delimiter, part 2 of 2; always use in pair with J symbol. | | 01101 | Т | Undefined | End of stream delimiter, part 1 of 2; always use in pair with R symbol. | | 00111 | R | Undefined | End of stream delimiter, part 2 of 2; always use in pair with T symbol. | | Invalid Code | | | | | 00100 | Н | Undefined | Transmit Error; used to send HALT code-group | | 00000 | V | Undefined | Invalid code | | 00001 | V | Undefined | Invalid code | | 00010 | V | Undefined | Invalid code | | 00011 | V | Undefined | Invalid code | | 00101 | V | Undefined | Invalid code | | 00110 | V | Undefined | Invalid code | | 01000 | V | Undefined | Invalid code | | 01100 | V | Undefined | Invalid code | | 10000 | V | Undefined | Invalid code | | 11001 | V | Undefined | Invalid code | The LED Display uses refresh technique. By using the LED display matrix, the number of ports to drive the LED can be significantly reduced. Two LEDs are assigned for each port. On, Off, and Flash states are used to indicate different information. With reduced LED counts, and reduced number of signals, the LED display will be easier to route on the board, and less costly. Figure 5: LED Display Matrix ## Section 4: Electrical Characteristics The following electrical characteristics are design goals rather than characterized numbers. ### **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature | 55°C to +150°C | |------------------------------|----------------| | Vcc Supply Referenced to GND | 0.5V to 2.5V | | Digital Input Voltage | 0.5V to 3.3V | | DC Output Voltage | 0.5V to Vcc | ### **OPERATING RANGE** | Operating Temperature (Ta) | 0°C to 70°C | |--------------------------------|------------------| | Vcc Supply Voltage Range (Vcc) | 2.375V to 2.625V | #### Table 45: Total Power Consumption | Parameter | Symbol | Conditions | | Min | Тур | Max | Units | |------------------------------------|--------|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--------------------------|-----|------------------------------|----------------------| | Supply Current<br>(per port) | Icc | 10 BASE-T, Idle 10 BASE-T, Normal activity 100 BASE-TX 10/100 BASE-TX, low power without cable Power down | | 53 | | 53<br>153<br>103<br>44<br>44 | mA<br>mA<br>mA<br>mA | | Supply Current<br>(dual speed hub) | Icc | Mode 00<br>Mode 01<br>Mode 10<br>Mode 11 | Master<br>Slave, Bridge disabled<br>Slave, Uplink<br>Slave, Bridge enabled | 440<br>380<br>440<br>440 | | | mA<br>mA<br>mA | Table 46: TTL I/O Characteristics | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |--------------------------|--------|-----------------------|-----|-----|-----|-------| | Input Voltage High | Vih | | 2.0 | | | V | | Input Voltage Low | Vil | | | | 0.8 | V | | Input Current | li | | -10 | | 10 | mA | | Output Voltage High | Voh | | 2.0 | | | V | | Output Voltage Low | Vol | | | | 0.4 | V | | Output Current High | loh | | 8 | | | mA | | Output Current Low | lol | | -8 | | | mA | | Input Capacitance | Ci | | | 10 | | pF | | Output Transition Time | | 2.375V < VCC2.625 < V | | 5 | | ns | | Tristate Leakage Current | loz | | | | 10 | uA | ### **REFCLK PINS** Table 47: REFCLK Pins | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |---------------------------------|--------|------------|-----|-----|-----|-------| | Input Voltage Low | Vil | | | | 0.8 | V | | Input Voltage High | Vih | | 2.0 | | | V | | Input Clock Frequency Tolerance | F | | | 100 | | ppm | | Input Clock Duty Cycle | Tdc | | 40 | | 60 | % | | Input Capacitance | Cin | | | 3.0 | | pF | ## I/O CHARACTERISTICS - LED PINS Table 48: I/O Characteristics – LED Pins | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |---------------------|--------|------------|-----|-----|-----|-------| | Output Low Voltage | Vol | | | | 0.4 | V | | Output High Voltage | Voh | | | | | V | | Input Current | li | | 27 | | | mA | | Output Current | lo | | | | | mA | #### 100 BASE-TX TRANSCEIVER CHARACTERISTICS Table 49: 100 BASE-TX Transceiver Characteristics | Parameter | Symbol | Conditions | Min | Тур | Max | Units | | | | | | | |---------------------------------------------|-----------|--------------------|------|------|---------------------------------------------------|-------|--|--|--|--|--|--| | Peak to Peak Differential Output<br>Voltage | Vp | Note 1 | 1.9 | 2.0 | 2.1 | V | | | | | | | | Output Voltage Symmetry | Vss | Note 1 | 0.98 | | 1.02 | mV | | | | | | | | Signal Rise/Fall Time | Trf | Note 1 | 3.0 | | 5.0 | ns | | | | | | | | Rise/Fall Time Symmetry | Trfs | Note 1 | 0 | | 0.5 | ns | | | | | | | | Duty Cycle Distortion | Dcd | | 0 | | 0.5 | ps | | | | | | | | Overshoot/Undershoot | Vos | | | | 5 | % | | | | | | | | Output Jitter | | Scrambled Idle | | | 1.4 | ns | | | | | | | | Receive Jitter Tolerance | | | | | 4 | ns | | | | | | | | Output Current High | loh | 1:1 Transformer | | | 40 | mA | | | | | | | | Output Current High | loh | 1.25:1 Transformer | | | 32 | mA | | | | | | | | Common Mode Input Voltage | | | | 1.25 | | V | | | | | | | | Differential Input Resistance | | | | 4 | | ΚΩ | | | | | | | | Note 1: 50Ω (± 1%) resistor to VC | C on each | output | 1 | • | Note 1: 50Ω (± 1%) resistor to VCC on each output | | | | | | | | ## 10 BASE-T TRANSCEIVER CHARACTERISTICS Table 50: 10 BASE-T Transceiver Characteristics | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |---------------------------------------------------|--------|------------|-----|-----|-----|-------| | Peak to Peak Differential Output<br>Voltage | Vop | Note 1 | 4.5 | 5 | 5.5 | V | | Start of Idle Pulse Width | | | 300 | | 350 | ns | | Output Jitter | | | | | 1.4 | ns | | Receive Jitter Tolerance | | | | | 32 | ns | | Differential Squelch Threshold | Vds | | 300 | 400 | 500 | mV | | Common Mode Rejection | | | | 25 | | V | | Note 1: 50Ω (± 1%) resistor to VCC on each output | | | | | | | # **Section 5: Digital Timing Characteristics** ## **POWER ON RESET** Table 51: Power on Reset | Parameter | SYM | Conditions | Min | Тур | Max | Units | |-----------------|-------|------------|-----|-----|-----|-------| | RST* Low Period | tRST | | 150 | - | - | μs | | Configuration | tCONF | | 100 | - | - | ns | Figure 6: Power on Reset ## PHY MDC/MDIO INTERFACE Table 52: PHY MDC/MDIO Interface | Parameter | SYM | Conditions | Min | Тур | Max | Units | |-----------------------------|-------|----------------------|-----|-----|-----|-------| | MDC Low Period | tMDCL | | - | 300 | - | ns | | MDC High Period | tMDCH | | - | 300 | - | ns | | Receive Data Setup<br>Time | tRDS | Setup on Read Cycle | 10 | - | - | ns | | Receive Data Hold<br>Time | tRDH | Hold on Read Cycle | 10 | - | - | ns | | Transmit Data Delay<br>Time | tTDD | Delay on Write Cycle | 3 | - | - | ns | Figure 7: PHY MDC/MDIO Interface Timing ## SEVEN-WIRE INPUT TIMING Table 53: Seven-Wire Input Timing | Parameter | SYM | Min | Тур | Max | Units | |----------------------------------------------------|------|-----|-----|-----|-------| | SNI_TXCLK Period | tCK | - | 100 | - | ns | | SNI_TXCLK High Period | tCKH | 40 | - | 60 | ns | | SNI_TXCLK Low Period | tCKL | 40 | - | 60 | ns | | SNI_TXD/SNI_TXEN to<br>SNI_TXCLK Rising Setup Time | tDS | 10 | - | - | ns | | SNI_TXD/SNI_TXEN to<br>SNI_TXCLK Rising Hold Time | tDH | 10 | - | - | ns | Figure 8: Seven-Wire Input Timing ## SEVEN-WIRE OUTPUT TIMING Table 54: Seven-Wire Output Timing | Parameter | SYM | Min | Тур | Мах | Units | |----------------------------------------------------------------|------|-----|-----|-----|-------| | SNI_RXCLK Period | tCK | - | 100 | - | ns | | SNI_RXCLK High Period | tCKH | 40 | - | 60 | ns | | SNI_RXCLK Low Period | tCKL | 40 | - | 60 | ns | | SNI_RXCLK Rising to<br>SNI_RXD/SNI_CRS/SNI_COL<br>Output Delay | tOD | 50 | - | 70 | ns | Figure 9: Seven-Wire Output Timing ## 100BASE-TX MII INPUT TIMING Table 55: 100BASE-TX MII Input Timing | Parameter | SYM | Min | Тур | Max | Units | |-------------------------------------------------------|------|-----|-----|-----|-------| | MII_TXCLK Period | tCK | - | 40 | - | ns | | MII_RXCLK High Period | tCKH | 18 | - | 22 | ns | | MII_RXCLK Low Period | tCKL | 18 | - | 22 | ns | | MII_TXD, MII_TXEN to MII_TXCLK Rising Set-<br>up Time | tTXS | 10 | - | - | ns | | MII_TXD, MII_TX_EN to MII_TXCLK Rising Hold Time | tTXH | 10 | - | - | ns | Figure 10: 100BASE-TX MII Input Timing ## 100BASE-TX MII OUTPUT TIMING Table 56: 100BASE-TX MII Output Timing | Parameter | SYM | Min | Тур | Max | Units | |-------------------------------------------------------------|-------|-----|-----|-----|-------| | MII_RXCLK Period | tCK | - | 40 | - | ns | | MII_RXCLK High Period | tCKH | 18 | - | 22 | ns | | MII_RXCLK Low Period | tCKL | 18 | - | 22 | ns | | MII_CRS Rising to MII_RXDV Rising | tCSVA | 0 | - | 10 | ns | | MII_RXCLK Rising to MII_RXD, MII_RXDV, MII_CRS Output Delay | tRXOD | 20 | - | 30 | ns | Figure 11: 100BASE-TX MII Output Timing ## 10BASE-TX MII INPUT TIMING Table 57: 10BASE-TX MII Input Timing | Parameter | SYM | Min | Тур | Max | Units | |-------------------------------------------------------|------|-----|-----|-----|-------| | MII_TXCLK Period | tCK | - | 400 | - | ns | | MII_RXCLK High Period | tCKH | 180 | - | 220 | ns | | MII_RXCLK Low Period | tCKL | 180 | - | 220 | ns | | MII_TXD, MII_TXEN to MII_TXCLK Rising Set-<br>up Time | tTXS | 10 | - | - | ns | | MII_TXD, MII_TX_EN to MII_TXCLK Rising Hold Time | tTXH | 10 | - | - | ns | Figure 12: 10BASE-TX MII Input Timing ## **10BASE-TX MII OUTPUT TIMING** Table 58: 10BASE-TX MII Output Timing | Parameter | SYM | Min | Тур | Max | Units | |-------------------------------------------------------------|-------|-----|-----|-----|-------| | MII_RXCLK Period | tCK | - | 400 | - | ns | | MII_RXCLK High Period | tCKH | 180 | - | 220 | ns | | MII_RXCLK Low Period | tCKL | 180 | - | 220 | ns | | MII_CRS Rising to MII_RXDV Rising | tCSVA | 0 | - | 10 | ns | | MII_RXCLK Rising to MII_RXD, MII_RXDV, MII_CRS Output Delay | tRXOD | 200 | - | 220 | ns | Figure 13: 10BASE-TX MII Output Timing ## 100 MBPS REPEATER BACKPLANE RECEIVE/TRANSMIT TIMING Table 59: 100 Mbps Repeater BackPlane Receive/Transmit Timing | Parameter | SYM | Min | Тур | Max | Units | |---------------------------------------------------------------------|------|-----|-----|-----|-------| | MS100D_CLK Period | tCK | | 40 | | ns | | MS100D_CLK High period | tCKH | 18 | | 22 | ns | | MS100D_CLK Low period | tCKL | 18 | | 22 | ns | | RXIP/N to Control Assert | tJC | | | 180 | ns | | RXIP/N to Control De-assert | tTC | | | 180 | ns | | RXIP/N to M100COL_SYS* Assert | tCCS | | | 200 | ns | | Control Falling to<br>MS100CRS_SYS*/MS100D_EN Falling Delay<br>Time | tCSC | | | 30 | ns | | MS100D to MS100D_CLK Rising Setup Time | tDS | 12 | | | ns | | MS100D to MS100D_CLK Rising Hold Time | tDH | 5 | | | ns | | Control Assert to TXOP/N Valid | tCLT | | | 300 | ns | | Control De-assert to TXOP/N Invalid | tCHT | | | 200 | | Control is the combination of the following signals: M100ACT0\*, M100ACT1\_0\*, M100ACT1\_1\*, M100ACT1\_2\* Figure 14: 100 Mbps RBP Receive/Transmit Timing ### 10 MBPS REPEATER BACKPLANE RECEIVE/TRANSMIT TIMING Table 60: 10 Mbps Repeater BackPlane Receive/Transmit Timing | Parameter | SYM | Min | Тур | Max | Units | |--------------------------------------------------------------|------|-----|-----|------|-------| | MS10D_CLK Period | tCK | | 100 | | ns | | MS10D_CLK High Period | tCKH | 40 | | 60 | ns | | MS10D_CLK Low Period | tCKL | 40 | | 60 | ns | | RXIP/N to Control Assert | tJC | | | 280 | ns | | RXIP/N to Control De-assert | tTC | | | 280 | ns | | RXIP/N to C10COL_SYS* Assert | tCCS | | | 300 | ns | | Control Falling to MS10CRS_SYS*/MS10D_EN* Falling Delay Time | tCD | | | 30 | ns | | MS10D to M10D_CLK Rising Setup Time | tDS | 20 | | | ns | | MS10D to MS10D_CLK Rising Hold Time | tDH | 5 | | | ns | | Control Assert to TXOP/N Valid | tCLT | | | 720 | ns | | Control De-assert to TXOP/N Invalid | tCHT | | | 4000 | ns | | | • | • | • | • | • | Control is the combination of the following signals: M10ACT0\*, M10ACT1\_0\*, M10ACT1\_1\*, M10ACT1\_2\* Figure 15: 10 Mbps RBP Receive/Transmit Timing ## **EEPROM INTERFACE TIMING** Table 61: EEPROM Interface Timing | Parameter | SYM | Min | Тур | Max | Units | |------------------------------------------------|-------|------|------|------|-------| | PROM_CLK Period | tECK | - | 5120 | - | ns | | PROM_CLK Low Period | tECKL | 2550 | - | 2570 | ns | | PROM_CLK High Period | tECKH | 2550 | - | 2570 | ns | | PROM_IN to PROM_CLK Rising Hold Time | tERDS | 10 | - | - | ns | | PROM_IN to PROM_CLK Rising Hold Time | tERDH | 10 | - | - | ns | | PROM_CLK Falling to PROM_OUT Output Delay Time | tEWDD | - | - | 20 | | Figure 16: EEPROM Interface Timing ## 10/100BASE-TX REVERSE MII OUTPUT TIMING Table 62: 10/100BASE-TX Reverse MII Output Timing | Parameter | SYM | Min | Тур | Мах | Units | |---------------------------------------------------------------|-------|-----|-----|-----|-------| | RvMII_TXCLK Rising to RvMII_TXD, RvMII_TXEN Output Delay Time | tTXOD | 10 | | 30 | ns | Figure 17: 10/100BASE-TX RvMII Output Timing ## 10/100BASE-TX REVERSE MII INPUT TIMING Table 63: 10/100BASE-TX Reverse MII Input Timing | Parameter | SYM | Min | Тур | Мах | Units | |-------------------------------------------------------------------------|------|-----|-----|-----|-------| | RvMII_RXD, RvMII_RXDV,<br>RvMII_CRS to RvMII_RXCLK Rising<br>Setup Time | tRDS | 10 | | | ns | | RvMII_RXD, RvMII_RXDV,<br>RvMII_CRS to RvMII_RXCLK Rising<br>Hold Time | tRDH | 10 | | | ns | Figure 18: 10/100BASE-TX RvMII Input Timing ## **LED TIMING** Table 64: LED Timing | Parameter | SYM | Conditions | Min | Тур | Max | Units | |----------------------------------------|-----|------------|-----|-----|-----|-------| | Pulse Width | tPW | | | 2 | | ms | | LED_D[n] Falling to LED_D[n+1] Falling | tPP | | | 2 | | ms | | LED_D[n] Falling to LED_D[n] Falling | tPD | | | 16 | | ms | Figure 19: LED Timing ## TX APPLICATION TERMINATION Figure 20: Application Termination ## Section 6: Mechanical Information Table 65: Package Dimensions for the AC206 | | N | Α | A1 | A2 | В | D | D1 | D2 | E | E1 | E2 | е | L | L1 | |---|-----|-------------|-------------|---------------|----------------|-----------------|-----------------|----------------|-----------------|-----------------|-----------------|------|---------------|----------------| | Ī | 128 | 3.40<br>Max | 0.25<br>Min | 2.70 ±<br>0.2 | 0.200 ±<br>0.1 | 23.20 ±<br>0.25 | 20.00 ±<br>0.10 | 18.5 ±<br>0.10 | 17.20 ±<br>0.25 | 14.00 ±<br>0.10 | 12.50 ±<br>0.10 | 0.50 | 0.88 ±<br>0.2 | 1.60 ±<br>0.12 | Figure 21: 128-Pin PQFP # **Section 7: Ordering Information** Table 66: Ordering Information | Part Number | Package | Ambient Temperature | |-------------|--------------|---------------------| | AC206KQM | 128-pin PQFP | 0° to 70° C | ## Broadcom Altima Communications, Inc. A Broadcom Company P.O. Box 57013 16215 Alton Parkway Irvine, CA 92619-7013 Broadcom® Corporation reserves the right to make changes without further notice to any products or data herein to improve reliability, function, or design. Information furnished by Broadcom Corporation is believed to be accurate and reliable. However, Broadcom Corporation does not assume any liability arising out of the application or use of this information, nor the application or use of any product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others.