# Wire Bondable High Range Chip Resistors



#### WBC-CR Series

- New CHROMAXX<sup>™</sup> film system
- Discrete or tapped schematics
- MIL inspection available
- · High resistor density



IRC's WBC-CR series now brings higher ohmic range thin film capabilities to hybrid applications. Using IRC's new CHROMAXX<sup>™</sup>

film system on silicon substrates provides thin film performance on an extremely small footprint. Custom resistance values, sizes and schematics are available on request from the factory.



#### **Electrical Data**

| Absolute Tolerance                                      |                    | to ±0.1%                                      |  |
|---------------------------------------------------------|--------------------|-----------------------------------------------|--|
| Absolute TCR                                            |                    | to ±100ppm/°C                                 |  |
| Package Power Rating<br>(@ 70°C)                        |                    | 250mW                                         |  |
| Rated Operating Voltage (not to exceed $\sqrt{P x R}$ ) |                    | 100V                                          |  |
| Operating Temperature                                   |                    | -55°C to +150°C                               |  |
| Noise                                                   |                    | <-30dB                                        |  |
| Substrate Material                                      |                    | Oxidized Silicon<br>(10KÅ SiO₂min)            |  |
| Substrate Thickness                                     |                    | 0.010 <sup>″</sup> ±0.001<br>(0.254mm ±0.025) |  |
| Bond Pad                                                | Aluminum           | 10KÅ minimum                                  |  |
| Metallization                                           | Gold               | 15KÅ minimum                                  |  |
| Backside                                                | R0202 and<br>T0303 | Silicon<br>(Gold available)                   |  |
| Dackside                                                | B0202              | Gold<br>3KÅ minimum                           |  |
| Passivation                                             |                    | Silicon Dioxide or<br>Silicon Nitride         |  |



IRC reserves the right to make changes in product specification without notice or liability. All information is subject to IRC's own data and is considered accurate at time of going to print.

**General Note** 

© IRC Advanced Film Division • Corpus Christi Texas 78411 USA Telephone: 361 992 7900 • Facsimile: 361 992 3377 • Email: afdsales@irctt.com • Website: www.irctt.com

# Wire Bondable High Range Chip Resistors



#### Power Derating Data



### TCR/Inspection Code Table

| Absolute TCR | Commercial<br>Code | MIL Inspection<br>Code* |
|--------------|--------------------|-------------------------|
| ±300ppm/°C   | 00                 | 04                      |
| ±100ppm/°C   | 01                 | 05                      |

\*Notes: Product supplied to Class H of MIL-PRF 38534 include 100% visual inspection

### Manufacturing Capabilities Data

| Resistance Range | Available Absolute<br>Tolerances | Available Ratio<br>Tolerances (T0303 only) | Best Absolute TCR | Tracking TCR<br>(T0303 only) |
|------------------|----------------------------------|--------------------------------------------|-------------------|------------------------------|
| 1.01MΩ-2.0MΩ     | FGJK                             | DFGJ                                       | ±100ppm/°C        | ±5ppm/°C                     |

### Wire Bondable High Range Chip Resistors



#### **Environmental Data**

| Test                         | Method                                          | Max ∆R | Typical ∆R |
|------------------------------|-------------------------------------------------|--------|------------|
| Thermal Shock                | MIL-STD-202<br>Method 107<br>Test condition F   | ±0.1%  | ±0.02%     |
| High Temperature Exposure    | MIL-STD-883<br>Method 1008<br>150°C, 1000 hours | ±0.1%  | ±0.05%     |
| Low Temperature Storage      | -55°C, 1000 hours                               | ±0.03% | ±0.01%     |
| Life                         | MIL-STD-202<br>Method 108<br>70°C, 1000 hours   | ±0.5%  | ±0.01%     |
| Life at Elevated Temperature | MIL-STD-202<br>Method 108<br>125°C, 1000 hours  | ±0.5%  | ±0.05%     |

#### Ordering Data

| Prefix                                                                                                          | в |
|-----------------------------------------------------------------------------------------------------------------|---|
| Style<br>R0202CR = Discrete Element<br>B0202CR = Discrete Element with Back Contact<br>T0303CR = Tapped Network | • |
| Bonding pads                                                                                                    | • |
| Backside G = Gold; S = Silicon                                                                                  |   |
| TCR/Inspection Code · · · · · · · · · · · · · · · · · · ·                                                       | • |
| <b>Total Resistance (R)</b><br>4-Digit Resistance Code; Ex: 1014 = 1.01MΩ; 2004 = 2.0MΩ                         | • |
| Absolute Tolerance Code $K = \pm 10\%$ ; J = $\pm 5\%$ ; G = $\pm 2\%$ ; F = $1\%$                              |   |
| Ratio Tolerance Code (T0303 Only).<br>J = $\pm 5\%$ ; G = $\pm 2\%$ ; F= $\pm 1\%$ ; D = 0.5%                   |   |

#### Packaging

Standard packaging is 2 " x 2 " chip tray. For additional information or to discuss your specific requirements, please contact our Applications Team using the contact details below.