













**TPS745** SBVS326-APRIL 2018

# TPS745 500-mA LDO With Power-Good in Small 2-mm × 2-mm WSON Package

#### **Features**

- Input Voltage Range: 1.5 V to 6.0 V
- Adjustable Output Voltage:
  - 0.55 V to 5.5 V
- Very Low Dropout:
  - 125 mV (max) at 500 mA (3.3 V<sub>OUT</sub>)
- Open-Drain Power-Good Output
- I<sub>O</sub>: 25 μA (Typical)
- Output Accuracy: 1% (Maximum)
- Built-In Soft-Start With Monotonic V<sub>OUT</sub> Rise
- Package:
  - 2-mm × 2-mm WSON-6 (DRV)
- **Active Output Discharge**

#### **Applications**

- Set-Top Boxes, Gaming Consoles
- Home Theater and Entertainment
- Desktops, Notebooks, Ultrabooks
- **Printers**
- Servers
- Thermostat and Lighting Control
- Electronic Point of Sale (EPOS)

#### 3 Description

The TPS745 is an adjustable 500-mA low-dropout (LDO) regulator with power-good functionality. This device is available in a small, 6-pin, 2-mm × 2-mm WSON package and consumes very low quiescent current and provides fast line and load transient performance. The TPS745 features an ultra-low dropout of 125 mV at 500 mA that can help improve the power efficiency of the system.

The TPS745 is optimized for a wide variety of applications by supporting an input voltage range from 1.5 V to 6.0 V and an externally adjustable output range of 0.55 V to 5.5 V. The low output voltage enables this LDO to power the modern microcontrollers with lower core voltages.

The TPS745 has a power-good (PG) output that monitors the voltage at the feedback pin to indicate the status of the output voltage. The EN input and PG output can be used for the sequencing multiple power sources in the system.

The TPS745 is stable with small ceramic output capacitors, allowing for a small overall solution size. A precision band-gap and error amplifier provides a maximum accuracy of 1%. This device includes integrated thermal shutdown, current limit, and undervoltage lockout (UVLO) features. The TPS745 has an internal foldback current limit that helps reduce the thermal dissipation during short-circuit events.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |
|-------------|----------|-------------------|
| TPS745      | WSON (6) | 2.00 mm × 2.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Typical Application**





### **Table of Contents**

| 1 | Features 1                           | 7.4 Device Functiona    | I Modes8                           | 3 |
|---|--------------------------------------|-------------------------|------------------------------------|---|
| 2 | Applications 1                       | 8 Application and Imp   | olementation9                      | ) |
| 3 | Description 1                        | 8.1 Application Inform  | nation9                            | ) |
| 4 | Revision History2                    | 8.2 Typical Application | n 11                               | I |
| 5 | Pin Configuration and Functions3     | 9 Power Supply Reco     | ommendations 12                    | 2 |
| 6 | Specifications4                      | 10 Layout               | 12                                 | 2 |
|   | 6.1 Absolute Maximum Ratings 4       | 10.1 Layout Guideline   | es 12                              | 2 |
|   | 6.2 ESD Ratings                      | 10.2 Layout Example     | 12                                 | 2 |
|   | 6.3 Recommended Operating Conditions | 11 Device and Docum     | entation Support 13                | 3 |
|   | 6.4 Thermal Information              | 11.1 Documentation      | Support 13                         | 3 |
|   | 6.5 Electrical Characteristics5      | 11.2 Receiving Notific  | cation of Documentation Updates 13 | 3 |
|   | 6.6 Timing Requirements              | 11.3 Community Res      | ources13                           | 3 |
| 7 | Detailed Description 7               | 11.4 Trademarks         | 13                                 | 3 |
| - | 7.1 Overview                         | 11.5 Electrostatic Dis  | charge Caution13                   | 3 |
|   | 7.2 Functional Block Diagram 7       | 11.6 Glossary           | 13                                 | 3 |
|   | 7.3 Feature Description              |                         | ging, and Orderable<br>13          | 3 |

# 4 Revision History

| DATE       | REVISION | NOTES            |
|------------|----------|------------------|
| April 2018 | *        | Initial release. |

**INSTRUMENTS** 

# 5 Pin Configuration and Functions

# DRV Package 6-Pin Adjustable WSON Top View



#### **Pin Functions**

| PIN         | J        |        |                                                                                                                                                                                     |
|-------------|----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FIIN        |          | 1/0    | DESCRIPTION                                                                                                                                                                         |
| NAME        | AME WSON |        | DEGGINII NGN                                                                                                                                                                        |
| EN          | 4        | Input  | Enable pin. Drive EN greater than $V_{\rm HI}$ to turn on the regulator. Drive EN less than $V_{\rm LO}$ to put the LDO into shutdown mode.                                         |
| FB          | 2        | _      | This pin is used as an input to the control loop error amplifier and is used to set the output voltage of the LDO.                                                                  |
| GND         | 3        | _      | Ground pin                                                                                                                                                                          |
| IN          | 6        | Input  | Input pin. A minimum of 0.22-µF capacitance is required from this pin to ground.                                                                                                    |
| OUT         | 1        | Output | Regulated output voltage pin. For best transient response, use a small 1-µF ceramic capacitor from this pin to ground; see the <i>Input and Output Capacitor Selection</i> section. |
| PG          | 5        | Output | Power-good output                                                                                                                                                                   |
| Thermal pad | Pad      | _      | The thermal pad is electrically connected to the GND node. Connect to the GND plane for improved thermal performance.                                                               |



#### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|             |                                    | MIN  | MAX                  | UNIT |
|-------------|------------------------------------|------|----------------------|------|
|             | Supply, V <sub>IN</sub>            | -0.3 | 6.5                  |      |
| Voltage     | Enable, V <sub>EN</sub>            | -0.3 | 6.5                  | V    |
| Voltage     | Power-good, V <sub>PG</sub>        | -0.3 | 6.5                  | V    |
|             | Output, V <sub>OUT</sub>           | -0.3 | $V_{IN} + 0.3^{(2)}$ |      |
| Current     | Enable, I <sub>EN</sub>            |      | TBD                  | μA   |
| Current     | Power-good, I <sub>PG</sub>        |      | ±10                  | mA   |
| Tomporotura | Operating junction, T <sub>J</sub> | -40  | 150                  | °C   |
| Temperature | Storage, T <sub>stg</sub>          | -65  | 150                  | C    |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
| V                  | Flootroptotic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±1000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500  | V    |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                               | MIN  | NOM MAX | UNIT |
|------------------|-------------------------------|------|---------|------|
| V <sub>IN</sub>  | Input voltage                 | 1.5  | 6.0     | ٧    |
| V <sub>OUT</sub> | Output voltage                | 0.55 | 5.5     | ٧    |
| I <sub>OUT</sub> | Output current                | 0    | 500     | mA   |
| C <sub>IN</sub>  | Input capacitor               | 1    |         | μF   |
| C <sub>OUT</sub> | Output capacitor              | 1    | 200     | μF   |
| $V_{EN}$         | Enable voltage <sup>(1)</sup> | 0    | 6.0     | ٧    |
| $V_{PG}$         | PG voltage                    | 0    | 6.0     | ٧    |
| T <sub>J</sub>   | Junction temperature          | -40  | 125     | °C   |

<sup>(1)</sup> The maximum enable toggle frequency must be below 10 kHz.

<sup>(2)</sup> The absolute maximum rating is  $V_{IN}$  + 0.3 V or 6.5 V, whichever is smaller.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions.



#### 6.4 Thermal Information<sup>(1)</sup>

|                        |                                              | TPS745     |      |
|------------------------|----------------------------------------------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DRV (WSON) | UNIT |
|                        |                                              | 6 PINS     |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 80.3       | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 98.7       | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 44.8       | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 6.1        | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 45.0       | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 20.8       | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 6.5 Electrical Characteristics

at operating temperature range ( $T_J = -40$ °C to +125°C),  $V_{IN} = V_{OUT(NOM)} + 0.5$  V or 1.5 V (whichever is greater),  $I_{OUT} = 1$  mA,  $V_{EN} = V_{IN}$ , and  $C_{IN} = C_{OUT} = 1$  µF (unless otherwise noted); all typical values are at  $T_J = 25$ °C

|                    | PARAMETER                       | TES                                                                    | ST CONDITIONS                                                                    | MIN                                                               | TYP   | MAX   | UNIT          |  |
|--------------------|---------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------------------------------------------------------------------|-------|-------|---------------|--|
| V <sub>IN</sub>    | Input voltage                   |                                                                        |                                                                                  | 1.5                                                               |       | 6.0   | V             |  |
| V <sub>OUT</sub>   | Output voltage                  |                                                                        |                                                                                  | 0.55                                                              |       | 5.5   | V             |  |
| $V_{FB}$           | Feedback voltage                | T <sub>J</sub> = 25°C                                                  |                                                                                  | 0.545                                                             | 0.55  | 0.555 | V             |  |
|                    |                                 | -40°C ≤ T <sub>J</sub> ≤ +85°C                                         | , V <sub>OUT</sub> ≥ 1.0 V                                                       | -1%                                                               |       | 1%    |               |  |
|                    | Output accuracy                 | $-40$ °C $\leq T_{J} \leq +85$ °C                                      | , 0.55 V ≤ V <sub>OUT</sub> < 1.0 V                                              | -10                                                               |       | 10    | mV            |  |
|                    | Output accuracy                 | $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le +125^{\circ}\text{C}$ | C, V <sub>OUT</sub> ≥ 1 V                                                        | -1.5%                                                             |       | 1.5%  |               |  |
|                    |                                 | $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le +125^{\circ}\text{C}$ | C, 0.55 V ≤ V <sub>OUT</sub> < 1 V                                               | -15                                                               |       | 15    | mV            |  |
|                    | Line regulation                 | V <sub>OUT(NOM)</sub> + 0.5 V ≤                                        | V <sub>IN</sub> ≤ 6.0 V                                                          |                                                                   | 2     |       | mV            |  |
|                    | Load regulation                 | 0.1 mA ≤ I <sub>OUT</sub> ≤ 500                                        | mA                                                                               |                                                                   | 0.050 |       | V/A           |  |
|                    |                                 | $T_J = 25^{\circ}C, I_{OUT} = 0$                                       | mA                                                                               | 14                                                                | 25    | 33    |               |  |
| $I_{GND}$          | Ground current                  | -40°C ≤ T <sub>J</sub> ≤ +85°C                                         | , I <sub>OUT</sub> = 0 mA                                                        |                                                                   |       | 35    | μΑ            |  |
|                    |                                 | $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le +125^{\circ}\text{C}$ | C, I <sub>OUT</sub> = 0 mA                                                       |                                                                   |       | 45    |               |  |
| I <sub>SHDN</sub>  | Shutdown current                | V <sub>EN</sub> ≤ 0.4 V, 1.4 V ≤                                       | V <sub>IN</sub> ≤ 6.0 V                                                          |                                                                   | 0.1   | 1     | μΑ            |  |
| I <sub>FB</sub>    | Feedback pin current            |                                                                        |                                                                                  |                                                                   | 0.01  | 0.1   | μΑ            |  |
| I <sub>CL</sub>    | Output current limit            | Output surrent limit                                                   | V V .05V                                                                         | $V_{OUT} = V_{OUT} - 0.2 \text{ V},$<br>$V_{OUT} \le 1 \text{ V}$ | 600   | 720   | 865           |  |
|                    |                                 | $V_{IN} = V_{OUT} + 0.5 V$                                             | $V_{OUT} = 0.9 \text{ V} \times V_{OUT},$<br>1.0 V < $V_{OUT} \le 5.5 \text{ V}$ | 600                                                               | 720   | 865   | mA            |  |
| I <sub>SC</sub>    | Short-circuit current limit     | V <sub>OUT</sub> = 0 V                                                 |                                                                                  |                                                                   | 350   |       | mA            |  |
|                    |                                 |                                                                        | 0.6 V ≤ V <sub>OUT</sub> < 0.8 V                                                 |                                                                   | 720   | 890   |               |  |
|                    |                                 |                                                                        | $0.8 \text{ V} \le \text{V}_{\text{OUT}} < 1.0 \text{ V}$                        |                                                                   | 585   | 750   |               |  |
|                    |                                 | I <sub>OUT</sub> = 500 mA,                                             | 1.0 V ≤ V <sub>OUT</sub> < 1.2 V                                                 |                                                                   | 420   | 575   |               |  |
|                    | Descriptions                    | -40°C ≤ T <sub>J</sub> ≤                                               | 1.2 V ≤ V <sub>OUT</sub> < 1.5 V                                                 |                                                                   | 285   | 405   | \/            |  |
| $V_{DO}$           | Dropout voltage                 | +125°C,<br>V <sub>OUT</sub> = 0.95 ×                                   | 1.5 V ≤ V <sub>OUT</sub> < 1.8 V                                                 |                                                                   | 180   | 235   | mV            |  |
|                    |                                 | V <sub>OUT(NOM)</sub>                                                  | 1.8 V ≤ V <sub>OUT</sub> < 2.5 V                                                 |                                                                   | 140   | 175   |               |  |
|                    |                                 |                                                                        | 2.5 V ≤ V <sub>OUT</sub> < 3.3 V                                                 |                                                                   | 102   | 125   |               |  |
|                    |                                 |                                                                        | 3.3 V ≤ V <sub>OUT</sub> < 5.5 V                                                 |                                                                   | 95    | 115   |               |  |
|                    |                                 |                                                                        | f = 1 kHz                                                                        |                                                                   | 66    |       |               |  |
| PSRR               | Power-supply rejection ratio    | $V_{IN} = V_{OUT} + 1 V$ ,<br>$I_{OUT} = 50 \text{ mA}$                | f = 100 kHz                                                                      |                                                                   | 45    |       | dB            |  |
|                    |                                 | 1001 - 30 IIIA                                                         | f = 1 MHz                                                                        |                                                                   | 30    |       |               |  |
| V <sub>N</sub>     | Output noise voltage            | BW = 10 Hz to 100                                                      | kHz, V <sub>OUT</sub> = 0.6 V                                                    |                                                                   | 30    |       | $\mu V_{RMS}$ |  |
| V <sub>UVLO</sub>  | Undervoltage lockout            | V <sub>IN</sub> rising                                                 |                                                                                  | 1.27                                                              | 1.33  | 1.42  | V             |  |
| V <sub>UVLO,</sub> | Undervoltage lockout hysteresis | V <sub>IN</sub> falling                                                |                                                                                  |                                                                   | 45    |       | mV            |  |

Copyright © 2018, Texas Instruments Incorporated



#### **Electrical Characteristics (continued)**

at operating temperature range ( $T_J = -40^{\circ}C$  to +125°C),  $V_{IN} = V_{OUT(NOM)} + 0.5$  V or 1.5 V (whichever is greater),  $I_{OUT} = 1$  mA,  $V_{EN} = V_{IN}$ , and  $C_{IN} = C_{OUT} = 1$  µF (unless otherwise noted); all typical values are at  $T_J = 25^{\circ}C$ 

|                           | PARAMETER                       | TEST CONDITIONS                                                             | MIN                       | TYP | MAX | UNIT              |
|---------------------------|---------------------------------|-----------------------------------------------------------------------------|---------------------------|-----|-----|-------------------|
| t <sub>STR</sub>          | Startup time                    | From EN low-to-high transition to V <sub>OUT</sub> = V <sub>OUT</sub> × 95% |                           | 500 |     | μs                |
| $V_{HI}$                  | EN pin high voltage (enabled)   |                                                                             | 1.0                       |     |     | V                 |
| $V_{LO}$                  | EN pin low voltage (enabled)    |                                                                             |                           |     | 0.3 | V                 |
| I <sub>EN</sub>           | Enable pin current              | $V_{IN} = EN = 6.0 \text{ V}$                                               |                           | 10  |     | nA                |
| R <sub>PULL</sub><br>DOWN | Pulldown resistance             | V <sub>IN</sub> = 6.0 V                                                     |                           | 120 |     | Ω                 |
| $PG_{HTH}$                | PG high threshold               | V <sub>OUT</sub> increasing                                                 | 90                        | 92  | 94  | %V <sub>OUT</sub> |
| $PG_{LTH}$                | PG low threshold                | V <sub>OUT</sub> decreasing                                                 | 88                        | 90  | 92  | $%V_{OUT}$        |
|                           | PG pin low-level output voltage | $V_{IN} \ge 0.6 \text{ V}, I_{SINK} = 0.04 \text{ mA}$                      |                           |     | 300 |                   |
|                           |                                 | $V_{IN} \ge 1.4 \text{ V}, I_{SINK} = 0.2 \text{ mA}$                       |                           |     | 300 |                   |
|                           |                                 | $V_{IN} \ge 2.5 \text{ V}, I_{SINK} = 0.5 \text{ mA}$                       |                           |     | 300 | mV                |
|                           |                                 | $V_{IN} \ge 4.5 \text{ V}, I_{SINK} = 1.0 \text{ mA}$                       |                           |     | 300 |                   |
|                           |                                 | V <sub>IN</sub> ≥ 1.0 V, I <sub>SOURCE</sub> = 0.04 mA                      | 0.8 ×<br>V <sub>OUT</sub> |     |     |                   |
| M                         | PG pin high-level output        | V <sub>IN</sub> ≥ 1.4 V, I <sub>SOURCE</sub> = 0.2 mA                       | 0.8 ×<br>V <sub>OUT</sub> |     |     | V                 |
| V <sub>OH(PG)</sub>       | voltage                         | V <sub>IN</sub> ≥ 2.5 V, I <sub>SOURCE</sub> = 0.5 mA                       | 0.8 ×<br>V <sub>OUT</sub> |     |     | V                 |
|                           |                                 | V <sub>IN</sub> ≥ 4.5 V, I <sub>SOURCE</sub> = 1.0 mA                       | 0.8 ×<br>V <sub>OUT</sub> |     |     |                   |
| I <sub>lkg(PG)</sub>      | PG pin leakage current          | $V_{OUT} > PG_{HTH}$ , $V_{PG} = 6.0 \text{ V}$                             |                           | -   | 300 | nA                |
| т —                       | Thermal shutdown                | Shutdown, temperature increasing                                            |                           | 170 |     | °C                |
| $T_{SD}$                  | memai shuldown                  | Reset, temperature decreasing                                               |                           | 155 |     | .0                |

#### 6.6 Timing Requirements

|                   |                                                                                              | MIN | NOM | MAX | UNIT |
|-------------------|----------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PGDH</sub> | PG delay time (rising) from $V_{OUT}$ > PG threshold to PG toggling, overdrive = 10%         | 145 | 165 | 178 | μs   |
| t <sub>PGDL</sub> | PG delay time (falling) from V <sub>OUT</sub> < PG threshold to PG toggling, overdrive = 10% | 5   | 7   | 10  | μs   |

Submit Documentation Feedback

Copyright © 2018, Texas Instruments Incorporated



#### 7 Detailed Description

#### 7.1 Overview

The TPS745 belongs to a family of next-generation, low-dropout regulators (LDOs). This device consumes low quiescent current and delivers excellent line and load transient performance. These characteristics, combined with low noise and good PSRR with low dropout voltage, makes this device ideal for portable consumer applications. The internal power-good detection circuit allows the down-stream supplies to be sequenced and alerts if the output voltage is below a regulation threshold.

This regulator offers foldback current limit, shutdown, and thermal protection. The operating junction temperature for this device is -40°C to +125°C.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Undervoltage Lockout (UVLO)

The TPS745 uses an undervoltage lockout (UVLO) circuit that disables the output until the input voltage is greater than the rising UVLO voltage ( $V_{UVLO}$ ). This circuit ensures that the device does not exhibit any unpredictable behavior when the supply voltage is lower than the operational range of the internal circuitry. When  $V_{IN}$  is less than  $V_{UVLO}$ , the output is connected to ground with a 120- $\Omega$  pulldown resistor. When the device enters UVLO, the PG output is pulled low.

#### 7.3.2 Shutdown

The enable pin (EN) is active high. Enable the device by forcing the EN pin to exceed  $V_{HI}$ . Turn off the device by forcing the EN pin to drop below  $V_{LO}$ . If shutdown capability is not required, connect EN to IN. When the device is disabled, the PG output pin is pulled low. The TPS745 has an internal pulldown MOSFET that connects a 120- $\Omega$  resistor to ground when the device is disabled. The discharge time after disabling depends on the output capacitance ( $C_{OUT}$ ) and the load resistance ( $R_L$ ) in parallel with the 120- $\Omega$  pulldown resistor. Equation 1 calculates the time constant:

$$\tau = \frac{120 \cdot R_L}{120 + R_L} \cdot C_{OUT} \tag{1}$$

SBVS326 - APRIL 2018



#### Feature Description (continued)

#### 7.3.3 Internal Foldback Current Limit

The TPS745 has an internal current limit that protects the regulator during fault conditions. The current limit is a hybrid brick-wall scheme until the output voltage is less than 0.4 V x V<sub>OUT(NOM)</sub>; when the voltage drops below 0.4 V x V<sub>OUT(NOM)</sub>, a foldback current limit is implemented that scales back the current as the output voltage approaches GND. When the output is shorted, the LDO supplies a typical current of 350 mA. The output voltage is not regulated when the device is in current limit. When the device output is shorted, the PMOS pass transistor dissipates power  $[(V_{IN} - V_{OUT}) \times I_{SC}]$  until thermal shutdown is triggered and the device turns off. After the device cools down, the internal thermal shutdown circuit turns the device back on. If the fault condition continues, the device cycles between current limit and thermal shutdown.

The foldback current-limit circuit limits the current allowed through the device to current levels lower than the minimum current limit at the nominal V<sub>OUT</sub> current limit (I<sub>LIM</sub>) during startup. If the output is loaded by a constantcurrent load during startup, or if the output voltage is negative when the device is enabled, then the load current demanded by the load may exceed the foldback current limit and the device may not rise to the full output voltage. For constant-current loads, disable the output load until the TPS745 has fully risen to its nominal output voltage.

The TPS745 PMOS pass element has an intrinsic body diode that conducts current when the voltage at the OUT pin exceeds the voltage at the IN pin. Do not force the output voltage to exceed the input voltage because excessively high current may flow through the body diode.

#### 7.3.4 Thermal Shutdown

Thermal shutdown protection disables the output when the junction temperature rises to approximately 170°C. Disabling the device eliminates the power dissipated by the device, allowing the device to cool. When the junction temperature cools to approximately 155°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits regulator dissipation, protecting the LDO from damage as a result of overheating.

Activating the thermal shutdown feature usually indicates excessive power dissipation as a result of the product of the  $(V_{IN} - V_{OUT})$  voltage and the load current. For reliable operation, limit junction temperature to 125°C maximum. To estimate the margin of safety in a complete design, increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions.

The TPS745 internal protection circuitry protects against overload conditions but is not intended to be activated in normal operation. Continuously running the TPS745 into thermal shutdown degrades device reliability.

#### 7.4 Device Functional Modes

Table 1 lists a comparison between the normal, dropout, and disabled modes of operation.

Table 1. Device Functional Modes Comparison

| OPERATING MODE          |                                     | PARAI                             | METER                              |                  |
|-------------------------|-------------------------------------|-----------------------------------|------------------------------------|------------------|
| OPERATING MODE          | V <sub>IN</sub>                     | EN                                | l <sub>out</sub>                   | L                |
| Normal <sup>(1)</sup>   | $V_{IN} > V_{OUT(NOM)} + V_{DO}$    | $V_{EN} > V_{HI}$                 | I <sub>OUT</sub> < I <sub>CL</sub> | $T_{J} < T_{SD}$ |
| Dropout <sup>(1)</sup>  | $V_{IN} < V_{OUT(NOM)} + V_{DO}$    | $V_{EN} > V_{HI}$                 | _                                  | $T_J < T_{SD}$   |
| Disabled <sup>(2)</sup> | V <sub>IN</sub> < V <sub>UVLO</sub> | V <sub>EN</sub> < V <sub>LO</sub> | _                                  | $T_J > T_{SD}$   |

All table conditions must be met.

The device is disabled when any condition is met.



#### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

#### 8.1.1 Adjustable Output

Figure 1 shows that the output voltage of the TPS745 can be adjusted from 0.55 V to 5.5 V by using a resistor divider network.



Figure 1. Adjustable Operation

Use Equation 2 to calculate R<sub>1</sub> and R<sub>2</sub> for any output voltage range.

$$R_1 = R_2 (V_{OUT} / V_{FB} - 1)$$

where

• 
$$V_{FB} = 0.55 \text{ V}$$

#### 8.1.2 Input and Output Capacitor Selection

The TPS745 requires an output capacitor of 1  $\mu$ F or larger for stability. Use X5R- and X7R-type ceramic capacitors because these capacitors have minimal variation in value and equivalent series resistance (ESR) over temperature. When choosing a capacitor for a specific application be sure to look at the dc bias characteristics for the capacitor. Higher output voltages cause a significant derating of the capacitor. For best performance, the maximum recommended output capacitance is 100  $\mu$ F.

To ensure stability, place a 1-µF capacitor on the input pin of the LDO as well. Some input supplies have a high impedance, thus placing the input capacitor on the input supply helps reduce the input impedance. This capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. If the input supply has a high impedance over a large range of frequencies, several input capacitors can be used in parallel to lower the impedance over frequency. Use a higher-value capacitor if large, fast, rise-time load transients are anticipated, or if the device is located several inches from the input power source.

#### 8.1.3 Dropout Voltage

The TPS745 uses a PMOS pass transistor to achieve low dropout. When  $(V_{IN} - V_{OUT})$  is less than the dropout voltage  $(V_{DO})$ , the PMOS pass device is in the linear region of operation and the input-to-output resistance is the  $R_{DS(ON)}$  of the PMOS pass element.  $V_{DO}$  scales approximately with output current because the PMOS device behaves like a resistor in dropout mode. As with any linear regulator, PSRR and transient response degrade as  $(V_{IN} - V_{OUT})$  approaches dropout operation.

SBVS326 - APRIL 2018



## Application Information (continued)

#### 8.1.4 Power Dissipation

The ability to remove heat from the die is different for each package type, presenting different considerations in the printed circuit board (PCB) layout. The PCB area around the device that is free of other components moves the heat from the device to ambient air. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers also improves heatsink effectiveness.

Power dissipation (PD) depends on input voltage and load conditions. As Equation 3 shows, PD is equal to the product of the output current and voltage drop across the output pass element.

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
(3)

Figure 2 depicts the maximum ambient temperature versus the power dissipation of the TPS745 in the DRV package. Figure 2 assumes the device is soldered on a JEDEC standard high-K layout with no airflow over the board. Actual board thermal impedances vary widely. If the application requires high power dissipation, having a thorough understanding of the board temperature and thermal impedances is helpful to make sure the TPS745 does not operate continuously above a junction temperature of 125°C.

Graph Placeholder

TPS745, high-K layout

Figure 2. Maximum Ambient Temperature vs Device Power Dissipation

#### 8.1.5 Power-Good Function

The power-good circuit monitors the voltage at the feedback pin to indicate the status of the output voltage. When the feedback pin voltage falls below the PG threshold voltage (PG<sub>(LTH)</sub>), the PG pin open-drain output engages and pulls the PG pin close to GND. When the feedback voltage exceeds the PG(LTH) threshold by an amount greater than PG(HTH), the PG pin becomes high impedance. By connecting a pullup resistor to an external supply, any downstream device can receive power-good as a logic signal that can be used for sequencing. Make sure that the external pullup supply voltage results in a valid logic signal for the receiving device or devices. Using a pullup resistor from 10 k $\Omega$  to 100 k $\Omega$  is recommended.

When using a feedforward capacitor (CFF), the time constant for the LDO startup is increased whereas the power-good output time constant stays the same, possibly resulting in an invalid status of the power-good output. To avoid this issue and to receive a valid PG output, make sure that the time constant of both the LDO startup and the power-good output match, which can be done by adding a capacitor in parallel with the power-good pullup resistor. For more information, see the Pros and Cons of Using a Feedforward Capacitor with a Low-Dropout Regulator application report.

The state of PG is only valid when the device operates above the minimum input voltage of the device and power good is asserted, regardless of the output voltage state when the input voltage falls below the UVLO threshold minus the UVLO hysteresis. When the input voltage falls below approximately 0.8 V, there is not enough gate drive voltage to keep the open-drain, power-good device turned on and the power-good output is pulled high. Connecting the power-good pullup resistor to the output voltage can help minimize this effect.



#### 8.2 Typical Application

Figure 3 shows the typical application circuit for the TPS745. Input and output capacitances must be at least  $1 \, \mu F$ .



Figure 3. TPS745 Typical Application

#### 8.2.1 Design Requirements

Use the parameters listed in Table 2 for typical linear regulator applications.

**Table 2. Design Parameters** 

| PARAMETER                   | DESIGN REQUIREMENT |
|-----------------------------|--------------------|
| Input voltage               | 1.5 V to 6 V       |
| Output voltage              | 1.0 V, ±1%         |
| Input current               | 0.55 V to 5.5 V    |
| Output load                 | 500-mA dc          |
| Maximum ambient temperature | 70°C               |

#### 8.2.2 Detailed Design Procedure

Input and output capacitors are required to achieve the output voltage transient requirements. Capacitance values of 1  $\mu$ F are selected to give the maximum output capacitance in a small, low-cost package; see the *Input and Output Capacitor Selection* section for details.

Figure 1 illustrates the output voltage of the TPS745. Set the output voltage using the resistor divider; see the *Adjustable Output* section for details.

Copyright © 2018, Texas Instruments Incorporated



#### 9 Power Supply Recommendations

Connect a low output impedance power supply directly to the IN pin of the TPS745.

#### 10 Layout

#### 10.1 Layout Guidelines

- Place input and output capacitors as close to the device as possible.
- Use copper planes for device connections, in order to optimize thermal performance.
- Place thermal vias around the device to distribute the heat.
- Do not place a thermal via directly beneath the thermal pad of the DRV package. A via can wick solder or solder paste away from the thermal pad joint during the soldering process, leading to a compromised solder joint on the thermal pad.

#### 10.2 Layout Example



Figure 4. DRV Package Layout Example

12



www.ti.com SBVS326 – APRIL 2018

#### 11 Device and Documentation Support

#### 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation see the following:

Pros and Cons of Using a Feedforward Capacitor with a Low-Dropout Regulator

#### 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPS745



#### PACKAGE OPTION ADDENDUM

18-Apr-2018

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------|------------------|---------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)      | (6)              | (3)           |              | (4/5)          |         |
| PTPS74501PDRVR   | ACTIVE | WSON         | DRV     | 6    | 3000    | TBD      | Call TI          | Call TI       | -40 to 125   |                | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4206925/F



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.