September 2006 Giving you the edge PCS2I9942C rev 0.3 #### Low Voltage 1:18 Clock Distribution Chip #### **Features** - LVCMOS/LVTTL Clock Input - 2.5V LVCMOS Outputs for PentiumII<sup>TM</sup> Microprocessor Support - 150pS Maximum Targeted Output-to-Output Skew - Maximum Output Frequency of 250MHz @ 3.3 V<sub>CC</sub> - 32-Lead TQFP and LQFP Packaging - Single 3.3V or 2.5V Supply. - Pin and Function compatible to MPC942C. #### **Functional Description** The PCS2l9942C is a 1:18 low voltage clock distribution chip with 2.5V or 3.3V LVCMOS output capabilities. The device is offered in two versions; the PCS2l9942C hPcs an LVCMOS input clock while the PCS2l9942P hPcs an LVPECL input clock. The 18 outputs are 2.5V or 3.3V LVCMOS compatible and feature the drive strength to drive $50\Omega$ series or parallel terminated transmission lines. With output–to–output skews of 200pS, the PCS2l9942C is ideal Pcs a clock distribution chip for the most demanding of synchronous systems. The 2.5V outputs also make the device ideal for supplying clocks for a high performance Pentium II <sup>TM</sup> microprocessor based PC design. With a low output impedance ( $\approx$ 12 $\Omega$ ), in both the HIGH and LOW logic states, the output buffers of the PCS2I9942C are ideal for driving series terminated transmission lines. With an output impedance of 12 $\Omega$ , the PCS2I9942C can drive two series terminated transmission lines from each output. This capability gives the PCS2I9942C an effective fanout of 1:36. The PCS2I9942C provides enough copies of low skew clocks for most high performance synchronous systems. The LVCMOS/LVTTL input of the PCS2I9942C provides a more standard LVCMOS interface. The OE pins will place the outputs into a high impedance state. The OE pin hPcs an internal pullup resistor. The PCS2I9942C is a single supply device. The $V_{CC}$ power pins require either 2.5V or 3.3V. The 32–lead TQFP and LQFP package is chosen to optimize performance, board space and cost of the device. The 32–lead TQFP hPcs a $7x7mm^2$ body size with a conservative 0.8mm pin spacing. <sup>\*</sup>Pentium II is a trademark of Intel Corporation ## **Block Diagram** **Table 1. Function Table** | OE | Output | |----|-----------------| | 0 | HIGH IMPEDANCE | | 1 | OUTPUTS ENABLED | ## Pin Diagram **Table 2. Pin Configuration** | Pin# | Pin Name | I/O | Туре | Function | |--------------|------------|--------|--------|-------------------------------------------------------------------------------| | 1,2,12,17,25 | GND | Supply | Ground | | | 3 | LVCMOS_CLK | Input | LVCMOS | LVCMOS Clock Input | | 4,6 | NC | | | No Connect | | 5 | OE | Input | LVCMOS | Outputs are enabled, when OE is high and are tri-stated, when OE is made low. | | 7,8,16,21,29 | VCC | Supply | VCC | Positive power supply | | 9-11 | Q17-Q15 | Output | LVCMOS | Clock outputs | | 13-15 | Q14-Q12 | Output | LVCMOS | Clock outputs | | 18-20 | Q11-Q9 | Output | LVCMOS | Clock outputs | | 22-24 | Q8-Q6 | Output | LVCMOS | Clock outputs | | 26-28 | Q5-Q3 | Output | LVCMOS | Clock outputs | | 30-32 | Q2-Q0 | Output | LVCMOS | Clock outputs | Table 3. Absolute Maximum Rating<sup>1</sup> | Symbol | Parameter | Min | Max | Unit | |-------------------|---------------------------|------|-----------------------|------| | V <sub>CC</sub> | Supply Voltage | -0.3 | 3.6 | V | | Vı | Input Voltage | -0.3 | V <sub>CC</sub> + 0.3 | V | | I <sub>IN</sub> | Input Current | | ±20 | mA | | T <sub>Stor</sub> | Storage Temperature Range | -40 | 125 | °C | Note: 1These are stress ratings only and are not implied for functional use. Exposure to absolute maximum ratings for prolonged periods of time may affect device reliability. Table 4. DC Characteristics ( $T_A = -40^{\circ}$ to +85°C, $V_{CC} = 2.5V \pm 5\%$ ) | Symbol | Characteristic | Min | Тур | Max | Unit | Condition | |------------------|----------------------------------|-----|-----|------------------|------|---------------------------| | $V_{IH}$ | Input HIGH Voltage | 2.0 | | V <sub>CCI</sub> | V | | | $V_{IL}$ | Input LOW Voltage | | | 0.8 | V | | | V <sub>OH</sub> | Output HIGH Voltage | 2.0 | | | V | $I_{OH} = -16 \text{ mA}$ | | $V_{OL}$ | Output LOW Voltage | | | 0.5 | V | I <sub>OL</sub> = 16 mA | | lin | Input Current | | | ±200 | μA | | | C <sub>IN</sub> | Input Capacitance | | 4.0 | | pF | | | $C_{PD}$ | Power Dissipation Capacitance | | 14 | | pF | Per Output | | Z <sub>out</sub> | Output Impedance | | 12 | | Ω | | | Icc | Maximum Quiescent Supply Current | | 0.5 | | mA | | PCS219942C September 2006 Giving you the edge ## rev 0.3 Table 5. AC Characteristics ( $T_A = -40^{\circ}$ to $+85^{\circ}$ C, $V_{CC} = 2.5$ V $\pm 5\%$ ) | Symbol | Characteristic | | Min | Тур | Max | Unit | Condition | |---------------------------------|-------------------------------------------|----------------------|-----|-----|-----|------|-----------| | F <sub>max</sub> | Maximum Frequency | | | | 200 | MHz | | | t <sub>PLH</sub> | Propagation Delay <sup>1</sup> | | 1.5 | | 2.8 | nS | | | t.(0) | Output to output Skew | Within one bank | | | 150 | pS | | | isk(O) | t <sub>sk</sub> (o) Output-to-output Skew | Any output, Any Bank | | | 350 | ро | | | t <sub>sk</sub> (pr) | Part-to-Part Skew <sup>1, 2</sup> | | | | 1.3 | nS | | | t <sub>sk</sub> (pr) | Part-to-Part Skew <sup>1, 3</sup> | | | | 600 | pS | | | dt | Duty Cycle | | 45 | 4 | 55 | % | | | t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time | | 0.2 | | 1.0 | nS | | Note: 1.Tested using standard input levels, production tested @ 133 MHz. Table 6. DC Characteristics ( $T_A$ = -40° to +85°C, $V_{CC}$ = 3.3V ± 5%) | Symbol | Characteristic | Min | Тур | Max | Unit | Condition | |------------------|----------------------------------|-----------|-----|-----------|----------|--------------------------| | $V_{IH}$ | Input HIGH Voltage | 2.4 | | $V_{CCI}$ | <b>V</b> | | | V <sub>IL</sub> | Input LOW Voltage | | | 0.8 | V | | | V <sub>OH</sub> | Output HIGH Voltage | 2.4 | | | <b>V</b> | I <sub>OH</sub> = -20 mA | | $V_{OL}$ | Output LOW Voltage | | No. | 0.5 | V | I <sub>OL</sub> = 20 mA | | I <sub>IN</sub> | Input Current | M 7 | 7 | ±200 | μΑ | | | C <sub>IN</sub> | Input Capacitance | | 4.0 | | pF | | | $C_{PD}$ | Power Dissipation Capacitance | | 14 | | pF | Per Output | | Z <sub>out</sub> | Output Impedance | A Comment | 12 | | Ω | | | Icc | Maximum Quiescent Supply Current | | 0.5 | | mA | | Table 7. AC Characteristics ( $T_A = -40^{\circ}$ to +85°C, $V_{CC} = 3.3V \pm 5\%$ ) | Symbol | Characteristic | | Min | Тур | Max | Unit | Condition | |---------------------------------|---------------------------------------|----------------------|-----|-----|-----|------|-----------| | F <sub>max</sub> | Maximum Frequency | | | | 250 | MHz | | | t <sub>PLH</sub> | Propagation Delay <sup>1</sup> | | 1.3 | | 2.3 | nS | | | t <sub>sk(o)</sub> | Output-to-output Skew Within one bank | | | | 150 | pS | | | | . , , | Any Output, Any Bank | | | 350 | · | | | t <sub>sk(pr)</sub> | Part-to-Part Skew 1,2 | | | | 1.0 | nS | | | t <sub>sk(pr)</sub> | Part-to-Part Skew 1,3 | | | | 500 | pS | | | d <sub>t</sub> | Duty Cycle | | 45 | | 55 | % | | | t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time | | 0.2 | | 1.0 | nS | | Note: 1.Tested using standard input levels, production tested @ 133 MHz. 2. Across temperature and voltage ranges, includes output skew. 3. For a specific temperature and voltage, includes output skew. <sup>2.</sup>Across temperature and voltage ranges, includes output skew. 3.For a specific temperature and voltage, includes output skew. # Power Consumption of the PCS2I9942C and Thermal Management The PCS2I9942C AC specification is guaranteed for the entire operating frequency range up to 250MHz. The PCS2I9942C power consumption and the Pcssociated long-term reliability may decrePcse the maximum frequency limit, depending on operating conditions such Pcs clock frequency, supply voltage, output loading, ambient temperature, vertical convection and thermal conductivity of package and board. This section describes the impact of these parameters on the junction temperature and gives a guideline to estimate the PCS2I9942C die junction temperature and the Pcssociated device reliability. Table 8. Die junction temperature and MTBF | Junction temperature (°C) | MTBF (Years) | |---------------------------|--------------| | 100 | 20.4 | | 110 | 9.1 | | 120 | 4.2 | | 130 | 2.0 | IncrePcsed power consumption will increPcse the die junction temperature and impact the device reliability (MTBF). According to the system-defined tolerable MTBF, the die junction temperature of the PCS2I9942C needs to be controlled and the thermal impedance of the board/package should be optimized. The power dissipated in the PCS2I9942C is represented in equation1. Where $I_{CCQ}$ is the static current consumption of the PCS2I9942C, $C_{PD}$ is the power dissipation capacitance per output, $(M)\Sigma C_L$ represents the external capacitive output load, N is the number of active outputs (N is always 12 in cPcse of the PCS2I9942C). The PCS2I9942C supports driving transmission lines to maintain high signal integrity and tight timing parameters. Any transmission line will hide the lumped capacitive load at the end of the board trace, therefore, $\Sigma C_L$ is zero for controlled transmission line systems and can be eliminated from equation 1. Using parallel termination output termination results in equation 2 for power dissipation. In equation 2, P stands for the number of outputs with a parallel or thevenin termination. $V_{OL}$ , $I_{OL}$ , $V_{OH}$ and $I_{OH}$ are a function of the output termination technique and $DC_Q$ is the clock signal duty cycle. If transmission lines are used $\Sigma C_L$ is zero in equation 2 and can be eliminated. In general, the use of controlled transmission line techniques eliminates the impact of the lumped capacitive loads at the end lines and greatly reduces the power dissipation of the device. Equation 3 describes the die junction temperature $T_J$ Pcs a function of the power consumption. Where $R_{thja}$ is the thermal impedance of the package (junction to ambient) and $T_A$ is the ambient temperature. According to Table 8, the junction temperature can be used to estimate the long-term device reliability. Further, combining equation 1 and equation 2 results in a maximum operating frequency for the PCS2I9942C in a series terminated transmission line system, equation 4. $$\begin{split} P_{TOT} = & \left[ I_{CCQ} + V_{CC} \cdot f_{CLOCK} \cdot \left( N \cdot C_{PD} + \sum_{M} C_{L} \right) \right] \cdot V_{CC} \\ P_{TOT} = & V_{CC} \cdot \left[ I_{CCQ} + V_{CC} \cdot f_{CLOCK} \cdot \left( N \cdot C_{PD} + \sum_{M} C_{L} \right) \right] + \sum_{P} \left[ DC_{Q} \cdot I_{OH} \left( V_{CC} - V_{OH} \right) + \left( 1 - DC_{Q} \right) \cdot I_{OL} \cdot V_{OL} \right] \quad Equation 2 \\ T_{J} = & T_{A} + P_{TOT} \cdot R_{thja} \\ f_{CLOCKMAX} = & \frac{1}{C_{PD} \cdot N \cdot V_{CC}^{2}} \cdot \left[ \frac{T_{J,MAX} - T_{A}}{R_{thia}} - \left( I_{CCQ} \cdot V_{CC} \right) \right] \end{split} \quad Equation 4$$ T<sub>J</sub>,MAX should be selected according to the MTBF system requirements and Table 8. Rthia can be derived from Table 9. The R<sub>thja</sub> represent data bPcsed on 1S2P boards, using 2S2P boards will result in a lower thermal impedance than indicated below. Table 9. Thermal package impedance of the 32LQFP | Convection,<br>LFPM | R <sub>thia</sub> (1P2S<br>board), °C/W | R <sub>thia</sub> (2P2S<br>board), °C/W | |---------------------|-----------------------------------------|-----------------------------------------| | Still air | 86 | 61 | | 100 Ifpm | 76 | 56 | | 200 Ifpm | 71 | 54 | | 300 Ifpm | 68 | 53 | | 400 Ifpm | 66 | 52 | | 500 Ifpm | 60 | 49 | If the calculated maximum frequency is below 350 MHz, it becomes the upper clock speed limit for the given application conditions. The following eight derating charts describe the safe frequency operation range for the PCS2I9942C. The charts were calculated for a maximum tolerable die junction temperature of 110°C (120°C), corresponding to an estimated MTBF of 9.1 years (4 years), a supply voltage of 3.3V and series terminated transmission line or capacitive loading. Depending on a given set of these operating conditions and the available device convection a decision on the maximum operating frequency can be made. rev 0.3 Package Information ## 32-lead LQFP | | | Dimensions | | | | | | |--------|---------|-------------|--------|-------|--|--|--| | Symbol | Inches | | Millim | eters | | | | | | Min | Min Max | | Max | | | | | Α | | 0.0630 | | 1.6 | | | | | A1 | 0.0020 | 0.0059 | 0.05 | 0.15 | | | | | A2 | 0.0531 | 0.0571 | 1.35 | 1.45 | | | | | D | 0.3465 | 0.3622 | 8.8 | 9.2 | | | | | D1 | 0.2717 | 0.2795 | 6.9 | 7.1 | | | | | E | 0.3465 | 0.3622 | 8.8 | 9.2 | | | | | E1 | 0.2717 | 0.2795 | 6.9 | 7.1 | | | | | L | 0.0177 | 0.0295 | 0.45 | 0.75 | | | | | L1 | 0.03937 | 7 REF | 1.00 | REF | | | | | Т | 0.0035 | 0.0079 | 0.09 | 0.2 | | | | | T1 | 0.0038 | 0.0062 | 0.097 | 0.157 | | | | | b | 0.0118 | 0.0177 | 0.30 | 0.45 | | | | | b1 | 0.0118 | 0.0157 | 0.30 | 0.40 | | | | | R0 | 0.0031 | 0.0079 | 0.08 | 0.20 | | | | | е | 0.031 B | 0.031 BPCSE | | | | | | | а | 0° | 7° | 0° | 7° | | | | | | Dimensions | | | | | |--------|------------|--------|--------|-------|--| | Symbol | Inch | ies | Millim | eters | | | | Min | Max | Min | Max | | | Α | \ | 0.0472 | | 1.2 | | | A1 | 0.0020 | 0.0059 | 0.05 | 0.15 | | | A2 | 0.0374 | 0.0413 | 0.95 | 1.05 | | | D | 0.3465 | 0.3622 | 8.8 | 9.2 | | | D1 | 0.2717 | 0.2795 | 6.9 | 7.1 | | | E | 0.3465 | 0.3622 | 8.8 | 9.2 | | | E1 | 0.2717 | 0.2795 | 6.9 | 7.1 | | | L | 0.0177 | 0.0295 | 0.45 | 0.75 | | | L1 | 0.03937 | 7 REF | 1.00 | REF | | | Т | 0.0035 | 0.0079 | 0.09 | 0.2 | | | T1 | 0.0038 | 0.0062 | 0.097 | 0.157 | | | b | 0.0118 | 0.0177 | 0.30 | 0.45 | | | b1 | 0.0118 | 0.0157 | 0.30 | 0.40 | | | R0 | 0.0031 | 0.0079 | 0.08 | 0.2 | | | а | 0° | 7° | 0° | 7° | | | е | 0.031 B | PCSE | 0.8 BF | PCSE | | September 2006 Giving you the edge PCS2I9942C rev 0.3 ## **Ordering Information** | Ordering Code | Top Mark | Package Type | Operating Range | |-------------------|--------------|-----------------------------------|-----------------| | PCS2P9942CG-32-LT | PCS2P9942CGL | 32-pin LQFP, Tray, Green | Commercial | | PCS2P9942CG-32-LR | PCS2P9942CGL | 32-pin LQFP –Tape and Reel, Green | Commercial | | PCS2P9942CG-32-ET | PCS2P9942CGE | 32-pin TQFP, Tray, Green | Commercial | | PCS2P9942CG-32-ER | PCS2P9942CGE | 32-pin TQFP –Tape and Reel, Green | Commercial | | PCS2I9942CG-32-LT | PCS2I9942CGL | 32-pin LQFP, Tray, Green | Industrial | | PCS2I9942CG-32-LR | PCS2I9942CGL | 32-pin LQFP –Tape and Reel, Green | Industrial | | PCS2I9942CG-32-ET | PCS2I9942CGE | 32-pin TQFP, Tray, Green | Industrial | | PCS2I9942CG-32-ER | PCS2I9942CGE | 32-pin TQFP –Tape and Reel, Green | Industrial | # **Device Ordering Information** Licensed under US patent #5,488,627, #6,646,463 and #5,631,920. PCS219942C September 2006 Giving you the edge rev 0.3 PulseCore Semiconductor Corporation 1715 S. Bascom Ave Suite 200 Campbell, CA 95008 Tel: 408-879-9077 Fax: 408-879-9018 www.pulsecoresemi.com Copyright © PulseCore Semiconductor All Rights Reserved **Preliminary Information** Part Number: PCS2I9942C Document Version: 0.3 Note: This product utilizes US Patent # 6,646,463 Impedance Emulator Patent issued to PulseCore Semiconductor, dated 11-11-2003 © Copyright 2006 PulseCore Semiconductor Corporation. All rights reserved. Our logo and name are trademarks or registered trademarks of PulseCore Semiconductor. All other brand and product names may be the trademarks of their respective companies. PulseCore reserves the right to make changes to this document and its products at any time without notice. PulseCore assumes no responsibility for any errors that may appear in this document. The data contained herein represents PulseCore's best data and/or estimates at the time of issuance. PulseCore reserves the right to change or correct this data at any time, without notice. If the product described herein is under development, significant changes to these specifications are possible. The information in this product data sheet is intended to be general descriptive information for potential customers and users, and is not intended to operate as, or provide, any guarantee or warrantee to any user or customer. PulseCore does not assume any responsibility or liability arising out of the application or use of any product described herein, and disclaims any express or implied warranties related to the sale and/or use of PulseCore products including liability or warranties related to fitness for a particular purpose, merchantability, or infringement of any intellectual property rights, except as express agreed to in PulseCore's Terms and Conditions of Sale (which are available from PulseCore). All sales of PulseCore products are made exclusively according to PulseCore's Terms and Conditions of Sale. The purchase of products from PulseCore does not convey a license under any patent rights, copyrights; mask works rights, trademarks, or any other intellectual property rights of PulseCore or third parties. PulseCore does not authorize its products for use as critical components in life-supporting systems where a malfunction or failure may reasonably be expected to result in significant injury to the user, and the inclusion of PulseCore products in such life-supporting systems implies that the manufacturer assumes all risk of such use and agrees to indemnify PulseCore against all claims arising from such use.