

www.ti.com SLVSAO4 – DECEMBER 2010



# 3.5-MHz High Efficiency Step-Up Converter

Check for Samples: TPS61240-Q1

#### **FEATURES**

- Qualified for Automotive Applications
- Efficiency > 90% at Nominal Operating Conditions
- Total DC Output Voltage Accuracy 5.0V±2%
- Typical 30 μA Quiescent Current
- · Best in Class Line and Load Transient
- Wide V<sub>IN</sub> Range From 2.3V to 5.5V
- Output current up to 450mA
- Automatic PFM/PWM Mode transition
- Low Ripple Power Save Mode for Improved Efficiency at Light Loads
- Internal Softstart, 250μs typical Start-Up time
- 3.5MHz Typical Operating Frequency
- Load Disconnect During Shutdown
- Current Overload and Thermal Shutdown Protection
- Three Surface-Mount External Components Required (One MLCC Inductor, Two Ceramic Capacitors)
- Total Solution Size <13 mm<sup>2</sup>
- Available in a 2×2-SON Package

#### DESCRIPTION

The TPS61240-Q1 device is a high efficient synchronous step up DC-DC converter optimized for products powered by either a three-cell alkaline, NiCd or NiMH, or one-cell Li-Ion or Li-Polymer battery. The TPS6124x supports output currents up to 450mA. The TPS61240-Q1 has an input valley current limit of 500mA.

With an input voltage range of 2.3V to 5.5V the device supports batteries with extended voltage range and are ideal to power portable applications like mobile phones and other portable equipment. The TPS6124x boost converter is based on a quasi-constant on-time valley current mode control scheme.

The TPS6124x presents a high impedance at the  $V_{\text{OUT}}$  pin when shut down. This allows for use in applications that require the regulated output bus to be driven by another supply while the TPS6124x is shut down.

During light loads the device will automatically pulse skip allowing maximum efficiency at lowest quiescent currents. In the shutdown mode, the current consumption is reduced to less than  $1\mu A$ .

TPS6124x allows the use of small inductors and capacitors to achieve a small solution size. During shutdown, the load is completely disconnected from the battery. The TPS6124x is available in a 2x2 SON package.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.







These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### ORDERING INFORMATION

| T <sub>A</sub> | PACK      | AGE <sup>(1)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |  |
|----------------|-----------|--------------------|-----------------------|------------------|--|--|
| -40°C to 85°C  | SON - DRV | Reel of 3000       | TPS61240IDRVRQ1       | QVL              |  |  |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) (1) (2)

|                  |                                                | VALUE              | VALU            | UNIT |
|------------------|------------------------------------------------|--------------------|-----------------|------|
| VI               | Input voltage range on V <sub>IN</sub> , L, EN | -0.3 to 7          | -0.3 t          | V    |
|                  | Voltage on V <sub>OUT</sub>                    | -2.0 to 7          | -2.0 t          | V    |
|                  | Voltage on FB                                  | -2.0 to 14         | -2.0 to         | V    |
|                  | Peak output current                            | Internally limited | Internally      | Α    |
| TJ               | Maximum operating junction temperature         | -40 to 125         | perature -40 to | °C   |
| T <sub>stg</sub> | Storage temperature range                      | -65 to 150         | -65 to          | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability.

### DISSIPATION RATINGS TABLE(1)

| PACKAGE | $R_{	heta JA}$ | POWER RATING<br>T <sub>A</sub> ≤ 25°C | DERATING FACTOR ABOVE $T_A = 25^{\circ}C$ |  |  |
|---------|----------------|---------------------------------------|-------------------------------------------|--|--|
| DRV     | 76°C/W         | 1300mW                                | 13mW/°C                                   |  |  |

<sup>(1)</sup> Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$  and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = \left[T_J(max) - T_A\right] / \theta_{JA}$ .

#### RECOMMENDED OPERATING CONDITIONS

|                |                                   | MIN | NOM MAX | UNIT |
|----------------|-----------------------------------|-----|---------|------|
|                | Supply voltage at V <sub>IN</sub> | 2.3 | 5.5     | V    |
| T <sub>A</sub> | Operating ambient temperature     | -40 | 85      | °C   |
| $T_J$          | Operating junction temperature    | -40 | 125     | °C   |

Submit Documentation Feedback

<sup>(2)</sup> All voltage values are with respect to network ground terminal.

<sup>(2)</sup> This thermal data is measured with high-K board (4 layer board according to JESD51-7 JEDEC standard).



#### **ELECTRICAL CHARACTERISTICS**

Over full operating ambient temperature range, typical values are at  $T_A$  = 25°C. Unless otherwise noted, specifications apply for condition  $V_{IN}$  = EN = 3.6V. External components  $C_{IN}$  = 2.2 $\mu$ F,  $C_{OUT}$  = 4.7 $\mu$ F 0603, L = 1 $\mu$ H, refer to PARAMETER MEASUREMENT INFORMATION.

|                       | PARAMETER                                        | TEST CONDITIONS                                                                     | MIN | TYP  | MAX | UNIT |
|-----------------------|--------------------------------------------------|-------------------------------------------------------------------------------------|-----|------|-----|------|
| DC/DC ST              | AGE                                              |                                                                                     |     |      |     |      |
| V <sub>IN</sub>       | Input voltage range                              |                                                                                     | 2.3 |      | 5.5 | V    |
| V <sub>OUT</sub>      | Fixed output voltage range                       | 2.3 V ≤ V <sub>IN</sub> ≤ 5.5 V, 0 mA ≤ I <sub>OUT</sub> ≤ 200 mA                   | 4.9 | 5.0  | 5.1 | V    |
| V <sub>O_Ripple</sub> | Ripple voltage, PWM mode                         | I <sub>LOAD</sub> = 150 mA                                                          |     |      | 20  | mVpp |
|                       | Output current                                   | V <sub>IN</sub> 2.3 V to 5.5 V                                                      | 200 |      |     | mA   |
|                       | Switch valley current limit                      | $V_{OUT} = V_{GS} = 5.0 \text{ V}$                                                  | 500 | 600  |     | mA   |
|                       | Short circuit current                            | $V_{OUT} = V_{GS} = 5.0 \text{ V}$                                                  | 200 | 350  |     | mApk |
|                       | High side MOSFET on-resistance (1)               | $V_{IN} = V_{GS} = 5.0V, T_A = 25^{\circ}C^{(1)}$                                   |     | 290  |     | mΩ   |
|                       | Low Side MOSFET on-resistance (1)                | $V_{IN} = V_{GS} = 5.0 \text{ V}, T_A = 25^{\circ}\text{C}^{(1)}$                   |     | 250  |     | mΩ   |
|                       | Operating quiescent current                      | I <sub>OUT</sub> = 0 mA, Power save mode                                            |     | 30   | 40  | μΑ   |
| I <sub>SW</sub>       | Shutdown current                                 | EN = GND                                                                            |     |      | 1.5 | μΑ   |
| OW                    | Reverse leakage current V <sub>OUT</sub>         | EN = 0, V <sub>OUT</sub> = 5 V                                                      |     |      | 2.5 | μΑ   |
|                       | Leakage current from battery to V <sub>OUT</sub> | EN = GND                                                                            |     |      | 2.5 | μΑ   |
|                       | Line transient response                          | V <sub>IN</sub> 600 mVp-p AC square wave, 200Hz, 12.5% DC at 50/200mA load          |     | ±25  | ±50 | mVpk |
|                       | 1 11                                             | 0–50 mA, 50–0 mA $V_{IN}$ = 3.6V $T_{Rise}$ = $T_{Fall}$ = 0.1 $\mu$ s              |     | 50   |     | \    |
|                       | Load transient response                          | $50-200$ mA, $200-50$ mA, $V_{IN} = 3.6$ V, $T_{Rise} = T_{Fall} = 0.1 \mu s$       |     | 150  |     | mVpk |
| I <sub>IN</sub>       | Input bias current, EN                           | EN = GND or V <sub>IN</sub>                                                         |     | 0.01 | 1.0 | μА   |
|                       | Lindam reliance in alcount the scale and         | Falling                                                                             |     | 2.0  | 2.1 | V    |
| $V_{UVLO}$            | Undervoltage lockout threshold                   | Rising                                                                              |     | 2.1  | 2.2 | V    |
| CONTRO                | _ STAGE                                          |                                                                                     |     |      |     |      |
| V <sub>IH</sub>       | High level input voltage, EN                     | 2.3 V ≤ V <sub>IN</sub> ≤ 5.5 V                                                     |     |      | 1.0 | V    |
| V <sub>IL</sub>       | Low level input voltage, EN                      | $2.3 \text{ V} \le \text{V}_{\text{IN}} \le 5.5 \text{ V}$                          | 0.4 |      |     | V    |
| 0)/0                  | land to the second of                            | Falling                                                                             |     | 5.9  |     |      |
| OVC                   | Input over-voltage threshold                     | Rising                                                                              |     | 6.0  |     | V    |
| t <sub>Start</sub>    | Start-up time                                    | Time from active EN to start switching, no-load until V <sub>OUT</sub> is stable 5V |     |      | 300 | μS   |
| DC/DC ST              | AGE                                              |                                                                                     |     |      |     |      |
| Freq                  |                                                  | See Figure 7 (Frequency Dependancy vs I <sub>OUT</sub> )                            |     | 3.5  |     | MHz  |
| _                     | Thermal shutdown                                 | Increasing junction temperature                                                     |     | 140  |     | °C   |
| $T_{SD}$              | Thermal shutdown hysteresis                      | Decreasing junction temperature                                                     |     | 20   |     | °C   |

<sup>(1)</sup> DRV package has an increased  $R_{DSon}$  of about  $40m\Omega$  due to bond wire resistance.

SLVSAO4 – DECEMBER 2010 www.ti.com



# **PIN ASSIGNMENTS**

#### **QFN PACKAGE (TOP VIEW)**



#### **PIN FUNCTIONS**

| PIN NO. | DININIAME | FUNCTION                          | DEMARKS                               |
|---------|-----------|-----------------------------------|---------------------------------------|
| QFN     | PIN NAME  | FUNCTION                          | REMARKS                               |
| 2       | $V_{OUT}$ | Output                            | Connected to load                     |
| 6       | $V_{IN}$  | Supply voltage                    | Supply from battery                   |
| 5       | L         | Boost and rectifying switch input | Inductor connection to FETs           |
| 4       | EN        | Enable                            | Positive polarity. Low = IC shutdown. |
| 3       | FB        | Feedback input                    | Feedback for regulation.              |
| 1       | GND       | Ground                            | Power ground and IC ground            |

#### **FUNCTIONAL BLOCK DIAGRAM**



#### PARAMETER MEASUREMENT INFORMATION



## **List of Components**

| COMPONENT<br>REFERENCE | PART NUMBER     | MANUFACTURER | VALUE                    |  |  |  |
|------------------------|-----------------|--------------|--------------------------|--|--|--|
| C <sub>IN</sub>        | JMK105BJ225MV   | Taiyo Yuden  | 2.2 μF, X5R, 6.3 V, 0402 |  |  |  |
| C <sub>OUT</sub>       | JDK105BJ475MV   | Taiyo Yuden  | 4.7 μF, X5R, 6.3 V, 0402 |  |  |  |
| L                      | MDT2012-CH1R0AN | TOKO         | 1.0 μH, 900mA, 0805      |  |  |  |

Copyright © 2010, Texas Instruments Incorporated



#### **TYPICAL CHARACTERISTICS**

# **Table of Graphs**

#### Table 1.

|                                                  |                                                                      | Figure |
|--------------------------------------------------|----------------------------------------------------------------------|--------|
| Maximum Output Current                           | vs Input Voltage                                                     | 1      |
| Fifician                                         | vs Output Current, Vout = 5V, Vin = [2.3V; 3.0V; 3.6V; 4.2V]         | 2      |
| Efficiency                                       | vs Input Voltage, Vout = 5V, Iout = [100uA; 1mA; 10mA; 100mA; 200mA] | 3      |
| Input Current at No Output Load, Device Disabled |                                                                      | 4      |
| Output Valtana                                   | vs Output Current, Vout = 5V, Vin = [2.3V; 3.0V; 3.6V; 4.2V]         | 5      |
| Output Voltage                                   | vs Input Voltage                                                     | 6      |
| Frequency                                        | vs Output Load, Vout = 5V, Vin = [3.0V; 4.0V; 5.0V]                  | 7      |
|                                                  | Output Voltage Ripple, PFM Mode, lout = 10mA                         | 8      |
|                                                  | Output Voltage Ripple, PWM Mode, lout = 150mA                        | 9      |
|                                                  | Load Transient Response, Vin = 3.6V, 0 - 50mA                        | 10     |
|                                                  | Load Transient Response, Vin = 3.6V, 50 - 200mA                      | 11     |
| Waveforms                                        | Line Transient Response, Vin = 3.6V - 4.2V, lout = 50mA              | 12     |
|                                                  | Line Transient Response, Vin = 3.6V - 4.2V, lout = 200mA             | 13     |
|                                                  | Startup after Enable, Vin = 3.6V, Vout = 5V, Load = 5KΩ              | 14     |
|                                                  | Startup after Enable, Vin = 3.6V, Vout = 5V, Load = 16.5Ω            | 15     |
|                                                  | Startup and Shutdown, Vin = 3.6V, Vout = 5V, Load = $16.5\Omega$     | 16     |



Figure 1. Maximum Output Current vs Input Voltage



Figure 2. Efficiency vs Output Current





Figure 3. Efficiency vs Input Voltage



Figure 5. Output Voltage vs Output Current



Figure 4. Input at No Output Load



Figure 6. Output Voltage vs Input Voltage

Product Folder Link(s): TPS61240-Q1

SLVSAO4 – DECEMBER 2010 www.ti.com





Figure 7. Frequency vs Output Load



Figure 9. Output Voltage Ripple - PWM Mode



Figure 8. Output Voltage Ripple - PFM Mode



t - Time Base - 20 μs/div

Figure 10. Load Transient Response 0mA-50mA and 50mA-0mA





Figure 11. Load Transient Response 0mA-200mA and 200mA-0mA



Figure 13. Line Transient Response 3.6V-4.2V at 200mA Load



t - Time Base - 100  $\mu\text{s}/\text{div}$ 

Figure 12. Line Transient Response 3.6V-4.2V at 50mA Load



t - Time Base - 50  $\mu\text{s}/\text{div}$ 

Figure 14. Startup After Enable - No Load







EN = 5 V/div  $V_{IN} = 3.6 \text{ V}$   $V_{OUT} = 5 \text{ V}$   $I_{OUT} = 150 \text{ mA}$   $V_{IN} = 1 \text{ V/div}$   $V_{IN} = 1 \text{ V/div}$  t - Time Base -200 µs/div

Figure 15. Startup After Enable - With Load

Figure 16. Startup and Shutdown

#### **DETAILED DESCRIPTION**

#### **OPERATION**

The TPS6124x Boost Converter operates with typically 3.5MHz fixed frequency pulse width modulation (PWM) at moderate to heavy load currents. At light load currents the converter will automatically enter Power Save Mode and operates then in PFM (Pulse Frequency Modulation) mode. During PWM operation the converter uses a unique fast response quasi-constant on-time valley current mode controller scheme which allows "Best in Class" line and load regulation allowing the use of small ceramic input and output capacitors.

Based on the  $V_{\text{IN}}/V_{\text{OUT}}$  ratio, a simple circuit predicts the required on-time. At the beginning of the switching cycle, the low-side N-MOS switch is turned-on and the inductor current ramps up to a defined peak current. In the second phase, once the peak current is reached, the current comparator trips, the on-timer is reset turning off the switch, and the current through the inductor then decays to an internally set valley current limit. Once this occurs, the on-timer is set to turn the boost switch back on again and the cycle is repeated.

#### **CURRENT LIMIT OPERATION**

The current limit circuit employs a valley current sensing scheme. Current limit detection occurs during the off time through sensing of the voltage drop across the synchronous rectifier.

The output voltage is reduced as the power stage of the device operates in a constant current mode. The maximum continuous output current  $(I_{OUT(CL)})$ , before entering current limit operation, can be defined by Equation 1 as shown.

$$I_{OUT(CL)} = (1 - D) \times (I_{VALLEY} + \frac{1}{2} \Delta I_L) \quad \text{with } \Delta I_L = \frac{V_{IN}}{L} \times \frac{D}{f} \text{ and } D \approx \frac{V_{OUT} - V_{IN}}{V_{OUT}}$$

$$\tag{1}$$

Figure 17 illustrates the inductor and rectifier current waveforms during current limit operation. The output current,  $I_{OUT}$ , is the average of the rectifier ripple current waveform. When the load current is increased such that the lower peak is above the current limit threshold, the off time is lengthened to allow the current to decrease to this threshold before the next on-time begins (so called frequency fold-back mechanism).





Figure 17. Inductor/Rectifier Currents in Current Limit Operation

#### **POWER-SAVE MODE**

The TPS6124x family of devices integrates a power save mode to improve efficiency at light load. In power save mode the converter only operates when the output voltage trips below a set threshold voltage. It ramps up the output voltage with several pulses and goes into power save mode once the output voltage exceeds the set threshold voltage.



The PFM mode is left and PWM mode entered in case the output current can not longer be supported in PFM mode.

#### **UNDER-VOLTAGE LOCKOUT**

The under voltage lockout circuit prevents the device from malfunctioning at low input voltages and from excessive discharge of the battery. It disables the output stage of the converter once the falling  $V_{IN}$  trips the under-voltage lockout threshold  $V_{UVLO}$ . The under-voltage lockout threshold  $V_{UVLO}$  for falling  $V_{IN}$  is typically 2.0V. The device starts operation once the rising VIN trips under-voltage lockout threshold  $V_{UVLO}$  again at typ. 2.1V.

#### INPUT OVER-VOLTAGE PROTECTION

In the event of an overvoltage condition appearing on the input rail, the output voltage will also experience the overvoltage due to being in dropout condition. A input overvoltage protection feature has been implemented into the TPS6124x which has an input overvoltage threshold of 6.0V. Once this level is triggered, the device will go into a shutdown mode to protect itself. If the voltage drops to 5.9V or below, the device will startup once more into normal operation.

# **ISTRUMENTS**

#### **ENABLE**

The device is enabled setting EN pin to high. At first, the internal reference is activated and the internal analog circuits are settled. Afterwards, the soft start is activated and the output voltage is ramped up. The output voltages reaches its nominal value in typically 250 us after the device has been enabled.

The EN input can be used to control power sequencing in a system with various DC/DC converters. The EN pin can be connected to the output of another converter, to drive the EN pin high and getting a sequencing of supply rails. With EN = GND, the device enters shutdown mode.

#### **SOFT START**

The TPS6124x has an internal soft start circuit that controls the ramp up of the output voltage. The output voltages reaches its nominal value within t<sub>Start</sub> of typically 250µs after EN pin has been pulled to high level. The output voltage ramps up from 5% to its nominal value within  $t_{RAMP}$  of typ.  $300\mu s$ .

This limits the inrush current in the converter during start up and prevents possible input voltage drops when a battery or high impedance power source is used.

During soft start, the switch current limit is reduced to 300mA until the output voltage reaches V<sub>IN</sub>. Once the output voltage trips this threshold, the device operates with its nominal current limit I<sub>LIMF</sub>.

#### LOAD DISCONNECT

Load disconnect electrically removes the output from the input of the power supply when the supply is disabled. This is especially important during shutdown. In shutdown of a boost converter, the load is still connected to the input through the inductor and catch diode. Since the input voltage is still connected to the output, a small current continues to flow, even when the supply is disabled. Even small leakage currents significantly reduce battery life during extended periods of off time.

The benefit of this implemented feature for the system design engineer is that the battery is not depleted during shutdown of the converter. No additional components must be added to the design to make sure that the battery is disconnected from the output of the converter.

#### THERMAL SHUTDOWN

As soon as the junction temperature, T<sub>J</sub>, exceeds 140°C (typical) the device goes into thermal shutdown. In this mode, the High Side and Low Side MOSFETs are turned-off. When the junction temperature falls below the thermal shutdown hysteresis, the device continuous operation.

Submit Documentation Feedback

#### **APPLICATION INFORMATION**



Figure 18. TPS61240-Q1 Fixed 5.0V for HDMI / USB-OTG Applications



Figure 19. TPS61240-Q1 Fixed 5.0V With Schottky Diode for Output Overvoltage Protection

# TEXAS INSTRUMENTS

#### **DESIGN PROCEDURE**

#### PROGRAMMING THE OUTPUT VOLTAGE

The output voltage is set by a resistor divider internally. The FB pin is used to sense the output voltage. To configure the output properly, the FB pin needs to be connected directly as shown in Figure 18 and Figure 19.

#### INDUCTOR SELECTION

To make sure that the TPS6124x devices can operate, an inductor must be connected between pin  $V_{IN}$  and pin L. A boost converter normally requires two main passive components for storing energy during the conversion. A boost inductor and a storage capacitor at the output are required. To select the boost inductor, it is recommended to keep the possible peak inductor current below the current limit threshold of the power switch in the chosen configuration. The highest peak current through the inductor and the switch depends on the output load, the input  $(V_{IN})$ , and the output voltage  $(V_{OU\ T})$ . Estimation of the maximum average inductor current can be done using Equation 2.

$$I_{L\_MAX} \approx I_{OUT} \times \frac{V_{OUT}}{\eta \times V_{IN}}$$
 (2)

For example, for an output current of 200mA at  $5.0V\ V_{OUT}$ , at least 540mA of average current flows through the inductor at a minimum input voltage of 2.3V.

The second parameter for choosing the inductor is the desired current ripple in the inductor. Normally, it is advisable to work with a ripple of less than 20% of the average inductor current. A smaller ripple reduces the magnetic hysteresis losses in the inductor, as well as output voltage ripple and EMI. But in the same way, regulation time at load changes rises. In addition, a larger inductor increases the total system size and cost. With these parameters, it is possible to calculate the value of the minimum inductance by using Equation 3.

$$L_{MIN} \approx \frac{V_{IN} \times (V_{OUT} - V_{IN})}{\Delta I_{L} \times f \times V_{OUT}}$$
(3)

Parameter f is the switching frequency and  $\Delta I_L$  is the ripple current in the inductor, i.e., 20% x  $I_L$ . In this example, the desired inductor has the value of 1.7  $\mu$ H. With this calculated value and the calculated currents, it is possible to choose a suitable inductor. In typical applications a 1.0  $\mu$ H inductance is recommended. The device has been optimized to operate with inductance values between 1.0  $\mu$ H and 2.2  $\mu$ H. It is recommended that inductance values of at least 1.0  $\mu$ H is used, even if Equation 3 yields something lower. Care has to be taken that load transients and losses in the circuit can lead to higher currents as estimated in Equation 3. Also, the losses in the inductor caused by magnetic hysteresis losses and copper losses are a major parameter for total circuit efficiency.

With the chosen inductance value, the peak current for the inductor in steady state operation can be calculated. Equation 4 shows how to calculate the peak current I.

$$I_{L(peak)} = \frac{V_{IN} \times D}{2 \times f \times L} + \frac{I_{OUT}}{(1 - D) \times \eta} \quad \text{with } D = \frac{V_{OUT} - V_{IN}}{V_{OUT}}$$
(4)

This would be the critical value for the current rating for selecting the inductor. It also needs to be taken into account that load transients and error conditions may cause higher inductor currents.

Table 2. Table 1. List of Inductors

| Manufacturer     | Series            | Dimensions                   |  |  |
|------------------|-------------------|------------------------------|--|--|
| токо             | MDT2012-CH1R0AN   | 2.0 x 1.2 x 1.0 max. height  |  |  |
| Literale: Metale | KSLI-201210AG-1R0 | 2.0 x 1.2 x 1.0 max. height  |  |  |
| Hitachi Metals   | KSLI-201610AG-1R0 | 2.0 x 1.6 x 1.0 max. height  |  |  |
| Murata           | LQM21PN1R0MC0     | 2.0 x 1.2 x 0.55 max. height |  |  |
| FDK              | MIPS2012D1R0-X2   | 2.0 x 1.2 x 1.0 max. height  |  |  |

Submit Documentation Feedback

SLVSAO4 - DECEMBER 2010



#### INPUT CAPACITOR

At least 2.2µF input capacitor is recommended to improve transient behavior of the regulator and EMI behavior of the total power supply circuit. It is recommended to place a ceramic capacitor as close as possible to the VIN and GND pins

#### **OUTPUT CAPACITOR**

For the output capacitor, it is recommended to use small ceramic capacitors placed as close as possible to the V<sub>OUT</sub> and GND pins of the IC. If, for any reason, the application requires the use of large capacitors which can not be placed close to the IC, using a smaller ceramic capacitor in parallel to the large one is recommended. This small capacitor should be placed as close as possible to the V<sub>OUT</sub> and GND pins of the IC. To get an estimate of the recommended minimum output capacitance, Equation 5 can be used.

$$C_{min} = \frac{I_{OUT} \times (V_{OUT} - V_{IN})}{f \times \Delta V \times V_{OUT}}$$
(5)

Parameter f is the switching frequency and  $\Delta V$  is the maximum allowed ripple.

With a chosen ripple voltage of 10 mV, a minimum effective capacitance of 2.7 µF is needed. The total ripple is larger due to the ESR of the output capacitor. This additional component of the ripple can be calculated using  $\Delta V_{ESR} = I_{OUT} \times R_{ESR}$ 

A capacitor with a value in the range of the calculated minimum should be used. This is required to maintain control loop stability. There are no additional requirements regarding minimum ESR. There is no upper limit for the output capacitance value. Larger capacitors cause lower output voltage ripple as well as lower output voltage drop during load transients.

Note that ceramic capacitors have a DC Bias effect, which will have a strong influence on the final effective capacitance needed. Therefore the right capacitor value has to be chosen carefully. Package size and voltage rating in combination with material are responsible for differences between the rated capacitor value and the effective capacitance.

#### **CHECKING LOOP STABILITY**

The first step of circuit and stability evaluation is to look from a steady-state perspective at the following signals:

- Switching node, SW
- Inductor current, I<sub>1</sub>
- Output ripple voltage, V<sub>O(AC)</sub>

These are the basic signals that need to be measured when evaluating a switching converter. When the switching waveform shows large duty cycle jitter or the output voltage or inductor current shows oscillations, the regulation loop may be unstable. This is often a result of board layout and/or L-C combination.

As a next step in the evaluation of the regulation loop, the load transient response is tested. The time between the application of the load transient and the turn on of the P-channel MOSFET, the output capacitor must supply all of the current required by the load.  $V_0$  immediately shifts by an amount equal to  $\Delta I_{(LOAD)} \times ESR$ , where ESR is the effective series resistance of  $C_O$ .  $\Delta I_{(LOAD)}$  begins to charge or discharge  $C_O$  generating a feedback error signal used by the regulator to return V<sub>O</sub> to its steady-state value. The results are most easily interpreted when the device operates in PWM mode. During this recovery time, Vo can be monitored for settling time, overshoot or ringing that helps judge the converter's stability. Without any ringing, the loop has usually more than 45° of phase margin. Because the damping factor of the circuitry is directly related to several resistive parameters (e.g., MOSFET r<sub>DS(on)</sub>) that are temperature dependant, the loop stability analysis has to be done over the input voltage range, load current range, and temperature range.

SLVSAO4 – DECEMBER 2010 www.ti.com



#### LAYOUT CONSIDERATIONS

As for all switching power supplies, the layout is an important step in the design, especially at high peak currents and high switching frequencies. If the layout is not carefully done, the regulator could show stability problems as well as EMI problems. Therefore, use wide and short traces for the main current path and for the power ground tracks. The input and output capacitor, as well as the inductor should be placed as close as possible to the IC.

Use a common ground node for power ground and a different one for control ground to minimize the effects of ground noise. Connect these ground nodes at any place close to one of the ground pins of the IC. The feedback divider should be placed as close as possible to the control ground pin of the IC. To lay out the control ground, it is recommended to use short traces as well, separated from the power ground traces. This avoids ground shift problems, which can occur due to superimposition of power ground current and control ground current.

Submit Documentation Feedback

SLVSAO4-DECEMBER 2010 www.ti.com

#### THERMAL INFORMATION

Implementation of integrated circuits in low-profile and fine-pitch surface-mount packages typically requires special attention to power dissipation. Many system-dependant issues such as thermal coupling, airflow, added heat sinks, and convection surfaces, and the presence of other heat-generating components, affect the power-dissipation limits of a given component.

Three basic approaches for enhancing thermal performance are listed below:

- Improving the power dissipation capability of the PCB design
- Improving the thermal coupling of the component to the PCB
- Introducing airflow into the system

The maximum recommended junction temperature (T<sub>J</sub>) of the TPS6124x devices is 125°C. The thermal resistance of the 2x2 SON package is  $R_{\theta JA} = 76$  C/W. Regulator operation is specified to a maximum steady-state ambient temperature T<sub>A</sub> of 85°C. Therefore, the maximum power dissipation is about 526 mW.

 $P_{D(Max)} = [T_J(max)-T_A] / \theta_{JA} = [125^{\circ}C - 85^{\circ}C] / 76^{\circ}C/W = 526mW$ 



### PACKAGE OPTION ADDENDUM

11-Apr-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | _       | Pins | U    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        |                  | (3)                 |              | (4)               |         |
| TPS61240IDRVRQ1  | ACTIVE | SON          | DRV     | 6    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | QVL               | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS61240-Q1:

Catalog: TPS61240





11-Apr-2013

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 6-Jan-2011

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS61240IDRVRQ1 | SON             | DRV                | 6 | 3000 | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |

www.ti.com 6-Jan-2011



#### \*All dimensions are nominal

|   | Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| I | TPS61240IDRVRQ1 | SON          | DRV             | 6    | 3000 | 195.0       | 200.0      | 45.0        |

DRV (S-PWSON-N6)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Small Outline No-Lead (SON) package configuration.

The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.



# DRV (S-PWSON-N6)

## PLASTIC SMALL OUTLINE NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters

# DRV (S-PWSON-N6)

# PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A.

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>