For Ethernet over Coax Applications

## FEATURES

- Based on Qualcomm Atheros AR6400/AR1400 chipset
- Based on HomePlug® AV standard optimised for Ethernet over Coax (EoC) applications with raw data rates up to 200 MB/s
- Temperature rated for industrial applications
- MII (Host & PHY) interface
- Supports1024/256/64/16/8-QAM, QPSK, BPSK, and ROBO modulation schemes
- 128-bit AES Link Encryption with key management for secure power line communications
- Dynamic channel adaptation and channel estimation maximizes throughput in harsh channel conditions
- Advanced turbo code forward error correction
- ToS, CoS and IP port number packet classifiers
- Supports IGMP managed multicast sessions
- Green standard (ROHS) compliant
- GPIO second function as general data lines
- Horizontal mounting configuration using standard 1.27mm pin header
- Integrates all components necessary to add Ethernet over Coax functionality to any embedded system at low cost



## APPLICATIONS



- Over-the-Top Video
- Telco / IPTV
- Ethernet-over-Coax (EoC) and Multi-Dwelling Unit (MDU) applications

## DESCRIPTION

The Bel 0804-5000-23 single in line package (SIP) module is an industrial temperature rated MAC/PHY/AFE Powerline communications (PLC) transceiver. The module complements the existing range of Bel Powerline modules based on the Qualcomm Atheros AR6400/AR1400 and is optimised for communications over coax networks.

The Bel 0804-5000-23 module enables the development of HD grade communications bridges to and from the coax network. It also serves as a translator between the digital and analogue worlds. On the digital side host interfaces include Ethernet MII Host or PHY. The data received and transmitted is translated by the AR6400 to and from a complex analogue signal which is modulated on multiple carriers and transmitted over the coax network.



In Partnership with





©2013 Bel Fuse Inc. Specifications subject to change without notice. 03.09.2013

#### CORPORATE

Bel Fuse Inc. 206 Van Vorst Street Jersey City, NJ 07302 Tel 201-432-0463 Fax 201-432-9542 www.belfuse.com

# ASIA

Bel Fuse Ltd. 8F / 8 Luk Hop Street San Po Kong Kowloon, Hong Kong Tel 852-2328-5515 Fax 852-2352-3706 www.belfuse.com

#### EUROPE

Bel Integrated Modules 28 Turkey Court, Turkey Mill Ashford Road Maidstone, Kent ME14 5PP U.K. Tel 44-1622-757395 Fax 44-1622-663252 www.belfuse.com



# For Ethernet over Coax Applications

## MODULE BLOCK DIAGRAM





**MODULE INTERFACE** 

#### Pin I/O table

| Pin<br>Number | Pin Name                                  | Pin<br>Number | Pin Name                                 |
|---------------|-------------------------------------------|---------------|------------------------------------------|
| 1             | VDD                                       | 26            | MDC                                      |
| 2             | VSS                                       | 27            | Reserved (N.C.)                          |
| 3             | VDD                                       | 28            | Reserved (required connection to Ground) |
| 4             | VSS                                       | 29            | VSS                                      |
| 5             | VDD                                       | 30            | MRX_D0                                   |
| 6             | TX+                                       | 31            | MRX_D1                                   |
| 7             | TX-                                       | 32            | MRX_D2                                   |
| 8             | VSS                                       | 33            | MRX_D3                                   |
| 9             | RX+                                       | 34            | COL                                      |
| 10            | RX-                                       | 35            | MRX_CLK                                  |
| 11            | RESET/                                    | 36            | VSS                                      |
| 12            | GPIO0                                     | 37            | MRX_ERR                                  |
| 13            | GPIO1                                     | 38            | MRX_DV                                   |
| 14            | GPIO2                                     | 39            | MTX_D0                                   |
| 15            | GPIO3                                     | 40            | MTX_D1                                   |
| 16            | GPIO4                                     | 41            | MTX_D2                                   |
| 17            | GPIO5                                     | 42            | MTX_D3                                   |
| 18            | GPIO6                                     | 43            | CRS                                      |
| 19            | GPIO7                                     | 44            | MTX_CLK                                  |
| 20            | GPIO8                                     | 45            | MTX_EN                                   |
| 21            | GPIO9                                     | 46            | VSS                                      |
| 22            | GPIO10                                    | 47            | PHY_RST/                                 |
| 23            | GPIO11                                    | 48            | VSS                                      |
| 24            | Reserved (required 10KΩ pull-up resistor) | 49            | PHY_CLK                                  |
| 25            | MDIO                                      | 50            | VSS                                      |



### SYSTEM BLOCK DIAGRAM



The block diagram presents the 0804-5000-23 powerline module in a typical environment. Seven different types of interfaces are shown. These interfaces are described in detail below.

#### Media Independent Interface (MII)

The MII interface is configured as either an Ethernet Medium Access Controller (MAC) or a Physical Medium Dependent (PMD or PHY) controller. Medium Independent Interface (MII) is an industry standard, multi-vendor interface between the MAC and PHY sub-layers. It provides a simple connection between Ethernet PHY controllers and IEEE802.3 Ethernet MACs from a variety of sources.

MII consists of separate 4-bit data paths for transmit and receive data along with carrier sense and collision detection. Further details of the MII are available from the IEEE 802.3u Standard.

Configuration straps described in Section 3 set the MII operation to a MAC or PHY controller. The MAC and PHY configurations support 10 Mbps or 100 Mbps in half-duplex or full-duplex modes and flow control for half-duplex and full-duplex connections. The Ethernet MAC module implements standard Ethernet MAC functionality. The Ethernet MAC is connected to an external Ethernet PHY function. The MAC configuration provides bridging between Ethernet and the powerline. The PHY configuration emulates Ethernet PHY functionality and provides HomePlug AV connectivity to devices designed to communicate over an Ethernet network.

The MII (Ethernet) interface has separate transmit and receive packet buffering. When operating as a MAC the MII transmit FIFO is 2 KB and the receive FIFO is 8 KB. When operating as a PHY controller, the MII transmit FIFO is 8 KB and the receive FIFO is 2 KB.

#### **MII MAC**

The MII MAC configuration operates as an IEEE 802.3 10/100-Mbps Ethernet MAC connected to an external 10/100-Mbps Ethernet PHY.



For Ethernet over Coax Applications

When the Power line module boots it attempts to configure the MII MAC interface, it will first scan all external MII PHY's starting from PHY #0 and will select the first PHY that responds with valid register contents.

The PHY's Link Status register will be read, and if the link is up, auto-negotiation will be performed. If the PHY's status indicates that auto-negotiation is not supported, auto-negotiation will not be performed.

Based upon the results of the PHY's status registers, or auto-negotiation results, the PHY will be configured in an operational mode (i.e. no loopback, no collision test, not in isolate, etc.). The MII MAC within the Power line module will be configured for the same speed and duplex. External devices do not have direct access to any MII MAC registers in the AR6400.

### **MII PHY**

The MII PHY emulation hardware connects to an external 10/100-Mbps Ethernet MAC. The default PHY functionality is configured through standard management data interface communications (MDI interface) and may be overridden by the AR6400 MAC firmware access to the PHY emulation registers. The interface supports the standard control and status register.

- Link speed at 10 Mbps or 100 Mbps
- Full-duplex or half-duplex operation
- Management data interface base address
- Isolate to disconnect the PHY from the MII port

In MII PHY mode, auto-negotiation is not supported. GPIO Strapping on the Power line module will determine the desired configuration, these straps will be reflected in the default settings in the MII PHY Emulation registers.

# For Ethernet over Coax Applications

## **MII signals**

| Pin    |          | I/          | 0           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|--------|----------|-------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Number | Pin Name | MAC<br>Mode | PHY<br>Mode | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 30     | MRX_D0   |             |             | MII Receive Data. The PHY controller drives MRX_D[3:0] and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 31     | MRX_D1   |             |             | the MAC core receives MRX_D[3:0]. MRX_D[3:0] transitions<br>synchronously with respect to MRX_CLK. For each MRX_CLK                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 32     | MRX_D2   | I           | 0           | period in which MRX_DV is asserted, MRX_D[3:0] is valid.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 33     | MRX_D3   |             |             | MRX_D0 is the least-significant bit. The PHY controller tri-<br>states MRX_D[3:0] in isolate mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 34     | COL      | I           | 0           | <b>MII Collision Detected.</b> The PHY controller asserts COL<br>when it detects a collision on the medium. COL remains<br>asserted while the collision condition persists. COL signal<br>transitions are not synchronous to either the MTX_CLK or the<br>MRX_CLK. The MAC core ignores the COL signal when<br>operating in the full-duplex mode. The PHY controller tri-states<br>COL in isolate mode.                                                                                                                                                              |  |
| 35     | MRX_CLK  | I           | 0           | <b>MII Receive Clock.</b> MRX_CLK is a continuous clock that provides the timing reference for the transfer of the MRX_DV and MRX_D[3:0] signals from the PHY controller to the MAC core. The PHY controller sources MRX_CLK. MRX_CLK frequency is equal to 25% of the data rate of the received signal on the Ethernet cable. The PHY controller tri-states MRX_CLK in isolate mode.                                                                                                                                                                                |  |
| 37     | MRX_ERR  | I           | 0           | <b>MII Receive Error.</b> The PHY controller asserts MRX_ERR<br>high for one or more MRX_CLK periods to indicate to the MAC<br>core that an error (a coding error or any error that the PHY is<br>capable of detecting that is otherwise undetectable by the<br>MAC) was detected somewhere in the current frame.<br>MRX_ERR transitions synchronously with respect to<br>MRX_CLK. While MRX_DV is de-asserted, MRX_ERR has no<br>effect on the MAC core. The PHY controller tri-states<br>MRX_ERR in isolate mode.                                                  |  |
| 38     | MRX_DV   | I           | 0           | MII Receive Data Valid. The PHY controller asserts MRX_DV<br>to indicate to the MAC core that it is presenting the recovered<br>and decoded data bits on MRX_D[3:0] and that the data on<br>MRX_D[3:0] is synchronous to MRX_CLK. MRX_DV<br>transitions synchronously with respect to MRX_CLK. MRX_DV<br>remains asserted continuously from the first recovered nibble<br>of the frame through the final recovered nibble, and is de-<br>asserted prior to the first MRX_CLK that follows the final<br>nibble. The PHY controller tri-states MRX_DV in isolate mode. |  |
| 39     | MTX_D0   |             |             | MII Transmit Data. The MAC core drives MTX_D[3:0] and the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 40     | MTX_D1   |             |             | PHY controller receives MTX_D[3:0]. MTX_D[3:0] transitions<br>synchronously with respect to MTX_CLK. For each MTX_CLK                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 41     | MTX_D2   | 0           | I           | period in which MTX_EN is asserted, MTX_D[3:0] is valid.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 42     | MTX_D3   |             |             | MTX_D0 is the least significant bit. The PHY controller ignores MTX_D[3:0] in isolate mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 43     | CRS      | I           | Ο           | <b>MII Carrier Sense.</b> The PHY controller asserts CRS when<br>either transmit or receive medium is non-idle. The PHY de-<br>asserts CRS when both transmit and receive medium are idle.<br>The PHY must ensure that CRS remains asserted throughout                                                                                                                                                                                                                                                                                                               |  |

©2013 Bel Fuse Inc. Specifications subject to change without notice. 03.09.2013

Bel Fuse Inc. 206 Van Vorst Street, Jersey City, NJ 07302 • Tel 201-432-0463 • Fax 201-432-9542 • www.belfuse.com

For Ethernet over Coax Applications

|    |         |   |   | the duration of a collision condition. The transitions on the CRS signal are not synchronous to either the MTX_CLK or the MRX_CLK. The PHY controller tri-states CRS in isolate mode.                                                                                                                                                                                                                                                                                                                                     |
|----|---------|---|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 44 | MTX_CLK | I | 0 | <b>MII Transmit Clock</b> . MTX_CLK is a continuous clock that<br>provides a timing reference for the transfer of the MTX_EN<br>and MTX_D[3:0] signals from the MAC core to the PHY<br>controller. The PHY controller sources MTX_CLK. The<br>operating frequency of MTX_CLK is 25 MHz when operating at<br>100 Mbps and 2.5 MHz when operating at 10 Mbps. The PHY<br>controller tri-states MTX_CLK in isolate mode.                                                                                                     |
| 45 | MTX_EN  | 0 | I | <b>MII Transmit Enable</b> . A high assertion on MTX_EN indicates that the MAC core is presenting nibbles to the PHY controller for transmission. The AR6400 MAC core asserts MTX_EN with the first nibble of the preamble and keeps MTX_EN asserted while all nibbles to be transmitted are presented to the MII. MTX_EN is de-asserted prior to the first MTX_CLK following the final nibble of the frame. MTX_EN transitions synchronously with respect to MTX_CLK. The PHY controller ignores MTX_EN in isolate mode. |

Special care must be taken during PCB layout of the MII bus. Keep MII signal traces as short as possible and preferably on inner PCB layers.

### **MII Management Data Interface (MDI)**

The MII interface has a two-wire bi-directional serial Management Data Interface (MDI). This interface provides access to the status and control registers in the Ethernet PHY logic. The MII and MDI pins are shared between the MAC and PHY interfaces.

| Pin    | Pin  | I/          | 0           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------|------|-------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Name | MAC<br>Mode | PHY<br>Mode | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 25     | MDIO | I/O         | I/O         | <b>MII Management Data In/Out</b> . This is the data input signal from<br>the PHY controller. The PHY drives the Read Data<br>synchronously with respect to the MDC clock during the read<br>cycles. This is also the data output signal from the MAC core that<br>drives the control information during the Read/Write cycles to the<br>PHY controller. The MAC core drives the MDO signal<br>synchronously with respect to the MDC. An external pull-up<br>resistor is needed on this pin. |
| 26     | MDC  | 0           | I           | <b>MII Management Data Clock.</b> The MAC core sources MDC as the timing reference for transfer of information on the MDIO signal. MDC signal has no maximum high or low times. MDC minimum high and low times are 160 ns each, and the minimum period for MDC is 400 ns.                                                                                                                                                                                                                    |

### General Purpose Input / Output (GPIO) pins Interface

General Purpose I/O pins are software programmable inputs or outputs, which can also be used as an external interrupt source. As indicated in the table below, some of these GPIO signals also have additional functionality as configuration straps. See section 3 for configuration options.



## For Ethernet over Coax Applications

| Pin Number | Pin Name | Configuration<br>Strap Function | I/O | Internal Pull<br>Up/Down |
|------------|----------|---------------------------------|-----|--------------------------|
| 12         | GPIO0    | N/A                             | S.C | Up                       |
| 13         | GPIO1    | N/A                             | S.C | Up                       |
| 14         | GPIO2    | N/A                             | S.C | Up                       |
| 15         | GPIO3    | ISODEF                          | S.C | Up                       |
| 16         | GPIO4    | SPEED                           | S.C | Up                       |
| 17         | GPIO5    | MD_A3                           | S.C | Up                       |
| 18         | GPIO6    | CFG_SEL                         | S.C | Down                     |
| 19         | GPIO7    | MD_A4                           | S.C | Down                     |
| 20         | GPIO8    | MP_SEL                          | S.C | Up                       |
| 21         | GPIO9    | N/A                             | S.C | Down                     |
| 22         | GPIO10   | BM_SEL                          | S.C | Down                     |
| 23         | GPIO11   | N/A                             | S.C | Down                     |

\* S. C. = software configurable.



For Ethernet over Coax Applications

In addition to their configuration strap function, the GPIOs can perform some software configurable functions after reset. The default configuration provided by Bel Fuse is as below:

| GPIO     | I/O | Default function after reset                                                                                                                                                                                       |  |  |
|----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| GPIO0    | 0   | Not Used (HiZ)                                                                                                                                                                                                     |  |  |
| GPIO1    | I   | Typically connected to a push-button. This GPIO is used to add a new device to, or remove an old device from, a HomePlug AC logical network. Contact Bel Fuse for further information.                             |  |  |
| GPIO2    | I   | Typically connected to a push-button. The factory default PIB can be restored by applying a low-level digital voltage on GPIO2 for greater than 0.5 seconds and less than 3.0 seconds.                             |  |  |
| GPIO[37] | 0   | Not Used (HiZ)                                                                                                                                                                                                     |  |  |
| GPIO8    | Ο   | To be connected to an LED. The LED gives indications about Power line Link & activity:<br>On: Powerline link detected.<br>Flash: TX or RX powerline activity <sup>(0)</sup> .<br>Off: Powerline link not detected. |  |  |
| GPIO9    | 0   | To be connected to an LED. The LED gives indications about Ethernet Link & activity:<br>On: Ethernet link detected.<br>Flash: Transmit or receive activity.<br>Off: No link detected.                              |  |  |
| GPIO10   | 0   | To be connected to an LED. The LED gives indications about Power line<br>mode:<br>On: HomePlug 1.0 traffic detected<br>Flash: N/A<br>Off: Silence                                                                  |  |  |
| GPIO11   | 0   | To be connected to an LED. The LED gives indication about Power:<br>On: Power ready<br>Flash: Load firmware <sup>(2)</sup><br>Off: Power not ready                                                                 |  |  |

- 1. The Power line Link LED indicator turns On when powerline link is detected. If the AR6400 module is serving as a STATION (STA), the LED indicator will flash to indicate transmit or receive powerline activity. If the INT6400 module is serving as a CCO (central coordinator), the LED indicator will light steadily ON, even in the presence of powerline activity.
- 2. If module flash memory is corrupted/blank or a host processor does not provide FW, the module ROM based code will blink the POWER LED On and Off at a frequency of one cycle per second.

### PHY utility interface

| Pin<br>Number | Pin Name | I/O | Description                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------|----------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 47            | PHY_RST/ | 0   | <b>PHY device Reset</b> (active low). Connect to an external Ethernet PHY. This reset output is a stretched version of the RESET/ input.                                                                                                                                                                                                                                                                |
| 49            | PHY_CLK  | 0   | <b>25MHz Clock Out.</b> This output is a dedicated clock output that can be used to drive the clock input on an external Ethernet PHY. This clock output is only available when the AR6400 is configured in MAC mode, and not in PHY mode of operation. Note that if this output is used, it is strongly advised that the corresponding PHY_RST/ signal also be connected to the external Ethernet PHY. |

©2013 Bel Fuse Inc. Specifications subject to change without notice. 03.09.2013

Bel Fuse Inc. 206 Van Vorst Street, Jersey City, NJ 07302 • Tel 201-432-0463 • Fax 201-432-9542 • www.belfuse.com



### Coupling Interface

| Pin Number | Pin Name | I/O | Description                                              |
|------------|----------|-----|----------------------------------------------------------|
| 6          | TX+      | 0   | Differential TX Line Driver output, connects to coupling |
| 7          | TX-      | 0   | Differential TX Line Driver output, connects to coupling |
| 9          | RX+      | -   | Differential RX Line Filter input, connects to coupling  |
| 10         | RX-      | I   | Differential RX Line Filter input, connects to coupling  |

Special care must be taken during printed PCB layout of the coupling interface signals.

Route differential pairs close together and away from all other signals. Route each differential pair on the same PCB layer. Keep both traces of each differential pair as identical to each other as possible.

Wide copper is needed here to support current density of up to 30MHz. These high frequencies result in higher resistance due to skin effect. The wide traces also accommodate high transient currents caused by voltage spikes. Trace widths between the Module and the coupling transformer must be no less than 0.020" (0.5 mm) and should be no greater than 0.030" (0.75 mm).

#### **Reset Interface**

| Pin Number | Pin Name | I/O | Description                   |
|------------|----------|-----|-------------------------------|
| 11         | RESET/   |     | Resets all IC logic when low. |

#### **Power Interface**

| Pin Number                        | Pin Name | I/O | Description               |
|-----------------------------------|----------|-----|---------------------------|
| 1, 3, 5                           | VDD      | I   | +3.3V with respect to VSS |
| 2, 4, 8, 29,<br>36, 46, 48,<br>50 | VSS      | Ι   | Ground                    |

#### **Reserved Pins**

Internally connected and reserved for future use.

| Pin Number | Туре     | Description                    |  |
|------------|----------|--------------------------------|--|
| 24         | Reserved | Required 10KΩ pull-up resistor |  |
| 27         | Reserved | Do not connect externally      |  |
| 28         | Reserved | Required connection to Ground  |  |

#### **CONFIGURATION OPTIONS**

The AR6400 MII and boot options are selected by the initial condition of GPIO pins. If a GPIO pin is not used and its internal strapping resistor sets the booting option correctly, then the pin may be left

## For Ethernet over Coax Applications

unconnected. If a GPIO pin is not used but the internal strapping resistor sets the booting option incorrectly, then the pin must be pulled high or low to the correct booting option by an external resistor. This resistor can be 10 k-Ohms down to a few hundred Ohms. 3.3 k-Ohms is typical. Many GPIO pins are driven by firmware for LED output immediately after boot up so connecting these GPIO directly to ground or VDD is unacceptable.

| Pin Number | Pin Name | Strap Function | Internal Pull<br>Up/Down | Default Function                    |
|------------|----------|----------------|--------------------------|-------------------------------------|
| 15         | GPIO3    | ISODEF         | Up                       | PHY MODE: Hi-Z MII interface        |
| 16         | GPIO4    | SPEED          | Up                       | PHY MODE: 100Mbps                   |
| 17         | GPIO5    | MD_A3          | Up                       | PHY MODE: PHY Address<br>0x0100     |
| 18         | GPIO6    | CFG_SEL        | Down                     | BOOT: SDRAM parameters from<br>Host |
| 19         | GPIO7    | MD_A4          | Down                     | PHY MODE: PHY address 0x0100        |
| 20         | GPIO8    | MP_SEL         | Up                       | HOST: MAC mode                      |
| 22         | GPIO10   | BM_SEL         | Down                     | BOOT: Firmware From Host            |
| 49         | PHY_CLK  | DUPLEX         | Up                       | PHY MODE: Full Duplex               |



### For Ethernet over Coax Applications

### **MII Options**

The **MP\_SEL** strap is used to specify whether the AR6400 chip is configured for MII MAC mode, or in MII PHY mode (i.e. reverse-MII mode). The encoding of this signal is shown in the following table:

| MP_SEL | Mode            |  |
|--------|-----------------|--|
| 0      | MII in PHY mode |  |
| 1      | MII in MAC mode |  |

In MII PHY mode, there are 5 additional configuration straps that are unique to this mode of operation.

| SPEED | MII Speed |  |
|-------|-----------|--|
| 0     | 10 Mbps   |  |
| 1     | 100 Mbps  |  |

| ISODEF | Isolation        |  |
|--------|------------------|--|
| 0      | Normal Operation |  |
| 1      | Isolated         |  |

| DUPLEX | MII Duplex  |
|--------|-------------|
| 0      | Half Duplex |
| 1      | Full Duplex |

| MD_A [3,4] | MII Management Address |  |  |
|------------|------------------------|--|--|
| 00         | 0x00                   |  |  |
| 01         | 0x08                   |  |  |
| 10         | 0x10                   |  |  |
| 11         | 0x18                   |  |  |

#### **Boot options**

The BM\_SEL strap is used to determine the source of the boot code for the embedded ARM processor. Similarly, the CFG\_SEL strap is used to determine the source of the SDRAM configuration applet. The encodings for these two signals are shown in the following table.

| BM_SEL | CFG_SEL | Meaning                                                                                |
|--------|---------|----------------------------------------------------------------------------------------|
| 0      | 0       | Load SDRAM configuration and boot code from external host                              |
| 0      | 1       | Load SDRAM configuration applet from Flash, and then load boot code from external host |
| 1      | 0       | Load SDRAM configuration                                                               |
| 1      | 1       | Load SDRAM configuration and boot code from Flash                                      |

#### **DESIGN NOTES**

- Leave below lines unconnected if they are not unused:
  - Pin 47: PHY\_RST#
  - Pin 49: PHY\_CLK
  - Pin 27: Reserved
- Connect Pin 28 (Reserved) signal to the Ground.
- Zero-cross Detection circuit is not required for DC line connection, but to work correctly the PLC Module requires a pull-up resistor (10k) on ZC\_IN line
- Do not force other logic levels than default during the module boot on reserved GPIO Strapping's, GPIO: 0-2 and 3.
- When the Power line module is in PHY mode, RX\_ER signal should not be connected to the MII Bus. This line is NOT tri-stated. Use a 10K Ohm pull down resistor only.



For Ethernet over Coax Applications

### FIRMWARE

The 0804-5000-23 powerline modules are supplied programmed with the most recent firmware versions and default Parameter Information Block (PIB) for EoC from Qualcomm Atheros. The PIB contains the parameters used to configure the operation of the AR6400 chipset, including:

- Network Management Key (NMK),
- MAC address
- Device Access Key (DAK),
- GPIO function after reset.

This factory default PIB can be superseded by a customized User PIB using the Avitar PC-based application. A non disclosure agreement is required with Qualcomm Atheros to access this tool.

### **ELECTRICAL CHARACTERISTICS**

| Symbol          | Parameter                        | Test Conditions                                | Min | Мах | Units |
|-----------------|----------------------------------|------------------------------------------------|-----|-----|-------|
| VDD             | Supply voltage (1)               |                                                | 3.0 | 3.6 | V     |
| V <sub>IL</sub> | Low-level input voltage          |                                                |     | 0.8 | V     |
| V <sub>IH</sub> | High-level input voltage         |                                                | 2.0 |     | V     |
| V <sub>OL</sub> | Low-level output voltage         | I <sub>OL</sub> = 4 mA, 12 mA                  |     | 0.4 | V     |
| V <sub>OH</sub> | High-level output voltage        | I <sub>OH</sub> = -4 mA, -12 mA <sup>(3)</sup> | 2.4 |     | V     |
| I <sub>IL</sub> | Low-level input current          | $V_I = Gnd$                                    | -1  |     | μA    |
| I <sub>IH</sub> | High-level input current         | V <sub>I</sub> = 3.3 V                         |     | 1   | μA    |
| I <sub>oz</sub> | High-impedance output<br>current | Gnd < V <sub>I</sub> < 3.3 V                   | -1  | +1  | μA    |
| T <sub>op</sub> | Operating temperature range      |                                                | -40 | +85 | °C    |

1. A typical supply current, assuming a nominal operation of 50% transmit and 50% receive duty cycle, is 580 mA.

2.  $I_{OL}$ =12 mA for all GPIOs.  $I_{OL}$  = 4 mA for all other digital interfaces.

3.  $I_{OH} = -12$  mA for all GPIOs.  $I_{OH} = -4$  mA for all other digital interfaces



0.018 <u>[0.46]</u> SQ TYP

# 0804-5000-23 Industrial Powerline Module

For Ethernet over Coax Applications

### MECHANICAL

0804-5000-23 Horizontal Mount





©2013 Bel Fuse Inc. Specifications subject to change without notice. 03.09.2013

#### CORPORATE

Bel Fuse Inc.

206 Van Vorst Street Jersey City, NJ 07302 Tel 201-432-0463 Fax 201-432-9542 www.belfuse.com

# ASIA

Bel Fuse Ltd. 8F / 8 Luk Hop Street San Po Kong Kowloon, Hong Kong Tel 852-2328-5515 Fax 852-2352-3706 www.belfuse.com

#### EUROPE

**Bel Integrated Modules** 

28 Turkey Court, Turkey Mill Ashford Road Maidstone, Kent ME14 5PP U.K. Tel 44-1622-757395 Fax 44-1622-663252 www.belfuse.com