## **Revision History** Revision 0.1 (Jun. 2010) - First release. Revision 0.2 (Sep. 2010) - Add 166MHz@2.5-3-3; 200MHz@3-3-3, page 2 - AC characteristics CL=2.5 & 3 for tAC, page 10 Revision 0.3 (Apr. 2012) - Add IDD7: four bank interleaving with BL=4 operating current Apr. 2012 1/23 www.eorex.com ## 512Mb (8M×4Bank×16) Double DATA RATE SDRAM #### **Features** - Internal Double-Date-Rate architecture with 2 Accesses per clock cycle. - VDD/VDDQ= $2.5V \pm 0.2V$ - 2.5V SSTL-2 compatible I/O - Burst Length (B/L) of 2, 4, 8 - 2.5,3 Clock read latency - Bi- directional, intermittent data strobe (DQS) - All inputs except data and DM are sampled at the positive edge of the system clock. - Data Mask (DM) for write data Sequential & Interleaved Burst type available - Auto Precharge option for each burst accesses - DQS edge-aligned with data for Read cycles - DQS center-aligned with data for Write cycles - DLL aligns DQ/DQS transitions with CLK transition - Auto Refresh and Self Refresh - 8,192 Refresh Cycles / 64ms #### Description The EM42BM1684RTC is high speed Synchronous graphic RAM fabricated with ultra high performance CMOS process containing 536,870,912 bits which organized as 8Meg words x 4 banks by 16 bits. The 512Mb DDR SDRAM uses double data rate architecture to accomplish high-speed operation. The data path internally pre-fetches multiple bits and It transfers the data for both rising and falling edges of the system clock. It means the doubled data bandwidth can be achieved at the I/O pins. Available packages: TSOPII 66pin 400mil. #### **Ordering Information** | Part No | Organization | Max. Freq | Package | Grade | Pb | |-------------------|--------------|-------------------|-----------|------------|------| | EM42BM1684RTC-6F | 32M X 16 | 166MHz @CL2.5-3-3 | TSOPII-66 | Commercial | Free | | EM42BM1684RTC-5F | 32M X 16 | 200MHz @CL3-3-3 | TSOPII-66 | Commercial | Free | | EM42BM1684RTC-6FE | 32M X 16 | 166MHz @CL2.5-3-3 | TSOPII-66 | Extended | Free | | EM42BM1684RTC-5FE | 32M X 16 | 200MHz @CL3-3-3 | TSOPII-66 | Extended | Free | ## Parts Naming Rule <sup>\*</sup> EOREX reserves the right to change products or specification without notice. ## Pin Assignment 66pin TSOP-II ## Pin Description (Simplified) | Pin | Name | Function | |-----------------------------------------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 45,46 | CLK,/CLK | (System Clock) Clock input active on the Positive rising edge except for DQ and DM are active on both edge of the DQS. CLK and /CLK are differential clock inputs. | | 24 | /CS | (Chip Select) /CS enables the command decoder when "L" and disable the command decoder when "H". The new commands are over- Looked when the command decoder is disabled but previous operation will still continue. | | 44 | CKE | (Clock Enable) Activates the CLK when "H" and deactivates when "L". When deactivate the clock, CKE low signifies the power down or self refresh mode. | | 28~32,35~42 | A0~A12 | (Address) Row address (A0 to A12) and Column address (CA0 to CA9) are multiplexed on the same pin. CA10 defines auto precharge at Column address. | | 26, 27 | BA0, BA1 | (Bank Address) Selects which bank is to be active. | | 23 | /RAS | (Row Address Strobe) Latches Row Addresses on the positive rising edge of the CLK with /RAS "L". Enables row access & pre-charge. | | 22 | /CAS | (Column Address Strobe) Latches Column Addresses on the positive rising edge of the CLK with /CAS low. Enables column access. | | 21 | /WE | (Write Enable) Latches Column Addresses on the positive rising edge of the CLK with /CAS low. Enables column access. | | 16/51 | LDQS/UDQS | (Data Input/Output) Data Inputs and Outputs are synchronized with both edges of DQS. | | 20/47 | LDM/UDM | (Data Input/Output Mask) DM controls data inputs. LDM corresponds to the data on DQ0~DQ7.UDM corresponds to the data on DQ8~DQ15. | | 2, 4, 5, 7, 8, 10,<br>11, 13, 54, 56, 57,<br>59, 60, 62, 63, 65 | DQ0~DQ15 | (Data Input/Output) Data inputs and outputs are multiplexed on the same pin. | | 1,18,33/ 34,48,66 | VDD/Vss | (Power Supply/Ground) VDD and Vss are power supply pins for internal circuits. | | 3, 9, 15, 55.61/6,<br>12, 52, 58,64 | VDDQ/Vssq | (Power Supply/Ground) VDDQ and VSSQ are power supply pins for the output buffers. | | 14,17,19,25,43,<br>50,53 | NC/RFU | (No Connection/Reserved for Future Use) This pin is recommended to be left No Connection on the device. | | 49 | VREF | (Input) SSTL-2 Reference voltage for input buffer. | ## Absolute Maximum Rating | Symbol | Item | Ra | ting | Units | |-----------|-----------------------------|------------------------|----------------------|-------| | Vin, Vout | Input, Output Voltage | -1 ~ | V | | | VDD, VDDQ | Power Supply Voltage | -1 ~ | +3.6 | V | | Тор | Operating Temperature Range | Commercial<br>Extended | 0 ~ +70<br>-25 ~ +85 | °C | | Тѕтс | Storage Temperature Range | -55 ~ | °C | | | Po | Power Dissipation | 1.6 | | W | | los | Short Circuit Current | 5 | 0 | mA | **Note:** Caution Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. ## Capacitance (Vcc=2.5V, f=1MHz, TA=25°C) | Symbol | Parameter | Min. | Тур. | Max. | Units | |--------|----------------------------------------------------------|------|------|------|-------| | Сськ | Clock Capacitance(CLK,/CLK) | 2 | - | 3 | pF | | Сі | Input Capacitance for CKE, Address, /CS, /RAS, /CAS, /WE | 2 | - | 3 | pF | | Со | DM,Data&DQS Input/Output Capacitance | 4 | _ | 5 | pF | ## Recommended DC Operating Conditions (T<sub>A</sub>=-0°C ~+70°C) | Symbol | Parameter | Min. | Тур. | Max. | Units | Note | |------------------|---------------------------------------|-----------|------|------------------------|-------|------| | V <sub>DD</sub> | Power Supply Voltage | 2.3 | - | 2.7 | V | | | V <sub>DDQ</sub> | Power Supply Voltage (for I/O Buffer) | 2.3 | - | 2.7 | V | | | VREF | I/O Reference Voltage | 0.49 VDDQ | - | 0.51 VDDQ | V | | | VTT | I/O Termination Voltage | VREF-0.04 | _ | V <sub>REF</sub> +0.04 | ٧ | | | ViH | Input Logic High Voltage | VREF+0.15 | - | V <sub>DDQ</sub> +0.3 | V | | | VIL | Input Logic Low Voltage | -0.3 | - | Vref-0.15 | ٧ | | ## **Recommended DC Operating Conditions** $(V_{DD}=2.5V\pm0.2V, T_{A}=0^{\circ}C \sim 70^{\circ}C)$ | Symbol | Parameter | Test Condition | ne. | Ma | ax. | Units | |-------------------|--------------------------------------------------|----------------------------------------------------------------------------|-----------|-----|-----|--------| | Symbol | Parameter | rest Conditio | JIIS | -5 | -6 | UTIILS | | I <sub>DD1</sub> | Operating Current (Note 1) | Burst length=2, trc≥trc(m<br>One bank active | 120 | 80 | mA | | | I <sub>DD2P</sub> | Precharge Standby<br>Current Power Down Mode | CKE≤Vı∟(max.), tcк=min | | 10 | 10 | mA | | I <sub>DD2N</sub> | Precharge Standby<br>Current<br>(All banks idle) | CKE≥Vı∟(min.), tcк=min, /<br>Input signals are changed<br>clock cycle | 50 | 45 | mA | | | Іррзр | Active Standby Current (Power Down Mode) | CKE≤Vı∟(max.), tcк=min | 30 | 25 | mA | | | Іддзи | Active Standby Current (Non-power Down Mode) | CKE≥V <sub>IH</sub> (min.), tcκ=min, Input signals are changed clock cycle | | 60 | 50 | mA | | 1 | Operating Current | tcк≥ tcк(min.), lo∟=0mA, | READ | 100 | 85 | m A | | IDD4 | (Burst Mode) (Note 2) | All banks active | WRITE | 100 | 85 | mA | | I <sub>DD5</sub> | Refresh Current (Note 3) | trc≥ trrc (min.), All banks | 150 | 130 | mA | | | I <sub>DD6</sub> | Self Refresh Current | CKE≤0.2V | 5 | 5 | mA | | | I <sub>DD7</sub> | Operating Current | Four bank linterleaving w | rith BL=4 | 300 | 250 | mA | <sup>\*</sup>All voltages referenced to VSS. Note 1: IDD1 depends on output loading and cycle rates. Specified values are obtained with the output open. Input signals are changed only one time during tcκ (min.) Note 2: IDD4 depends on output loading and cycle rates. Specified values are obtained with the output open. Input signals are changed only one time during tcκ (min.) **Note 3:** Min. of trec (Auto refresh Row Cycle Times) is shown at AC Characteristics. **Apr. 2012** 7/23 <u>www.eorex.com</u> ## Recommended DC Operating Conditions (Continued) | Symbol | Parameter | Test Conditions | Min. | Max. | Units | |--------|---------------------------|------------------------------------------------------|------|------|-------| | Iı∟ | Input Leakage Current | 0≤VI≤VDDQ, VDDQ=VDD All other pins not under test=0V | -2 | +2 | uA | | loL | Output Leakage Current | 0≤Vо≤Vрра, Douт is disabled | -5 | +5 | uA | | Vон | High Level Output Voltage | lo=-16.8mA | 1.95 | - | V | | Vol | Low Level Output Voltage | Io=+16.8mA | 1 | 0.35 | V | Apr. 2012 8/23 www.eorex.com ## **Block Diagram** ## **AC Operating Test Conditions** $(V_{DD}=2.5V\pm0.2V, T_{A}=0^{\circ}C \sim 70^{\circ}C)$ | Item | Conditions | |----------------------------------|--------------------------------------------------| | Output Reference Level | 1.25V/1.25V | | Output Load | See diagram as below | | Input Signal Level | V <sub>REF</sub> +0.31V/ V <sub>REF</sub> -0.31V | | Transition Time of Input Signals | 1ns | | Input Reference Level | V <sub>DDQ</sub> /2 | ## AC Operating Test Characteristics (V<sub>DD</sub>=2.5V±0.2V, T<sub>A</sub>=0°C ~70°C) | Symbol | Parameter | | _ | 5 | -6 | | Units | |----------------------------------|--------------------------------------------------------|---------------------------------|------|------|------|------|-----------------| | | Parameter | | Min. | Max. | Min. | Max. | Ullits | | $t_{DQCK}$ | DQ output access from C | LK,/CLK | -0.7 | 0.7 | -0.7 | 0.7 | ns | | t <sub>DQSCK</sub> | DQS output access from | DQS output access from CLK,/CLK | | 0.55 | -0.6 | 0.6 | ns | | t <sub>CL</sub> ,t <sub>CH</sub> | CL low/high level width | | 0.45 | 0.55 | 0.45 | 0.55 | t <sub>CK</sub> | | | Clask Ovala Times | CL=3 | 5 | 10 | - | - | | | t <sub>CK</sub> | Clock Cycle Time | CL=2.5 | - | - | 6 | 12 | ns | | t <sub>DH</sub> ,t <sub>DS</sub> | DQ and DM hold/setup ti | me | 0.4 | - | 0.45 | - | ns | | t <sub>DIPW</sub> | DQ and DM input pulse veach input | 1.75 | - | 1.75 | - | ns | | | $t_{HZ}, t_{LZ}$ | Data out high/low impedation CLK,/CLK | -0.7 | 0.7 | -0.7 | 0.7 | ns | | | t <sub>DQSQ</sub> | DQS-DQ skew for associated DQ signal | | - | 0.4 | - | 0.4 | ns | | t <sub>DQSS</sub> | Write command to first la DQS transition | tching | 0.72 | 1.25 | 0.75 | 1.25 | t <sub>CK</sub> | | $t_{DSL}, t_{DSH}$ | DQS input valid window | | 0.35 | - | 0.35 | - | t <sub>CK</sub> | | t <sub>MRD</sub> | Mode Register Set comm time | and cycle | 2 | - | 2 | - | t <sub>CK</sub> | | t <sub>WPRES</sub> | Write Preamble setup tim | е | 0 | - | 0 | - | ns | | t <sub>WPRE</sub> | Write Preamble | | 0.25 | - | 0.25 | - | t <sub>CK</sub> | | t <sub>WPST</sub> | Write Postamble | | 0.4 | 0.6 | 0.4 | 0.6 | t <sub>CK</sub> | | t <sub>IH</sub> ,t <sub>IS</sub> | Address/control input hold/setup time (fast slew rate) | | 0.6 | - | 0.75 | - | ns | | t <sub>RPRE</sub> | Read Preamble | | | | 0.9 | 1.1 | t <sub>CK</sub> | ## AC Operating Test Characteristics (Continued) (VDD=2.5V±0.2V, TA=0°C ~70°C) | Cumbal | Parameter | -5 | | -6 | | Units | |---------------|--------------------------------------------------|------|------|------|------|-------------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Units | | <b>t</b> RPST | Read Postamble | 0.4 | 0.6 | 0.4 | 0.6 | <b>t</b> cĸ | | tras | Active to Precharge command period | 40 | 70k | 42 | 70k | ns | | <b>t</b> RC | Active to Active command period | 55 | - | 60 | ı | ns | | <b>t</b> RFC | Auto Refresh Row<br>Cycle Time | 70 | - | 72 | ı | ns | | <b>t</b> RCD | Active to Read or Write delay | 15 | - | 18 | - | ns | | <b>t</b> RP | Precharge command period | 15 | - | 18 | - | ns | | <b>t</b> wr | Write recover time | 15 | - | 15 | - | ns | | <b>t</b> rrd | Active bank A to B command period | 10 | - | 12 | ı | ns | | tıpw | Control & Address Input width | 2.2 | - | 2.2 | - | ns | | trap | Active to READ with<br>Auto Precharge<br>command | 15 | - | 18 | - | ns | | <b>t</b> rpre | DQS read preamble | 0.9 | 1.1 | 0.9 | 1.1 | <b>t</b> cĸ | | twr | Internal write to read command delay | 2 | - | 1 | - | <b>t</b> cĸ | | txsnr | Exit self Refresh to non-read command | 75 | - | 75 | - | ns | | txsrd | Exit self Refresh to read command | 200 | - | 200 | ı | <b>t</b> cĸ | | <b>t</b> REFI | Average periodic refresh interval | - | 7.8 | - | 7.8 | us | ## Simplified State Diagram #### 1. Command Truth Table | Command | Symbol | Cł | ΚE | /CS | /RAS | /CAS | /WE | BA0, | A10 | A12~A0 | |-------------------------------|----------|-----|----|-----|------|------|-----|----------|---------|--------| | Command | Cyrribor | n-1 | Ν | 703 | TRAS | | /VV | BA1 | χīυ | AIZ AO | | Ignore Command | DESL | Н | Х | Н | X | Χ | Χ | Χ | Χ | X | | No Operation | NOP | Н | Х | L | Н | Н | Н | Χ | Χ | Х | | Burst Stop | BSTH | Н | Х | L | Н | Н | L | Χ | Χ | Х | | Read | READ | Н | Х | L | Н | L | Н | V | L | V | | Read with Auto<br>Pre-charge | READA | Н | Х | L | Н | L | Н | V | Н | V | | Write | WRIT | Н | Х | L | Н | L | L | V | L | V | | Write with Auto<br>Pre-charge | WRITA | Н | Χ | L | Н | L | L | ٧ | Н | V | | Bank Activate | ACT | Н | Х | L | L | Н | Н | V | V | V | | Pre-charge Select<br>Bank | PRE | Н | Х | L | L | Н | L | <b>V</b> | L | Х | | Pre-charge All<br>Banks | PALL | Н | X | L | L | Н | L | X | Н | Х | | Mode Register Set | MRS | Н | Χ | L | L | L | L | OP Code | | de | | Extended MRS | EMRS | Н | Χ | L | L | L | L | | OP Code | | H = High level, L = Low level, X = High or Low level (Don't care), V = Valid data input #### 2. CKE Truth Table | Itam | Command | Cumbal | CKI | E (CS | | /D A C | ICAC | /\ <i>\</i> /⊏ | Addr. | |---------------|---------------------|--------|-----|-------|-----|--------|------|----------------|-------| | Item | Command | Symbol | n-1 | n | /CS | /RAS | /CAS | /WE | Addi. | | Idle | CBR Refresh Command | REF | Η | Н | L | Ш | Ш | Η | Χ | | Idle | Self Refresh Entry | SELF | Н | L | L | L | L | Н | Χ | | Self Refresh | Colf Defrach Cvit | _ | L | Н | L | Н | Н | Н | Х | | Sell Reliesii | Self Refresh Exit | _ | L | Н | Н | Х | Χ | Χ | Χ | | Idle | Power Down Entry | _ | Н | L | Х | Х | Χ | Χ | Χ | | Power<br>Down | Power Down Exit | _ | L | Н | Х | Х | Х | Х | Х | H = High level, L = Low level, X = High or Low level (Don't care) ## 3. Operative Command Table | Current<br>State | /CS | /R | /C | /W | Addr. | Command | Action | | |------------------|-----|----|----|----|----------------------|-------------------------------------------|-----------------------------------------------------------------------------------|--| | | Н | Х | Χ | Χ | X | DESL | NOP | | | | L | Н | Н | Н | Х | NOP | NOP | | | | L | Н | Н | L | Х | TERM | NOP | | | | L | Н | L | Χ | BA/CA/A10 | READ/WRIT/BW | ILLEGAL (Note 1) | | | Idle | L | L | Н | Н | BA/RA | ACT | Bank active,Latch RA | | | | L | L | Н | L | BA, A10 | PRE/PREA | NOP(Note 3) | | | | L | L | L | Н | Х | REFA | Auto refresh(Note 4) | | | | L | L | L | L | Op-Code,<br>Mode-Add | MRS | Mode register | | | | Н | Х | Χ | Χ | Х | DESL | NOP | | | | L | Н | Н | Н | X | NOP | NOP | | | | L | Н | Н | L | BA/CA/A10 | READ/READA | Begin read,Latch CA, Determine auto-precharge | | | Row<br>Active | L | Н | L | L | BA/CA/A10 | WRIT/WRITA | Begin write,Latch CA, Determine auto-precharge | | | Active | L | L | Н | Н | BA/RA | ACT | ILLEGAL (Note 1) | | | | L | L | Н | L | BA/A10 | PRE/PREA | Precharge/Precharge all | | | | L | L | L | Н | Х | REFA | ILLEGAL | | | | L | L | L | L | Op-Code,<br>Mode-Add | MRS | ILLEGAL | | | | Н | Х | Χ | Χ | Х | DESL | NOP(Continue burst to end) | | | | L | Н | Η | Н | X | NOP | NOP(Continue burst to end) | | | | L | Н | Н | L | Χ | TERM | Terminal burst | | | Read | L | Н | L | Н | BA/CA/A10 | READ/READA | Terminate burst,Latch CA, Begin new read, Determine Auto-precharge | | | | L | L | Н | Н | BA/RA | ACT | ILLEGAL (Note 1) | | | | L | L | Н | L | BA, A10 | PRE/PREA | Terminate burst, PrecharE | | | | L | L | L | Н | Х | REFA | ILLEGAL | | | | L | L | L | L | Op-Code,<br>Mode-Add | MRS | ILLEGAL | | | | Н | Х | Χ | Χ | Χ | DESL | NOP(Continue burst to end) | | | | L | Н | Н | Н | Х | NOP | NOP(Continue burst to end) | | | | L | Н | Η | L | X | TERM | ILLEGAL | | | Write | L | Н | L | Н | BA/CA/A10 | READ/READA | Terminate burst with DM="H",Latch CA,Begin read,Determine auto-precharge (Note 2) | | | | L | Н | L | L | BA/CA/A10 | WRIT/WRITA | Terminate burst,Latch CA,Begin new write, Determine auto-precharge (Note 2) | | | | L | L | Н | Н | BA/RA | ACT | ILLEGAL (Note 1) | | | | L | L | Η | L | BA, A10 | PRE/PREA Terminate burst with DM="H", Pre | | | | | L | L | L | Н | Х | REFA ILLEGAL | | | | | L | L | L | L | Op-Code, | MRS | ILLEGAL | | ## 3. Operative Command Table (Continued) | Current<br>State | /CS | /R | /C | /W Addr. Command | | Command | Action | |-------------------|-----|----|----|------------------|--------------------------|------------|------------------------------| | | Н | Χ | Χ | Х | Х | DESL | NOP(Continue burst to end) | | | L | Н | Н | Н | Х | NOP | NOP(Continue burst to end) | | | L | Н | Н | L | BA/CA/A10 | TERM | ILLEGAL | | Read with | L | Н | L | Х | BA/RA | READ/WRITE | ILLEGAL (Note 1) | | AP | L | L | Н | Н | BA/A10 | ACT | ILLEGAL (Note 1) | | | L | L | Н | L | Х | PRE/PREA | ILLEGAL (Note 1) | | | L | L | L | Н | Х | REFA | ILLEGAL | | | L | L | L | L | Op-Code,<br>Mode-Add | MRS | ILLEGAL | | | Н | Χ | Х | Х | X | DESL | NOP(Continue burst to end) | | | L | Н | Н | Н | X | NOP | NOP(Continue burst to end) | | | L | Н | Н | L | X | TERM | ILLEGAL | | | L | Н | L | Х | BA/CA/A10 | READ/WRITE | ILLEGAL (Note 1) | | Write with AP | L | L | Н | Н | BA/RA | ACT | ILLEGAL (Note 1) | | | L | L | Н | L | BA/A10 | PRE/PREA | ILLEGAL (Note 1) | | | L | L | L | Н | Х | REFA | ILLEGAL | | | L | L | L | L | Op-Code,<br>Mode-Add MRS | | ILLEGAL | | | Н | Χ | Х | Х | Х | DESL | NOP(idle after trp) | | | L | Н | Н | Н | Х | NOP | NOP(idle after tRP) | | | L | Ι | Н | L | Х | TERM | NOP | | | L | Η | L | Х | BA/CA/A10 | READ/WRITE | ILLEGAL (Note 1) | | Pre-charging | L | L | Н | Н | BA/RA | ACT | ILLEGAL (Note 1) | | | L | L | Н | L | BA/A10 | PRE/PREA | NOP(idle after trp) (Note 3) | | | L | Ш | L | Н | X | REFA | ILLEGAL | | | L | L | L | L | Op-Code,<br>Mode-Add | MRS | ILLEGAL | | | Н | Χ | Х | Χ | Х | DESL | NOP(Row active after tRCD) | | | L | Η | Н | Н | Х | NOP | NOP(Row active after trcd) | | Row<br>Activating | L | Н | Н | L | Х | TERM | NOP | | | L | Ι | L | Χ | BA/CA/A10 | READ/WRITE | ILLEGAL (Note 1) | | | L | L | Η | Η | BA/RA | ACT | ILLEGAL (Note 1) | | | L | L | Н | L | BA/A10 | PRE/PREA | ILLEGAL (Note 1) | | | L | L | L | Н | Х | REFA | ILLEGAL | | L = High lovel I | L | L | L | L | Op-Code,<br>Mode-Add | MRS | ILLEGAL | H = High level, L = Low level, X = High or Low level (Don't care), AP = Auto Pre-charge ## eorex ## 3. Operative Command Table (Continued) | Current State | /CS | /R | /C | /W | Addr. | Command | Action | | |---------------|-----|----|----|----|----------------------|------------|-------------------------|--| | | Н | Χ | Χ | Х | Х | DESL | NOP | | | | L | Н | Н | Н | Х | NOP | NOP | | | | L | Н | Н | L | Х | TERM | NOP | | | | L | Н | L | Н | BA/CA/A10 | READ | ILLEGAL(Note 1) | | | Write | L | Н | L | L | BA/CA/A10 | WRIT/WRITA | New write, Determine AP | | | Recovering | L | L | Н | Н | BA/RA | ACT | ILLEGAL (Note 1) | | | | L | L | Н | L | BA/A10 | PRE/PREA | ILLEGAL (Note 1) | | | | L | L | L | Н | Х | REFA | ILLEGAL | | | | L | L | L | L | Op-Code,<br>Mode-Add | MRS | ILLEGAL | | | | Н | Χ | Χ | Χ | X | DESL | NOP(idle after trp) | | | | L | Ι | Ι | Ι | Х | NOP | NOP(idle after trp) | | | | L | Η | Η | L | X | TERM | NOP | | | | L | Ι | L | Χ | BA/CA/A10 | READ/WRIT | ILLEGAL | | | Refreshing | L | L | Ι | Ι | BA/RA | ACT | ILLEGAL | | | | L | L | Ι | ┙ | BA/A10 | PRE/PREA | NOP(idle after trp) | | | | L | L | L | Ι | X | REFA | ILLEGAL | | | | L | L | L | L | Op-Code,<br>Mode-Add | MRS | ILLEGAL | | H = High level, L = Low level, X = High or Low level (Don't care), AP = Auto Pre-charge Note 1: ILLEGAL to bank in specified states; Function may be legal in the bank indicated by Bank Address (BA), depending on the state of that bank. Note 2: Must satisfy bus contention, bus turn around, and/or write recovery requirements. Note 3: NOP to bank precharging or in idle state. May precharge bank indicated by BA. Note 4: ILLEGAL of any bank is not idle. #### 4. Command Truth Table for CKE | Current State | С | KE | /CS | /R | /C | /W | Addr. | Action | |-----------------------------------|---|----|-----|----|----|----|---------|-------------------------------| | | Н | Х | Х | Χ | Χ | Х | X | INVALID | | | L | Н | Н | Χ | Χ | Х | Х | Exist Self-Refresh | | | L | Н | L | Н | Н | Н | Х | Exist Self-Refresh | | Self Refresh | L | Н | L | Н | Н | L | Х | ILLEGAL | | | L | Η | L | Η | L | Х | X | ILLEGAL | | | L | Н | L | L | Χ | Χ | Х | ILLEGAL | | | L | L | Х | Χ | Χ | Χ | Х | NOP(Maintain self refresh) | | | Н | Х | Х | Χ | Χ | Χ | Х | INVALID | | | L | Н | Н | Χ | Χ | Χ | Х | Exist Power down | | Both bank | L | Н | L | Н | Н | Н | Χ | Exist Power down | | precharge | L | Ι | L | Ι | Ι | Ш | X | ILLEGAL | | power down | L | Η | L | Τ | L | Χ | X | ILLEGAL | | | L | Н | L | L | Χ | Χ | Х | ILLEGAL | | | L | L | Х | Χ | Χ | Χ | Х | NOP(Maintain Power down) | | | Н | Н | Х | Χ | Χ | Х | Х | Refer to function true table | | | Н | L | Н | Χ | Χ | Х | Х | Enter power down mode(Note 3) | | | Н | L | L | Н | Н | Н | Х | Enter power down mode(Note 3) | | | Н | L | L | Н | Н | L | Х | ILLEGAL | | All Banks | Н | L | L | Н | L | Χ | Х | ILLEGAL | | ldle | Н | L | L | L | Н | Н | RA | Row active/Bank active | | | Н | L | L | L | L | Н | Х | Enter self-refresh(Note 3) | | | Н | L | L | L | L | L | Op-Code | Mode register access | | | Н | L | L | L | L | L | Op-Code | Special mode register access | | | L | Х | Х | Χ | Χ | Χ | Х | Refer to current state | | Any State Other than Listed above | Н | Н | Х | Х | Х | Х | Х | Refer to command truth table | H = High level, L = Low level, X = High or Low level (Don't care) **Notes 1:** After CKE's low to high transition to exist self refresh mode. And a time of t<sub>RC</sub>(min) has to be Elapse after CKE's low to high transition to issue a new command. Notes 2: CKE low to high transition is asynchronous as if restarts internal clock. Notes 3: Power down and self refresh can be entered only from the idle state of all banks. #### The Sequence of Power-Up and Initialization The following sequence is required for Power-Up and Initialization. - 1. Apply power and attempt to maintain CKE at a low state (all other inputs may be undefined.) - Apply VDD before or at the same time as VDDQ. - Apply VDDQ before or at the same time as VTT & VREF. - 2. Start clock and maintain stable condition for a minimum of 200us. - 3. The minimum of 200us after stable power and clock (CLK, CLK), apply NOP & take CKE high. - 4. Precharge all banks. - 5. Issue EMRS to enable DLL. (To issue "DLL Enable" command, provide "Low" to A0, "High" to BA0 and "Low" to all of the rest address pins, A1~A12 and BA1) - 6. Issue a mode register set command for "DLL reset". The additional 200 cycles of clock input is required to lock the DLL. (To issue DLL reset command, provide "High" to A8 and "Low" to BA0) - 7. Issue precharge commands for all banks of the device. - 8. Issue 2 or more auto-refresh commands. - 9. Issue a mode register set command to initialize device operation. #### Power up Sequence & Auto Refresh(CBR) Note1 Every "DLL enable" command resets DLL. Therefore sequence 6 can be skipped during power up. Instead of it, the additional 200 cycles of clock input is required to lock the DLL after enabling DLL. **Apr. 2012** 18/23 <u>www.eorex.com</u> # Mode Register Definition Mode Register Set The mode register stores the data for controlling the various operating modes of DDR SDRAM which contains addressing mode, burst length, /CAS latency, test mode, DLL reset and various vendor's specific opinions. The defaults value of the register is not defined, so the mode register must be written after EMRS setting for proper DDR SDRAM operation. The mode register is written by asserting low on /CS, /RAS, /CAS, /WE and BA0 ( The DDR SDRAM should be in all bank precharge with CKE already high prior to writing into the mode register. ) The state of the address pins A0-A12 in the same cycle as /CS, /RAS, /CAS, /WE and BA0 going low is written in the mode register. Two clock cycles are requested to complete the write operation in the mode register. The mode register contents can be changed using the same command and clock cycle requirements during operating as long as all banks are in the idle state. The mode register is divided into various fields depending on functionality. The burst length uses A0-A2, addressing mode uses A3, /CAS latency (read latency from column address) uses A4-A6. A7 is used for test mode. A8 is used for DDR reset. A7 must be set to low for normal MRS operation. ## Address input for Mode Register Set ## Burst Type (A3) | Burst Length | A2 | A1 | A0 | Sequential Addressing | Interleave Addressing | |--------------|----|----|----|-----------------------|-----------------------| | 2 | Х | Х | 0 | 0 1 | 0 1 | | 2 | Х | Х | 0 | 1 0 | 10 | | | Х | 0 | 0 | 0123 | 0123 | | 4 | Х | 0 | 1 | 1230 | 1032 | | 4 | Х | 1 | 0 | 2301 | 2301 | | | Х | 1 | 1 | 3012 | 3 2 1 0 | | | 0 | 0 | 0 | 01234567 | 01234567 | | | 0 | 0 | 1 | 12345670 | 10325476 | | | 0 | 1 | 0 | 23456701 | 23016745 | | 8 | 0 | 1 | 1 | 34567012 | 32107654 | | 0 | 1 | 0 | 0 | 45670123 | 45670123 | | | 1 | 0 | 1 | 56701234 | 54761032 | | | 1 | 1 | 0 | 67012345 | 67452301 | | | 1 | 1 | 1 | 70123456 | 76543210 | <sup>\*</sup>Page length is a function of I/O organization and column addressing #### DLL Enable / Disable The DLL must be enabled for normal operation. DLL enable is required during power-up initialization and upon returning to normal operation after having disable the DLL for the purpose of debug or evaluation ( upon existing Self Refresh Mode, the DLL is enable automatically.) Any time the DLL is enabled, 200 clock cycles must occur before a READ command can be issued. ### **Output Drive Strength** The normal drive strength got all outputs is specified to be SSTL-2, Class II. Some vendors might also support a weak drive strength option, intended for lighter load and/or point to point environments. #### Extended Mode Register Set (EMRS) The Extended mode register stores the data enabling or disabling DLL. The value of the extended mode register is not defined, so the extended mode register must be written after power up for enabling or disabling DLL. The extended mode register is written by asserting low on /CS, /RAS, /CAS, /WE and high on BA0 ( The DDR SDRAM should be in all bank precharge with CKE already prior to writing into the extended mode register. ) The state of address pins A0-A10 and BA1 in the same cycle as /CS, /RAS, /CAS, and /WE going low is written in the extended mode register. The mode register contents can be changed using the same command and clock cycle requirements during operation as long as all banks are in the idle state. A0 is used for DLL enable or disable. High on BA0 is used for EMRS. All the other address pins except A0 and BA0 must be set to low for proper EMRS operation. ## Package Description 3. DIMENSION D AND E1 ARE DETERMINED AT DATUM -H-WOLD PROTRUSIONS SHALL NOT EXCEED 0.25mm PER SIDE DIMENSION ET DOES NOT INCLUDE INTERLEAD MOLD PROTRUSIONS, INTERLEAD DIMENSION D DOES NOT INCLUDE MOLD PROTRUSIONS OR GATE BURRS. MOLD PROTRUSIONS AND GATE BURRS SHALL NOT EXCEED 0.15mm PER SIDE AND 0.25mm FROM THE LEAD TIP. THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10mm 7. REFER TO JEDEC STD MS-024, FC. A 6. CONTROLLING DIMENSION: MILLIMETER. DMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION/INTRUSION 2. TO BE DETERMINED AT SEATING PLANE —C-1. DATUM PLANE -H- CONCIDENT WITH BOTTOM OF LEAD, WHERE LEAD EXITS BODY ¥S 82 Θ. Φ 콩 굔 <u>a</u> Ξ Ξ 20 0 <u>c</u> Ξ 0 Š ≥ 0.12 0.12 0.10 0.22 0.22 0.950.05 9.40 ₫ ₫ 9 9 Ž 0.71 REF 0.65 BSC 0.80 REF 10.16 BSC 11.76 BSC 22.22 BSC 0.127 0.50 0.30 0.10 1.00 Ñ 5 ಡ 8 0.16 0.15 0.25 0.60 0.33 1.05 1.20 0.21 0.38 Æ 20 20 œ 0.004 0.005 0.009 0.037 0.002 0.005 0.005 0.016 0.009 Š ₫ đ Q 9 0.031 REF 0.400 BSC 0.026 BSC 0.463 BSC 0.028 REF 0.875 BSC 0.020 0.005 0.004 0.012 0.039 ΝÔΝ 헍 ರ (INCH) 0.024 0.006 0.006 0.010 0.008 0.013 0.015 0.041 0.047 W.A. 20 20 οq