











TPS7A7002

SBVS209D -MAY 2013-REVISED APRIL 2017

# TPS7A7002 Very Low Input, Very Low Dropout 3-A Regulator With Enable

## **Features**

- Input Voltage as Low as 1.425 V
- 380-mV Maximum Dropout at 2 A
- 600-mV Maximum Dropout at 3 A
- Adjustable Output from 0.5 V
- Protections: Current Limit and Thermal Shutdown
- **Enable Pin**
- 1-µA Ground Current in Shutdown Mode
- Full Industrial Temperature Range
- Available in an SOIC-8, Fully RoHS-Compliant Package

## **Applications**

- Telecom and Networking Cards
- Motherboards and Peripheral Cards
- Industrial
- Wireless Infrastructure
- **Set-Top Boxes**
- Medical Equipment
- Notebook Computers
- **Battery-Powered Systems**

## 3 Description

The TPS7A7002 is a high-performance, positivevoltage, low-dropout (LDO) regulator designed for use in applications requiring very-low input voltage and very-low dropout voltage at up to 3 A. The device operates with a single input voltage as low as

1.425 V, and with an output voltage programmable to as low as 0.5 V. The output voltage can be set using an external divider.

The TPS7A7002 features ultra-low dropout, ideal for applications where  $V_{OUT}$  is very close to  $V_{IN}$ . Additionally, the TPS7A7002 has an enable pin for further reduced power dissipation while in Shutdown mode. The TPS7A7002 provides excellent regulation over variations in line, load, and temperature.

The TPS7A7002 is available in an 8-pin SO PowerPAD™ package.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE         | BODY SIZE (NOM)   |
|-------------|-----------------|-------------------|
| TPS7A7002   | SO PowerPAD (8) | 3.90 mm × 4.89 mm |

(1) For all available packages, see the package option addendum at the end of the data sheet.

## Typical Application



## **Dropout Voltage vs Output Current** $(V_{OUT} = 3.3 \text{ V})$



**Page** 

**Page** 



## **Table of Contents**

| 1 | Features 1                           |    | 8.1 Application Information                            |
|---|--------------------------------------|----|--------------------------------------------------------|
| 2 | Applications 1                       |    | 8.2 Typical Application 1                              |
| 3 | Description 1                        | 9  | Power Supply Recommendations 1                         |
| 4 | Revision History2                    | 10 | Layout1                                                |
| 5 | Pin Configuration and Functions 3    |    | 10.1 Layout Guidelines 1                               |
| 6 | Specifications4                      |    | 10.2 Layout Example 1                                  |
| • | 6.1 Absolute Maximum Ratings         |    | 10.3 Thermal Consideration 1                           |
|   | 6.2 ESD Ratings                      |    | 10.4 Power Dissipation                                 |
|   | 6.3 Recommended Operating Conditions | 11 | Device and Documentation Support 13                    |
|   | 6.4 Thermal Information              |    | 11.1 Device Support 1                                  |
|   | 6.5 Electrical Characteristics       |    | 11.2 Documentation Support 1                           |
|   | 6.6 Typical Characteristics          |    | 11.3 Receiving Notification of Documentation Updates 1 |
| 7 | Detailed Description 7               |    | 11.4 Community Resources 1                             |
| • | 7.1 Overview                         |    | 11.5 Trademarks 1                                      |
|   | 7.2 Functional Block Diagram         |    | 11.6 Electrostatic Discharge Caution 1                 |
|   | 7.3 Feature Description              |    | 11.7 Glossary 1                                        |
|   | 7.4 Device Functional Modes          | 12 | Mechanical, Packaging, and Orderable                   |
| 8 | Application and Implementation9      |    | Information 1                                          |

## 4 Revision History

Changes from Revision C (July 2015) to Revision D

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| •  | Changed OUT pin description text from "TI recommends using at least a 4.7-μF ceramic capacitor, and up to 10 μF                                                                                                                                                                                                                            |      |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
|    | for a good transient response." to " A 4.7-μF or larger capacitor of any type is required for stability." for clarity                                                                                                                                                                                                                      | 3    |
| •  | Changed "operating free-air" to "junction" in Absolute Maximum Ratings table condition line                                                                                                                                                                                                                                                | 4    |
| •  | Added rows for enable pin voltage, input capacitor, output capacitor, and feedforward capacitance to Recommended Operating Conditions table                                                                                                                                                                                                | 4    |
| •  | Added min value of 0 to output current in Recommended Operating Conditions table                                                                                                                                                                                                                                                           | 4    |
| •  | Changed note (1) in <i>Electrical Characteristics</i> table; deleted initial reference to R <sub>1</sub> and updated R <sub>2</sub> resistor range                                                                                                                                                                                         | 5    |
| •  | Changed Output Capacitor (OUT) section; reworded for clarity                                                                                                                                                                                                                                                                               | 9    |
|    | 0 , , , , , , , , , , , , , , , , , , ,                                                                                                                                                                                                                                                                                                    |      |
| _  |                                                                                                                                                                                                                                                                                                                                            |      |
| CI |                                                                                                                                                                                                                                                                                                                                            | Page |
| CI | hanges from Revision B (November 2013) to Revision C  Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and                                                           | Page |
| CI | hanges from Revision B (November 2013) to Revision C  Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation                                                                                                                                                                        | Page |
| •  | hanges from Revision B (November 2013) to Revision C  Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. | Page |

Submit Documentation Feedback

Changes from Original (May 2013) to Revision A

Copyright © 2013–2017, Texas Instruments Incorporated



# 5 Pin Configuration and Functions



## **Pin Functions**

| P        | PIN     |     | PIN I/O                                                                                                                                                                                         |  | DESCRIPTION |
|----------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|
| NAME     | NO.     | 1/0 | DESCRIPTION                                                                                                                                                                                     |  |             |
| EN       | 2       | I   | Enable input. Pulling this pin to less than 0.5 V turns the regulator off. Connect to $V_{\text{IN}}$ if not being used.                                                                        |  |             |
| FB       | 7       | I   | This pin is the output voltage feedback input through voltage dividers. See Table 2 for more letails.                                                                                           |  |             |
| GND      | 8       | _   | Ground pin                                                                                                                                                                                      |  |             |
| IN       | 3       | I   | Input pin. Although it is not required for stability, TI recommends connecting a 1- $\mu$ F to 10- $\mu$ F capacitor with low equivalent series resistance (ESR) across this pin and GND.       |  |             |
| NC       | 1, 4, 5 | _   | Not internally connected. The NC pins are not connected to any electrical node. TI recommends connecting the NC pins to large-area planes.                                                      |  |             |
| OUT      | 6       | 0   | Regulated output pin. A 4.7-μF or larger capacitor of any type is required for stability.                                                                                                       |  |             |
| PowerPAD | _       | _   | TI strongly recommends connecting the thermal pad to a large-area ground plane. If an electrically floating, dedicated thermal plane is available, the thermal pad can also be connected to it. |  |             |

Product Folder Links: TPS7A7002



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over junction temperature range (unless otherwise noted)(1)

|             |                                            | MIN     | MAX                  | UNIT |
|-------------|--------------------------------------------|---------|----------------------|------|
| Valtage     | IN                                         | -0.3    | 7                    | \/   |
| Voltage     | EN, FB, OUT                                | -0.3    | $V_{IN} + 0.3^{(2)}$ | V    |
| Current     | OUT                                        | Interna | ally limited         | Α    |
| T           | Operating virtual junction, T <sub>J</sub> | -55     | 150                  | °C   |
| Temperature | Storage temperature, T <sub>stg</sub>      | -55     | 150                  | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The absolute maximum rating is  $V_{\rm IN}$  + 0.3 V or 7 V, whichever is smaller.

## 6.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
| .,                 | Floatractatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

|                  |                                    | MIN   | NOM | MAX      | UNIT |
|------------------|------------------------------------|-------|-----|----------|------|
| V <sub>IN</sub>  | Input voltage                      | 1.425 |     | 6.5      | V    |
| $V_{EN}$         | Enable pin voltage                 | 0     |     | $V_{IN}$ | V    |
| C <sub>IN</sub>  | Input capacitor                    | 1     |     | 10       | μF   |
| C <sub>OUT</sub> | Output capacitor <sup>(1)(2)</sup> | 4.7   | 10  | 200      | μF   |
| C <sub>FB</sub>  | Feedforward capacitance            | 0     |     | 100      | nF   |
| I <sub>OUT</sub> | Output current                     | 0     |     | 3        | Α    |
| TJ               | Junction temperature               | -40   |     | 125      | °C   |

<sup>(1)</sup> See Figure 1 and Figure 2 for additional output capacitor ESR requirements.

#### 6.4 Thermal Information

|                               |                                              | TPS7A7002            |      |
|-------------------------------|----------------------------------------------|----------------------|------|
| THERMAL METRIC <sup>(1)</sup> |                                              | DDA (SO<br>PowerPAD) | UNIT |
|                               |                                              | 8 PINS               |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 46.4                 | °C/W |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | 54.2                 | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 29.9                 | °C/W |
| ΨЈТ                           | Junction-to-top characterization parameter   | 10.2                 | °C/W |
| ΨЈВ                           | Junction-to-board characterization parameter | 29.8                 | °C/W |
| R <sub>0</sub> JC(bot)        | Junction-to-case (bottom) thermal resistance | 6.8                  | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Product Folder Links: TPS7A7002

<sup>2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

<sup>2)</sup> For output capacitors larger than 47 μF, a feedforward capacitor of at least 220 pF must be used.



#### 6.5 Electrical Characteristics

Over the full operating temperature range (see *Recommended Operating Conditions*),  $V_{EN} = 1.1 \text{ V}$ ,  $V_{FB} = V_{OUT}^{(1)}$ ,  $1.425 \text{ V} \le V_{IN} \le 6.5 \text{ V}$ ,  $10 \text{ } \mu\text{A} \le I_{OUT} \le 3 \text{ A}$ ,  $C_{OUT} = 10 \text{ } \mu\text{F}$  (unless otherwise noted). Typical values are at  $T_J = 25^{\circ}\text{C}$ .

|                           | PARAMETER                             | TEST CONDITIONS                                                                                               | MIN  | TYP  | MAX             | UNIT |
|---------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------|------|------|-----------------|------|
| INPUT VOL                 | TAGE                                  |                                                                                                               |      |      |                 |      |
| I <sub>GND</sub>          | GND pin current                       | $V_{\text{IN}}$ = 3.3 V, 50- $\Omega$ load resistor between OUT and GND                                       |      |      | 3               | mA   |
|                           | Shutdown GND pin current              | V <sub>IN</sub> = 6.5 V, V <sub>EN</sub> = 0 V                                                                |      |      | 5               | μA   |
| OUTPUT V                  | OLTAGE                                | •                                                                                                             | •    |      |                 |      |
|                           |                                       | $V_{IN} = V_{OUT} + 0.5 V^{(4)}, I_{OUT} = 10 \text{ mA}$                                                     | -2%  |      | 2%              |      |
| $V_{OUT}$                 | Output voltage accuracy (2)(3)        | $V_{IN} = 1.8 \text{ V}, I_{OUT} = 0.8 \text{ A}, 0^{\circ}\text{C} \le T_{J} = T_{A} \le 85^{\circ}\text{C}$ | -2%  |      | 2%              |      |
|                           |                                       | I <sub>OUT</sub> = 10 mA                                                                                      | -3%  |      | 3%              |      |
| $\Delta V_{O(\Delta VI)}$ | Line regulation                       | I <sub>OUT</sub> = 10 mA                                                                                      |      | 0.2  | 0.4             | %/V  |
| $\Delta V_{O(\Delta IO)}$ | Load regulation <sup>(3)</sup>        | 10 mA ≤ I <sub>OUT</sub> ≤ 3 A                                                                                |      | 0.25 | 0.75            | %/A  |
|                           |                                       | I <sub>OUT</sub> = 1 A, 0.5 V ≤ V <sub>OUT</sub> ≤ 5 V                                                        |      |      | 200             |      |
| $V_{DO}$                  | Dropout voltage (5)                   | I <sub>OUT</sub> = 2 A, 0.5 V ≤ V <sub>OUT</sub> ≤ 5 V                                                        |      |      | 380             | mV   |
|                           |                                       | $I_{OUT} = 3 \text{ A, } 0.5 \text{ V} \le V_{OUT} \le 4.8 \text{ V}$                                         |      |      | 600             |      |
| I <sub>CL</sub>           | Output current limit                  | $V_{IN} = 1.425 \text{ V}, V_{OUT} = 0.9 \times V_{OUT(NOM)}$                                                 | 3.36 |      |                 | А    |
| FEEDBACI                  | K                                     |                                                                                                               |      |      |                 |      |
| $V_{REF}$                 | Reference voltage accuracy            | V <sub>IN</sub> = 3.3 V, I <sub>OUT</sub> = 10 mA                                                             | 0.49 | 0.5  | 0.51            | V    |
| I <sub>FB</sub>           | FB pin current                        | V <sub>FB</sub> = 0.5 V                                                                                       |      |      | 1               | μA   |
| ENABLE                    |                                       |                                                                                                               |      |      |                 |      |
| I <sub>EN</sub>           | EN pin current                        | V <sub>EN</sub> = 0 V, V <sub>IN</sub> = 3.3 V                                                                |      |      | 0.2             | μΑ   |
| V <sub>EN(LO)</sub>       | EN pin input low (disable)            | V <sub>IN</sub> = 3.3 V                                                                                       | 0    |      | 0.5             | V    |
| V <sub>EN(HI)</sub>       | EN pin input high (enable)            | V <sub>IN</sub> = 3.3 V                                                                                       | 1.1  |      | V <sub>IN</sub> | V    |
| TEMPERA                   | TURE                                  |                                                                                                               |      |      |                 |      |
| <b>T</b>                  | The word ob states in the consequence | Shutdown, temperature increasing                                                                              |      | 160  |                 | °C   |
| T <sub>SD</sub>           | Thermal shutdown temperature          | Reset, temperature decreasing                                                                                 |      | 140  |                 | °C   |
|                           |                                       |                                                                                                               |      |      |                 |      |

When setting  $V_{OUT}$  to a value other than 0.5 V, connect  $R_2$  to the FB pin using 27-k $\Omega \le R_2 \le 33$ -k $\Omega$  resistors. See Figure 7 for details of  $R_1$  and  $R_2$ . Accuracy does not include error on feedback resistors  $R_1$  and  $R_2$ .

<sup>(3)</sup> TPS7A7002 is not tested at V<sub>OUT</sub> = 0.5 V, 2.3 V ≤ V<sub>IN</sub> ≤ 6.5 V, and 500 mA ≤ I<sub>OUT</sub> ≤ 3 A because the power dissipation is higher than the maximum rating of the package. Also, this accuracy specification does not apply to any application condition that exceeds the power dissipation limit of the package.

(4)  $V_{IN} = V_{OUT} + 0.5 \text{ V}$  or 1.425 V, whichever is greater.

(5)  $V_{DO} = V_{IN} - V_{OUT}$  with  $V_{FB} = \text{GND}$  configuration.



## 6.6 Typical Characteristics

for all fixed voltage versions and an adjustable version at  $T_J = 25^{\circ}C$ ,  $V_{EN} = V_{IN}$ ,  $C_{IN} = 10~\mu F$ ,  $C_{OUT} = 10~\mu F$ , and using the component values in Table 2 (unless otherwise noted)



Submit Documentation Feedback

Copyright © 2013–2017, Texas Instruments Incorporated



## 7 Detailed Description

#### 7.1 Overview

The TPS7A7002 offers a high current supply with very-low dropout voltage. The TPS7A7002 is designed to minimize the required component count for a simple, small-size, and low-cost solution.

## 7.2 Functional Block Diagram



Figure 7. Adjustable Output Voltage Version

## 7.3 Feature Description

#### 7.3.1 Internal Current Limit

The TPS7A7002 internal current limit helps protect the regulator during fault conditions. During a current limit condition, the output sources a fixed amount of current largely independent of output voltage. For reliable operation, do not operate the device in a current limit state for an extended period of time.

Powering on the device with the enable pin, or increasing the input voltage above the minimum operating voltage while a low-impedance short exists on the output of the device, may result in a sequence of high-current pulses from the input to the output of the device. The energy consumed by the device is minimal during these events; therefore, there is no failure risk. Additional input capacitance helps to mitigate the load transient requirement of the upstream supply during these events.

## 7.3.2 Enable (EN)

The enable pin (EN) is an active-high logic input. When it is logic low, the device turns off, and the consumption current is less than 1  $\mu$ A. When it is logic high, the device turns on. The EN pin must be connected to a logic high or logic low level.

When the enable function is not required, connect EN to IN.



#### 7.4 Device Functional Modes

Table 1 provides a quick comparison between the normal, dropout, and disabled modes of operation.

**Table 1. Device Functional Mode Comparison** 

| ODEDATING MODE | PARAMETER                        |                                       |                                    |                                  |  |
|----------------|----------------------------------|---------------------------------------|------------------------------------|----------------------------------|--|
| OPERATING MODE | V <sub>IN</sub>                  | EN                                    | I <sub>OUT</sub>                   | T <sub>J</sub>                   |  |
| Normal         | $V_{IN} > V_{OUT(nom)} + V_{DO}$ | $V_{EN} > V_{EN(HI)}$                 | I <sub>OUT</sub> < I <sub>CL</sub> | $T_J < T_{SD}$                   |  |
| Dropout        | $V_{IN} < V_{OUT(nom)} + V_{DO}$ | $V_{EN} > V_{EN(HI)}$                 | I <sub>OUT</sub> < I <sub>CL</sub> | $T_J < T_{SD}$                   |  |
| Disabled       | _                                | V <sub>EN</sub> < V <sub>EN(LO)</sub> | _                                  | T <sub>J</sub> > T <sub>SD</sub> |  |

#### 7.4.1 Normal Operation

The device regulates to the nominal output voltage under the following conditions:

- The input voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(nom)</sub> + V<sub>DO</sub>).
- The enable voltage has previously exceeded the enable rising threshold voltage and not yet decreased below the enable falling threshold.
- The output current is less than the current limit (I<sub>OUT</sub> < I<sub>CL</sub>).
- The device junction temperature is less than the thermal shutdown temperature (T<sub>J</sub> < T<sub>SD</sub>).

## 7.4.2 Dropout Operation

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this mode, the output voltage tracks the input voltage. During this mode, the transient performance of the device becomes significantly degraded because the pass device is in a triode state and no longer controls the current through the LDO. Line or load transients in dropout can result in large output-voltage deviations.



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The TPS7A7002 offers a high current supply with very-low dropout voltage, and it is designed to minimize the required component count for a simple, small-size, and low-cost solution. This section discusses the implementation of the TPS7A7002 LDO.

#### 8.1.1 Input Capacitor (IN)

An input capacitor is not required for stability; however, TI recommends connecting a 1-µF to 10-µF low equivalent series resistance (ESR) capacitor across IN and GND as close as possible to the device.

## 8.1.2 Output Capacitor (OUT)

The TPS7A7002 is stable with standard ceramic capacitors with capacitance values from 4.7  $\mu$ F to 47  $\mu$ F without a feedforward capacitor. For output capacitors from 47  $\mu$ F to 200  $\mu$ F, a feedforward capacitor of at least 220 pF must be used. The TPS7A7002 is evaluated using an X5R-type, 10- $\mu$ F ceramic capacitor. X5R- and X7R-type capacitors are recommended because of minimal variation in value and ESR over temperature. Maximum ESR must be less than 1  $\Omega$ .

As with any regulator, increasing the size of the output capacitor reduces overshoot and undershoot magnitude, but increases duration of the transient response.

#### 8.1.3 Feedback Resistors (FB)

The voltage on the FB pin sets the output voltage and is determined by the values of R1 and R2. Use Equation 1 to calculate the values of  $R_1$  and  $R_2$  for any voltage.

$$V_{OUT} = V_{REF} \times \left(1 + \frac{R_1}{R_2}\right) \tag{1}$$

Table 2 shows the recommended resistor values for the best performance of the TPS7A7002. If the values in Table 2 are not used, keep the value of  $R_2$  from 27 k $\Omega$  to 33 k $\Omega$ . In Table 2, E96 series resistors are used. For the actual design, pay attention to any resistor error factors.

**Table 2. Sample Resistor Values for Common Output Voltages** 

| V <sub>OUT</sub> | $R_1$ (k $\Omega$ ) | $R_2$ (k $\Omega$ ) |
|------------------|---------------------|---------------------|
| 1                | 30.1                | 30.1                |
| 1.2              | 42.2                | 30.1                |
| 1.5              | 60.4                | 30.1                |
| 1.8              | 78.7                | 30.1                |
| 2.5              | 121                 | 30.1                |
| 3                | 150                 | 30.1                |
| 3.3              | 169                 | 30.1                |
| 5                | 274                 | 30.1                |

Product Folder Links: TPS7A7002

## 8.2 Typical Application

This section describes the implementation of the TPS7A7002, using the feedback pin to configure the output voltage and regulate a 2-A load at 1.4 V using a 1.6-V input voltage, operating in a temperature range of 25°C to 85°C. Figure 8 shows the schematic for this typical application circuit.



Figure 8. Typical Application Schematic

### 8.2.1 Design Requirements

For this design example, use the parameters listed in Table 3 as the input parameters.

Ambient temperature

 PARAMETER
 DESIGN REQUIREMENT

 Input voltage
 1.6 V ±3%

 Output voltage
 1.4 V ±3%

 Maximum output current
 2 A

 $25^{\circ}\text{C} \le \text{T}_{\text{A}} \le 75^{\circ}\text{C}$ 

**Table 3. Design Parameters** 

#### 8.2.2 Detailed Design Procedure

At  $I_{OUT}$  = 2 A, the TPS7A7002 has a maximum dropout of less than 150 mV over temperature, as seen in Figure 9; thus, a 200-mV headroom is sufficient for operation over both input and output voltage accuracy.

To achieve 1.2 V on the output, choose the correct feedback resistors. The *Feedback Resistors (FB)* section suggests keeping the value of  $R_2$  in the range of 27 k $\Omega$  to 33 k $\Omega$ , so select  $R_2$  to be 30.1 k $\Omega$ , a standard resistor in the E96 series. Using Equation 1 to achieve a 1.4-V output, determine the size for  $R_1$  using Equation 2.

$$R_1 = ((2 \times V_{OUT}) - 1) \times R_2$$
 (2)

Given that  $R_2$  = 30.1 k $\Omega$  and  $V_{OUT}$  = 1.4 V,  $R_1$  = 54.2 k $\Omega$ . The closest resistor in the E96 series is 53.6 k $\Omega$ , giving an output voltage within the output design requirements.

With a headroom voltage of 200 mV and a 2-A maximum load, the internal power dissipation is 400 mW, and corresponds to a 18.56°C junction temperature rise for the DDA package.

With a 75°C maximum ambient temperature as per design constraints, the junction temperature is at 93.56°C, and satisfies the recommended operating junction temperature range.



### 8.2.3 Application Curve



 $V_{OUT} = 1.4 \text{ V}$ 

Figure 9. Dropout Voltage vs Output Current

## 9 Power Supply Recommendations

These devices are designed to operate from an input voltage supply range from 1.425 V to 6.5 V. The input voltage range provides adequate headroom for the device to have a regulated output. This input supply is well regulated and stable. If the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance.

## 10 Layout

## 10.1 Layout Guidelines

For best performance, place all circuit components on the same side of the circuit board, and place the external components as close to the device as practically possible. The use of vias and long traces is strongly discouraged because of parasitics that might affect performance; follow these guidelines to minimize parasitics. Also, embed a ground reference plane to maintain accuracy of the output voltage and shield noise. Make sure that this plane is connected to the PowerPAD in order to help spread (or sink) heat from the device; be aware that NC pins might be connected to this plane. The recommended layout is shown in Figure 10.

Copyright © 2013–2017, Texas Instruments Incorporated

## 10.2 Layout Example



Figure 10. Layout Recommendation

#### 10.3 Thermal Consideration

Thermal protection disables the output when the junction temperature rises to approximately 160°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is re-enabled.

The internal protection circuitry of the TPS7A7002 is designed to protect against overload conditions. The protection circuitry is not intended to replace proper heat sinking. Continuously running the TPS7A7002 into thermal shutdown degrades device reliability.

## 10.4 Power Dissipation

Power dissipation (P<sub>D</sub>) of the device depends on the input voltage and load conditions, and is calculated using Equation 3.

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
(3)

In order to minimize power dissipation and achieve greater efficiency, use the lowest possible input voltage necessary to achieve the required output voltage regulation

On the SOIC (DDA) package, the primary conduction path for heat is through the exposed pad to the PCB. The pad can either be connected to ground or left floating; however, attach the pad to an appropriate amount of copper PCB area to prevent the device from overheating. The maximum junction-to-ambient thermal resistance depends on the maximum ambient temperature, maximum device junction temperature, and power dissipation of the device, and is calculated using Equation 4:

$$R_{\theta JA} = \left(\frac{+125^{\circ}C - T_{A}}{P_{D}}\right) \tag{4}$$



## 11 Device and Documentation Support

## 11.1 Device Support

#### 11.1.1 Device Nomenclature

| PRODUCT <sup>(1)</sup> | DESCRIPTION                                       |
|------------------------|---------------------------------------------------|
| TPS7A7002 <b>yyyz</b>  | YYY is package designator. Z is package quantity. |

For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com.

## 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation, see the following:

- A Topical Index of TI LDO Application Notes
- Semiconductor and IC Package Thermal Metrics

## 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 11.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 11.5 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

## 11.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPS7A7002



## PACKAGE OPTION ADDENDUM

9-Jan-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty |                            | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing            |      | Qty            | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| TPS7A7002DDA     | ACTIVE | SO PowerPAD  | DDA                | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | SJA            | Samples |
| TPS7A7002DDAR    | ACTIVE | SO PowerPAD  | DDA                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | SJA            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

9-Jan-2017

| In no event shall TI's liabilit | ty arising out of such information | exceed the total purchase price | ce of the TI part(s) at issue in th | is document sold by TI to Cu | stomer on an annual basis. |
|---------------------------------|------------------------------------|---------------------------------|-------------------------------------|------------------------------|----------------------------|
|                                 |                                    |                                 |                                     |                              |                            |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Jan-2017

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type    | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|--------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS7A7002DDAR | SO<br>Power<br>PAD | DDA                | 8 | 2500 | 330.0                    | 12.8                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 9-Jan-2017



#### \*All dimensions are nominal

| ĺ | Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
|   | TPS7A7002DDAR | SO PowerPAD  | DDA             | 8    | 2500 | 366.0       | 364.0      | 50.0        |  |

# DDA (R-PDSO-G8)

# PowerPAD ™ PLASTIC SMALL-OUTLINE



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. This package complies to JEDEC MS-012 variation BA

PowerPAD is a trademark of Texas Instruments.



# DDA (R-PDSO-G8)

# PowerPAD™ PLASTIC SMALL OUTLINE

## THERMAL INFORMATION

This PowerPAD package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206322-6/L 05/12

NOTE: A. All linear dimensions are in millimeters



# DDA (R-PDSO-G8)

# PowerPAD™ PLASTIC SMALL OUTLINE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments.



#### IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.