# 9.9 - 12.5 Gb/s Optical Modulator Driver ## TGA4954-SL #### **Product Description** The TriQuint TGA4954-SL is part of a series of surface mount modulator drivers suitable for a variety of driver applications and is compatible with Metro MSA standards. The TGA4954-SL consists of two high performance wideband amplifiers combined with off chip circuitry assembled in a surface mount package. A single TGA4954-SL placed between the MUX and Optical Modulator provides OEMs with a board level modulator driver surface mount solution. The TGA4954-SL provides Metro and Long Haul designers with system critical features such as: low power dissipation (1.1W at Vo = 6V), low rail ripple, high voltage drive capability at 5V bias (6 V amplitude adjustable to 3 V), low output jitter, and low input drive sensitivity (250mV at Vo = 6V). The TGA4954-SL requires external DC blocks, a low frequency choke, and control circuitry. Evaluation boards available upon request. Lead Free finish & RoHS compliant. #### **Key Features and Performance** - Wide Drive Range (3V to 10V) - Single-Ended Input/Output - Low Power Dissipation (1.1W @ 6Vo) - Low Rail Ripple - 25psec Edge Rates (20/80%) - Hot-pluggable - Package Dimensions: 11.4 x 8.9 x 2.0 mm (0.450 x 0.350 x 0.080 inches) #### **Primary Applications** Mach-Zehnder Modulator Driver #### **Measured Data** Vdd=5V; Id1=65mA; Id2T=115mA; Vctrl1=-0.2V; # TABLE I MAXIMUM RATINGS | Symbol | Parameter | Value | Notes | |--------------------|----------------------------------|-----------------------|----------------------------------| | $V_{D1} V_{D2T}$ | Drain Voltage | 8 V | <u>1</u> / <u>2</u> / | | $V_{G1} V_{G2}$ | Gate Voltage Range | -3V to 0V | <u>1</u> / | | V <sub>CTRL1</sub> | Control Voltage Range | -3V to V <sub>D</sub> | <u>1</u> / | | I <sub>D1</sub> | Drain Supply Current (Quiescent) | 200 mA | <u>1</u> / <u>2</u> / | | I <sub>D2T</sub> | Drain Supply Current (Quiescent) | 350 mA | 1/ 2/ | | I <sub>G1</sub> | Gate Supply Current | 15 mA | <u>1</u> / | | I <sub>G2</sub> | Cate Supply Suitent | 10 1117 | 1/ | | I <sub>CTRL1</sub> | Control Supply Current | 15 mA | <u>1</u> / | | I <sub>CTRL2</sub> | Control Supply Surferit | | 1/ | | $P_{IN}$ | Input Continuous Wave Power | 23 dBm | <u>1</u> / <u>2</u> / | | $V_{IN}$ | 12.5Gb/s PRBS Input Voltage | 4 V <sub>PP</sub> | <u>1</u> / <u>2</u> / | | $P_{D}$ | Power Dissipation | 4 W | <u>1</u> / <u>2</u> / <u>3</u> / | | T <sub>CH</sub> | Operating Channel Temperature | 150 °C | <u>4</u> / | | T <sub>M</sub> | Mounting Temperature | 260 °C | | | | (10-20 Seconds) | | | | $T_{STG}$ | Storage Temperature | -65 to 150 °C | | - 1/ These ratings represent the maximum operable values for this device - $\underline{2}$ / Combinations of supply voltage, supply current, input power, and output power shall not exceed $P_D$ at a package base temperature of 80°C - 3/ When operated at this bias condition with a baseplate temperature of 80°C, the MTTF is reduced - 4/ Junction operating temperature will directly affect the device median time to failure (MTTF). For maximum life, it is recommended that junction temperatures be maintained at the lowest possible levels. # TABLE II THERMAL INFORMATION | Parameter | Test Conditions | T <sub>CH</sub> (°C) | R <sub>⊕JC</sub><br>(°C/W) | MTTF<br>(hrs) | |----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------------|---------------| | R <sub>⊝JC</sub> Thermal Resistance (Channel to Backside of Package) | $\begin{aligned} V_{DD} &= 5V \\ I_{DD} &= 215\text{mA} \\ P_{DISS} &= 1.08W \\ T_{BASE} &= 70^{\circ}\text{C} \end{aligned}$ | 92 | 20.4 | >1E6 | Note: Thermal transfer is conducted through the bottom of the TGA4954-SL package into the motherboard. The motherboard must be designed to assure adequate thermal transfer to the base plate. # TABLE III RF CHARACTERIZATION TABLE (T<sub>A</sub> = 25°C, Nominal) | Parameter | Test Conditions | Min | Тур | Max | Units | Notes | |---------------------------|------------------------------------------------------|----------------------------|----------------------------|-----|-------|-----------------------| | Small Signal<br>Bandwidth | | | 8 | | GHz | | | Saturated Power Bandwidth | | | 12 | | GHz | | | Small Signal<br>Gain | 0.1, 2, 4 GHz<br>6 GHz<br>10 GHz<br>14 GHz<br>16 GHz | 28<br>26<br>24<br>17<br>12 | 34<br>33<br>30<br>25<br>21 | | dB | <u>1</u> / | | Input Return<br>Loss | 0.1, 2, 4, 6, 10, 14,<br>16 GHz | 10 | 15 | | dB | <u>1</u> / | | Output Return<br>Loss | 0.1, 2, 4, 6, 10, 14,<br>16 GHz | 10 | 15 | | dB | <u>1</u> / | | Noise Figure | 3 GHz | | 2.5 | | dB | | | Small Signal<br>AGC Range | Midband | | 28 | | dB | | | Saturated Output<br>Power | 2, 4, 6, 8 & 10 GHz | 24 | 26.5 | | dBm | <u>4</u> / <u>5</u> / | # TABLE III (Continued) RF CHARACTERIZATION TABLE (T<sub>A</sub> = 25°C, Nominal) | Parameter | Test Conditions | Min | Тур | Max | Units | Notes | |------------------------------|----------------------------------------------------------------------------------|---------------------------------|------------|------------|----------|------------| | Eye Amplitude | $V_{D2} = 8.0V$ $V_{D2} = 6.5V$ $V_{D2} = 5.5V$ $V_{D2} = 4.5V$ $V_{D2} = 4.0V$ | 9.0<br>7.0<br>6.0<br>5.5<br>5.0 | | | $V_PP$ | <u>2</u> / | | Additive Jitter (RMS) | $\begin{aligned} V_{IN} &= 500 m V_{PP} \\ V_{IN} &= 800 m V_{PP} \end{aligned}$ | | 1.2<br>1.4 | 3.0<br>3.0 | psec | <u>3</u> / | | Q-Factor | $\begin{aligned} V_{IN} &= 500 m V_{PP} \\ V_{IN} &= 800 m V_{PP} \end{aligned}$ | 25<br>25 | 42<br>42 | | V/V | | | Delta Eye<br>Amplitude | 800mV <sub>PP</sub> | -0.50 | 0.0 | 0.50 | $V_{PP}$ | | | Delta Crossing<br>Percentage | 500–800 mV <sub>in p-p</sub> | -8 | | 8 | % | | #### **Table III Notes:** - $\underline{1}$ / Typical Package RF Bias Conditions: Vdd = 5V, adjust V<sub>G1</sub> to achieve I<sub>D1</sub> = 65mA then adjust V<sub>G2</sub> to achieve I<sub>D2T</sub> = 115mA 155 mA (Idd = 180 220 mA), V<sub>CTRL1</sub> = -0.2V & V<sub>CTRL2</sub> = +0.2 V - $\underline{2}$ / $V_{IN}$ = 250mV, Data Rate = 10.7Gb/s, $V_{D1}$ = $V_{D2T}$ or greater, $V_{CTRL2}$ and $V_{G2}$ are adjusted for maximum output. Typical final Idd under drive ~ 220 mA. - $\underline{3}$ / Computed using RSS Method where $J_{RMS\ DUT} = \sqrt{(J_{RMS\ TOTAL}^2 J_{RMS\ SOURCE}^2)}$ - 4/ Verified at die level on-wafer probe - 5/ Power Bias Die Probe: $V_{TEE} = 8V$ , adjust $V_{G}$ to achieve Idd = 175mA ±5%, $V_{CTRL} = +1.5V$ Note: At the die level, drain bias is applied through the RF output port using a bias tee, voltage is at the DC input to the bias tee #### **Measured Data** Frequency (GHz) # TGA4954-SL Typical Performance Data is measured in a Test Fixture **Test Fixture Block Diagram** #### **Measured Data** Vdd=5V; Id1=65mA; Vctrl1=-0.2V; Vin=500mVpp; Vo=6Vpp Vg2 & Vctrl2 are varied to achieve 6Vo & 50% crossing #### 9.953Gbps #### 10.7Gbps ### 11.3Gbps ## 12.5Gbps #### **Measured Data** Vdd=5V; Id1=65mA; Vctrl1=-0.2V; Vo=6Vpp; 10.7Gbps Vg2 & Vctrl2 are varied to achieve 6Vo & 50% crossing #### Vin=250mVpp #### Vin=500mVpp ## Vin=800mVpp # Product Datasheet Jan 4, 2012 **TGA4954-SL** #### **Measured Data** Vdd=5V; Id1=65mA; Vctrl1=-0.2V; Vin=500mVpp; 10.7Gbps Vg2 & Vctrl2 are varied to achieve 6Vo & 50% crossing # File Control Setup Measure Calibrate Utilities Help 16 Mar 2006 10:27 West Test's NEZ West Test's NEZ Eye Width Surral To Nose Bit Rate July Cycle Debriton July Cycle Debriton Signal Debrit #### Input # Production - Initial Alignment - Bias Procedure Vdd=5V, Vo=6Vamp, CPC=50% (Hot-Pluggable) #### **Bias Network Initial Conditions -** Vg1=-1.5V Vg2=-1.5V Vctrl1=-0.2V Vctrl2=+.1V Vdd=5V #### **Bias ON** - 1. Disable the output of MUX - 2. Apply Vg1, Vg2, Vctrl1 and Vctrl2 in any sequence. - 3. Apply Vdd. - 4. Make Vg1 more positive until <a href="Idd=65mA">Idd=65mA</a>. - This is Id1 (current into the first stage) - Typical value for Vg1 is -0.65V - 5. Make Vg2 more positive until Idd=180 220 mA. - This sets Id2T to 115 155 mA. - Typical value for Vg2 is -0.55V - 6. Enable the output of the MUX. - Set Vin=500mV - 7. <u>Output Swing Adjust</u>: Adjust <u>Vctrl2</u> slightly positive to increase output swing or adjust Vctrl2 slightly negative to decrease the output swing. - Typical value for <u>Vctrl2 is +0.22V</u> for Vo=6V. - 8. <u>Crossover Adjust</u>: Adjust <u>Vg2</u> slightly positive to push the crossover down or adjust Vg2 slightly negative to push the crossover up. - Typical value for <u>Vg2 is -0.57V</u> to center crossover with Vo=6V. #### **General Comments for Production Operation of TGA4954-SL:** - Due to natural variations in gate voltages observed with GaAs FET amplifiers used internally to the TGA4954-SL, optimal eye performance is obtained when the gate voltages (Vg1 and Vg2) are set to control desired drain currents (Id1 and Id2T) - 2. Vc2 feedback circuit recommended for output amplitude correction. #### **Bias OFF** - 1. Remove Vdd. - 2. Remove Vg1, Vg2, Vctrl1 and Vctrl2 in any sequence. # Production - Post Alignment - Bias Procedure Vdd=5V, Vo=6Vamp, CPC=50% (Hot-Pluggable) #### **Bias Network Initial Conditions -** Vg1= As found during initial alignment Vg2=-As found during initial alignment Vctrl1=-0.2V Vctrl2=As found during initial alignment Vdd=5V #### **Bias ON** - 1. Mux output can be either Enabled or Disabled - 2. Apply Vg1, Vg2, Vctrl1 and Vctrl2 in any sequence. - 3. Apply Vdd. - 4. Enable the output of the MUX - 5. <u>Output Swing Adjust</u>: Adjust <u>Vctrl2</u> slightly positive to increase output swing or adjust Vctrl2 slightly negative to decrease the output swing. - 6. <u>Crossover Adjust</u>: Adjust <u>Vg2</u> slightly positive to push the crossover down or adjust Vg2 slightly negative to push the crossover up. #### **Bias OFF** - 1. Remove Vdd. - 2. Remove Vg1, Vg2, Vctrl1 and Vctrl2 in any sequence. #### **General Comments for Production Operation of TGA4954-SL:** - Due to natural variations in gate voltages observed with GaAs FET amplifiers used internally to the TGA4954-SL, optimal eye performance is obtained when the gate voltages (Vg1 and Vg2) are set to control desired drain currents (Id1 and Id2T) - 2. Vc2 feedback circuit recommended for output amplitude correction. ## **Mechanical Drawing** Note for Pin 13: Pin 13 can be soldered to the PCB but MUST be left electrically open. # **Application Circuit** ### **Recommended Components:** | DESIGNATOR | DESCRIPTION | MANUFACTURER | PART NUMBER | |------------|------------------------------|-------------------------|----------------------------| | C1, C2 | DC Block, Broadband | Presidio | BB0502X7R104M16VNT9820 | | C3, C4, C5 | 10uF Capacitor MLC Ceramic | AVX | 0802YC106KAT | | C6, C7 | 0.01 uFCapacitor MLC Ceramic | AVX | 0603YC103KAT | | C8 | 10 uF Capacitor Tantalum | AVX | TAJA106K016R | | L1 | 220 uH Inductor | Panasonic or<br>Belfuse | ELLCTV221M<br>S581-4000-14 | | L2 | 330 nH Inductor | Panasonic | ELJ-FAR33MF2 | | R1, R2 | 274 Ω Resistor | Panasonic | ERJ-2RKF2740X | #### Notes: - 1. C3 and C4 extend low frequency performance thru 30 KHz. For applications requiring low frequency performance thru 100 kHz, C3 and C4 may be omitted - 2. C6 and C7 are power supply decoupling capacitors and may be omitted when driven directly with an opamp. Impedance looking into VCTRL1 and VCTRL2 is $10k\Omega$ real (13) #### **Assembly Notes** - · Proper ESD precautions must be followed while handling parts. - Parts must be in dry condition prior to soldering. See shipping label instructions. - TGA4954-SL may be processed using conventional SMT processes. - Both, lead-free and leaded solders may be used while maintaining following limits: - Maximum temperature ...... 260°C - Total time above 220°C ..... 60 seconds - Maximum ramp rate ........... 3°C/second - Time within 5 °C of Peak Temperature ............10 20 sec max - Typical solder reflow profiles are shown in figures below. - Hand soldering is not recommended. Solder paste may be applied using a stencil printer or dot placement. The volume of solder paste depends on PCB and component layout and should be well controlled to ensure consistent mechanical and electrical performance. - TGA4954-SL may be removed from circuit board and re-soldered <u>once</u>. After removal, solder pads must leveled and cleaned. Prior to re-soldering, the part must be dried in accordance with shipping label instructions. Solder reflow profiles for lead-free solders # Solder reflow profiles for Sn63/Pb37 and Sn62/Pb36/Ag2 solders ## **Environmental Ratings** | Moisture Sensitivity Rating | ESD Rating | |-----------------------------|------------| | MSL3 | 1B | ### **Ordering Information** | Part | Package Style | |------------|---------------------------------------| | TGA4954-SL | Land Grid Array, Surface Mount (RoHS) | GaAs MMIC devices are susceptible to damage from Electrostatic Discharge. Proper precautions should be observed during handling, assembly and test.