# Commercial Mobile DDR 1Gb SDRAM #### **Features** #### JEDEC LPDDR Compliant - Low Power Consumption - 2n Prefetch Architecture - Differential clock inputs (CK and CK) - Double-data rate on DQs, DQS and DM - Commands entered on each positive CK edge - DQS edge-aligned with data for READs; center-aligned with data for WRITEs - Status Register Read (SRR) #### Signal Integrity - Configurable DS for system compatibility #### Data Integrity - DRAM built-in Temperature Sensor for Temperature Compensated Self Refresh (TCSR) - Auto Refresh and Self Refresh Modes #### Power Saving Mode - Deep Power Down Mode (DPD) - Partial Array Self Refresh (PASR) - Clock Stop capability during idle period - LVCMOS Interface and Power Supply - VDD/VDDQ=1.70 to 1.95V #### **Options** # ■ Speed Grade (CL-TRCD-TRP)<sup>1</sup> - 333 Mbps / 3-3-3 - 400 Mbps / 3-3-3 #### ■ Temperature Range $(T_c)$ - Commercial Grade = -25°C ~85°C #### **Programmable Functions** - CAS Latency (2, 3) - Burst Length (2, 4, 8, 16) - Burst Type (Sequential, Interleaved) - Driver Strength (full, 1/2, 3/4, 1/4) #### **Packages / Density Information** #### Lead-free RoHS compliance and Halogen-free | 1Gb<br>(Org. / Package) | | Length x Width (mm) | Ball pitch<br>(mm) | | |-------------------------|------------------|---------------------|--------------------|--| | 64Mx16 | 60-ball<br>VFBGA | 8.00 x 9.00 | 0.80 | | | 32Mx32 | 90-ball<br>VFBGA | 8.00 x 13.00 | 0.80 | | #### **Density and Addressing** | Item | 1Gb | | | | | |-----------------------|----------|----------|-------------------|--|--| | Addressing | Star | ndard | Reduced Page Size | | | | Organization | 64M x 16 | 32M x 32 | 32M x 32 | | | | Number of banks | 4 | 4 | 4 | | | | Bank Address | BA0,BA1 | BA0,BA1 | BA0,BA1 | | | | Auto precharge | A10/AP | A10/AP | A10/AP | | | | Row Address | A0-A13 | A0-A12 | A0-A13 | | | | Column Address | A0-A9 | A0-A9 | A0-A8 | | | | tRFC(ns) <sup>2</sup> | 72 | 72 | 72 | | | | tREFI (µs) 3 | 7.8 | 7.8 | 7.8 | | | - NOTE 1 The timing specification of high speed bin is backward compatible with low speed bin. - NOTE 2 Violating tRFC specification will induce malfunction. - NOTE 3 $\,$ tREFI values for all bank refresh is within temperature specification(<= 85 $^{\circ}$ C). #### NT6DM64M16BD / NT6DM32M32BC # **Descriptions** The 1Gb Mobile LPDDR SDRAM is a high-speed CMOS, dynamic random-access memory containing 1,073,741,824 bits. It is internally configured as a quad-bank DRAM. The 1Gb chip is organized as 16Mbit x 4 banks x 16 I/O or 8Mbit x 4 banks x 32 I/O device. Each of the x16's 268,435,456-bit banks is organized as 16,384 rows by 1,024 columns by 16 bits. Each of the x32's 268,435,456-bit banks is organized as 8,192 rows by 1,024 columns by 32 bits. In the reduced page-size option, each of the x32's 268,435,456-bit banks are organized as 16,384 rows by 512 columns by 32 bits. To achieve high-speed operation, our LPDDR SDRAM uses the double data rate architecture and adopt 2n-prefetch interface designed to transfer two data per clock cycle at the I/O pins. The chip is designed to comply with all key Mobile Double-Data-Rate SDRAM key features. All of the control and address inputs are synchronized with a pair of externally supplied differential clocks, and latched at the cross point of differential clocks (CK rising and $\overline{\text{CK}}$ falling). The input data is registered at both edges of DQS, and the output data is referenced to both edges of DQS, as well as to both edges of CK. DQS is a bidirectional data strobe signal, transmitted by the LPDDR SDRAM during READs (edge-aligned with data), and by the memory controller during WRITEs (center-aligned with data). LPDDR SDRAM, Read and Write access are burst oriented. The address bits registered coincident with the ACTIVE command to select the row in the specific bank. And then the address bits registered with the READ or WRITE command to select the starting column location in the bank for the burst access. The burst length can be programmed as 2, 4, 8 or 16. An Auto Precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of burst access. LPDDR SDRAM with Auto Refresh mode, and the Power-down mode for power saving. And the Deep Power Down Mode can achieve the maximum power reduction by removing the memory array power within Low Power DDR SDRAM. With this feature, the system can cut off almost all DRAM power without adding the cost of a power switch and giving up month-board power-line layout flexibility. Self Refresh mode with Temperature Compensated Self Refresh (TCSR) and Partial Array Self Refresh (PASR) options, which allow users to achieve additional power saving. The TCSR and PASR options can be programmed via the extended mode register. The two features may be combined to achieve even greater power saving. The DLL that is typically used on standard DDR devices is not necessary on the Mobile DDR SDRAM. It has been omitted to save power. All inputs are LVCMOS compatible. Devices will have a V<sub>DD</sub> and V<sub>DDQ</sub> supply of 1.8V (nominal). # **Ordering Information** # Lead-free RoHS compliance and Halogen-free | | | | Speed | | | | | | |------------------|-----------------|-----------|-------------|----------------|-------------------------|----|--|--| | Organization | Part Number | Package | TCK<br>(ns) | Clock<br>(MHz) | Data Rate<br>(Mb/s/pin) | CL | | | | Commercial Grade | | | | | | | | | | 2410442 | NT6DM64M16BD-T1 | - 60 ball | 5.0 | 200 | 400 | 3 | | | | 64MX16 | NT6DM64M16BD-T3 | 00 ball | 6.0 | 166 | 333 | 3 | | | | 32MX32 | NT6DM32M32BC-T1 | 90 ball | 5.0 | 200 | 400 | 3 | | | | | NT6DM32M32BC-T3 | yo dali | 6.0 | 166 | 333 | 3 | | | # **NANYA Mobile Component/Wafer Part Numbering Guide** # Ball Assignments and Package Outline Drawing LPDDR SDRAM X16 in VFBGA-60 (8mm X 9mm) # Ball Assignments and Package Outline Drawing LPDDR SDRAM X32 in VFBGA-90 (8mm X 13mm) # **Ball Descriptions** | Symbol <sup>1</sup> | Type | Function | |------------------------------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ск, <del>с</del> к | Input | <b>Clock:</b> CK and $\overline{\text{CK}}$ are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK and negative edge of $\overline{\text{CK}}$ . Input and output data is referenced to the crossing of CK and $\overline{\text{CK}}$ (both directions of crossing). Internal clock signals are derived from CK, $\overline{\text{CK}}$ . | | СКЕ | Input | Clock Enable: CKE HIGH activates, and CKE LOW deactivates internal clock signals, and device input buffers and output drivers. Taking CKE LOW provides PRECHARGE POWER-DOWN and SELF REFRESH operation (all banks idle), or ACTIVE POWERDOWN (row ACTIVE in any bank). CKE is synchronous for all functions except for SELF REFRESH EXIT, which is achieved asynchronously. Input buffers, excluding CK, $\overline{\text{CK}}$ and CKE, are disabled during power-down and self refresh mode which are contrived for low standby power consumption. | | <del>CS</del> | Input | Chip Select: $\overline{CS}$ enables (registered LOW) and disables (registered HIGH) the command decoder All commands are masked when $\overline{CS}$ is registered HIGH. $\overline{CS}$ provides for external bank selection of systems with multiple banks. $\overline{CS}$ is considered part of the command code. | | RAS, CAS, WE | Input | <b>Command Inputs:</b> $\overline{RAS}$ , $\overline{CAS}$ and $\overline{WE}$ (along with $\overline{CS}$ ) define the command being entered. | | DM For x16, LDM, UDM For x32, DM0-DM3 | Input | Input Data Mask: DM is an input mask signal for write data. Input data is masked when DM is sampled HIGH along with that input data during a WRITE access. DM is sampled on both edges of DQS. Although DM pins are input-only, the DM loading matches the DQ and DQS loading. For x16 devices, LDM corresponds to the data on DQ0-DQ7, UDM corresponds to the data on DQ8-DQ15. For x32 devices, DM0 corresponds to the data on DQ0-DQ7, DM1 corresponds to the data on DQ8-DQ15, DM2 corresponds to the data on DQ16-DQ23, and DM3 corresponds to the data on DQ24-DQ31. | | DQ For x16: DQ0-DQ15 For x32: DQ0-DQ31 | Input/output | Data Bus: Bi-directional Input / Output data bus. | | DQS For x16: LDQS, UDQS For x32: DQS0-DQS3 | Input/output | Data Strobe: Output with read data, input with write data. Edge-aligned with read data. Centered with write data to capture write data. For x16 device, LDQS corresponds to the data on DQ0-DQ7, UDQS corresponds to the data on DQ8-DQ15. For x32 device, DQS0 corresponds to the data on DQ0-DQ7, DQS1 corresponds to the data on DQ8-DQ15, DQS2 corresponds to the data on DQ16-DQ23, and DQS3 corresponds to the data on DQ24-DQ31. | | BA0, BA1 | Input | Bank Address Inputs: BA0 and BA1 define to which bank an ACTIVE, READ, WRITE, or PRECHARGE command is being applied. BA0 and BA1 also determine which mode register is loaded during a LOAD MODE REGISTER command. | ## NT6DM64M16BD / NT6DM32M32BC | Symbol <sup>1</sup> | Туре | Function | |---------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A13 - A0 | Input | Address Inputs: provide the row address for ACTIVE commands, and the column address and auto precharge bit(A10) for READ or WRITE commands, to select one location out of the memory array in the respective bank. During a PRECHARGE command, A10 determines whether the PRECHARGE applies to one bank (A10 LOW, bank selected by Bank Address Inputs) or all banks (A10 HIGH). The address inputs also provide the opcode during a MODE REGISTER SET command. | | NC | - | No Connect: These pins should be left unconnected. | | VDDQ | Supply | DQ Power Supply: Isolated on the die for improved noise immunity. | | VSSQ | Supply | <b>DQ Ground:</b> Provide isolated ground to DQs for improved noise immunity. | | VDD | Supply | Power Supply | | VSS | Supply | Ground | #### Notes: <sup>1.</sup> The differential signal may show up in a different symbol but it indicates to the same thing. e.g., /CK = CK# = $\overline{CK}$ = CKb, /DQS = DQS# = $\overline{DQS}$ = DQSb # Functional Block Diagram - LPDDR 64Mx16 # Functional Block Diagram - LPDDR 32Mx32 # **Simplified State Diagram** | Abbrev. | Function | Abbrev. | Function | Abbrev. | Function | |---------|-----------------------------|---------|-----------------------|---------|----------------------| | ACT | Active | LMR | Load mode register | PRE | Precharge | | READ | Read (w/o Autoprecharge) | СКЕН | Exit power-down | PREALL | Precharge all banks | | READ A | Read (w/ Autoprecharge) | CKEL | Enter power-down | AREF | Auto Refresh | | WRITE | Write (w/o Autoprecharge) | DPD | Enter Deep Power Down | SREF | Enter self refresh | | WRITE A | Write (w/ Autoprecharge) | DPDX | Exit Deep Power Down | SREFX | Exit self refresh | | EMR | Load extended mode register | BST | Burst Terminate | SRR | Status Register Read | ### **Electrical Specifications** ## **Absolute Maximum DC Ratings** | Symbol | Parameter | Min | Max | Units | |------------------------------------|---------------------------------------------------|------|--------------------------------------------------------|-------| | V <sub>DD</sub> / V <sub>DDQ</sub> | $V_{DD} / V_{DDQ}$ supply voltage relative to Vss | -1.0 | 2.4 | V | | Vin | Voltage on any pin relative to Vss | -0.5 | 2.4 or (V <sub>DDQ</sub> + 0.3V),<br>Whichever is less | V | | Tstg | Storage Temperature (plastic) | -55 | +150 | °C | #### Notes: - 1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. Storage Temperature is the case surface temperature on the center/top side of the DRAM. - 3. $V_{DD}$ and $V_{DDQ}$ must be within 300mV of each other at all times. $V_{DDQ}$ must not exceed $V_{DD}$ . # **Input / Output Capacitance** | Symbol | Parameter | Min | Max | Unit | Notes | |--------|----------------------------------------------------|-----|------|------|-------| | ССК | Input capacitance: CK, CK | 1.5 | 3.0 | pF | | | CDCK | Input capacitance delta: CK, CK | - | 0.25 | pF | 2 | | CI | Input capacitance, all other input-only pins | 1.5 | 3.0 | pF | | | CDI | Input capacitance delta, all other input-only pins | - | 0.5 | pF | 2 | | CIO | Input/output capacitance, DQ, DM, DQS | 3.0 | 5.0 | pF | | | CDIO | Input/output capacitance delta, DQ, DM, DQS | - | 0.5 | pF | 3 | #### Notes: - 1. These values are guaranteed by design and are tested on a sample base only. - 2. These capacitance values are for single monolithic devices only. Multiple die packages will have parallel capacitive loads. - 3. Input capacitance is measured according to JEP147 procedure for measuring capacitance using a vector network analyzer. VDD, VDDQ are applied and all other pins (except the pin under test) floating. DQs should be in high impedance state. This may be achieved by pulling CKE to low level. - 4. Although DM is an input-only pin, the input capacitance of this pin must model the input capacitance of the DQ and DQS pins. This is required to match signal propagation times of DQ, DQS and DM in the system. # **AC/DC Electrical Characteristics and Operating Conditions** Apply Note 1-3 to whole the table. | Symbol | Parameter | Min | Max | Unit | Notes | |---------------------|------------------------------------------------------------|------------------------|------------------------|------|-------| | $V_{DD}$ | Supply voltage | 1.70 | 1.95 | V | - | | $V_{DDQ}$ | I/O Supply voltage | 1.70 | 1.95 | V | - | | Address | and Command inputs | | | | | | $V_{IH}$ | Input voltage high | 0.8 x V <sub>DDQ</sub> | V <sub>DDQ</sub> + 0.3 | V | - | | V <sub>IL</sub> | Input voltage low | -0.3 | 0.2 x V <sub>DDQ</sub> | V | - | | Clock inp | outs (CK, CK) | | | | | | $V_{\text{IN}}$ | DC input voltage | -0.3 | V <sub>DDQ</sub> + 0.3 | V | - | | V <sub>ID(DC)</sub> | DC input differential voltage | 0.4 x V <sub>DDQ</sub> | V <sub>DDQ</sub> + 0.6 | V | 2 | | V <sub>ID(AC)</sub> | AC Input Differential Voltage | 0.6 x V <sub>DDQ</sub> | V <sub>DDQ</sub> + 0.6 | V | 2 | | V <sub>IX</sub> | AC Differential Crosspoint Voltage | 0.4 x V <sub>DDQ</sub> | 0.6 x V <sub>DDQ</sub> | V | 3 | | Data inpu | ıts | | | | | | $V_{\text{IH(DC)}}$ | DC input high voltage | 0.7 x V <sub>DDQ</sub> | V <sub>DDQ</sub> + 0.3 | V | - | | V <sub>IL(DC)</sub> | DC input low voltage | -0.3 | 0.3 x V <sub>DDQ</sub> | V | - | | V <sub>IH(AC)</sub> | AC input high voltage | 0.8 x V <sub>DDQ</sub> | V <sub>DDQ</sub> + 0.3 | V | - | | V <sub>IL(AC)</sub> | AC input low voltage | -0.3 | 0.2 x V <sub>DDQ</sub> | V | - | | Data outp | puts | | | | | | $V_{OH}$ | DC output high voltage: Logic 1 (I <sub>OH</sub> = -0.1mA) | 0.9 x V <sub>DDQ</sub> | - | V | - | | $V_{OL}$ | DC output low voltage: Logic 0 (I <sub>OL</sub> = -0.1mA) | - | 0.1 x V <sub>DDQ</sub> | V | - | | Leakage | current | | | | | | | Input leakage current | | | | | | l <sub>l</sub> | Any input $0 \le V_{IN} \le V_{DD}$ , | -1 | 1 | uA | | | | All other pins not under test = 0V | | | | | | | Output leakage current | - | F | ^ | | | l <sub>OZ</sub> | DQs are disabled; $0 \le V_{OUT} \le V_{DDQ}$ | -5 | 5 | uA | | #### Notes: - 1. All voltages referenced to VSS and VSSQ must be same potential. - 2. VID(DC) and VID(AC) are the magnitude of the difference between the input level on CK and the input level on $\overline{CK}$ . - 3. The value of VIX is expected to be 0.5 \* VDDQ and must track variations in the DC level of the same. ## NT6DM64M16BD / NT6DM32M32BC # **IDD Specifications and Measurement Conditions (64Mx16)** Notes 1-5 apply to all the parameters/conditions in this table | Symbol | Parameter/Condition | T1(-5) | T3(-6) LPDDR333 | Unit | Notes | | |--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|----------------|-------|-------| | IDD0 | Operating one bank active-precharge current: tRC = tRCmin; tCK = tCKmin; CKE is HIGH; CS is HIGH between valid address inputs are SWITCHING; data bus inputs are STABLE | commands; | 100 | 90 | mA | 6 | | IDD2P | Precharge power-down standby current: all banks idle, CKE is LOW; CS is HIGH, tCK = tCKmin; address and control inputs are SWITCHING; data bus inputs are STAB | 400/<br>(Typ./ | /600<br>(Max.) | uA | 7,8 | | | IDD2PS | Precharge power-down standby current with clock stopped: all banks idle, CKE is LOW; $\overline{\text{CS}}$ is HIGH, CK = LOW, CK = HIGH; address and control inputs are SWITCHING; data bus inputs are STAB | BLE | 1 | /600<br>(Max.) | uA | 7 | | IDD2N | Precharge non power-down standby current: all banks idle, CKE is HIGH; CS is HIGH, tCK = tCKmin; address and control inputs are SWITCHING; data bus inputs are STAB | BLE | 18 | 15 | mA | 9 | | IDD2NS | Precharge non power-down standby current with clock stopped: all banks idle, CKE is HIGH; $\overline{\text{CS}}$ is HIGH, CK = LOW, CK = HIGH; address and control inputs are SWITCHING; data bus inputs are STAB | 14 | 8 | mA | 9 | | | IDD3P | Active power-down standby current: one bank active, CKE is LOW; CS is HIGH, tCK = tCKmin; address and control inputs are SWITCHING; data bus inputs are STABLE | | | 5 | mA | 8 | | IDD3PS | Active power-down standby current with clock stopped: one bank active, CKE is LOW; CS is HIGH, CK = LOW, CK = HIGH; address and control inputs are SWITCHING; data bus inputs are STABLE | | | 5 | | | | IDD3N | Active non power-down standby current: one bank active, CKE is HIGH; CS is HIGH, tCK = tCKmin; address and control inputs are SWITCHING; data bus inputs are STAE | BLE | 20 | 18 | mA | 6 | | IDD3NS | Active non power-down standby current with clock stopped: one bank active, CKE is HIGH; CS is HIGH, CK = LOW, CK = HIGH; address and control inputs are SWITCHING; data bus inputs are STAI | BLE | 16 | 14 | mA | 6 | | IDD4R | Operating burst read current: one bank active; BL=4; CL=3; tCK = tCKmin; continuous read bursts; I address inputs are SWITCHING; 50% data change each burst transfer | | 135 | 120 | mA | 6 | | IDD4W | Operating burst write current: one bank active; BL=4; tCK = tCKmin; continuous write bursts; address inputs are SWITCHING; 50% data change each burst transfer | r | 135 | 120 | mA | 6 | | IDD5 | Auto Refresh current: tCK = tCKmin; burst refresh; CKE is HIGH; | tRC = 140ns | 100 | 100 | mA | 10 | | IDD5A | address and control inputs are SWITCHING; data bus inputs are STABLE | tRC = tREFI | 15 | 15 | mA | 10,11 | | IDD8 | Deep power-down current: Address and control inputs are STABLE; data bus inputs are STABLE | 25℃ | 1 | 0 | uA | 7,13 | # **IDD Specifications and Measurement Conditions (32Mx32)** Notes 1-5 apply to all the parameters/conditions in this table | Symbol | Parameter/Condition | | T1(-5) | T3(-6)<br>LPDDR333 | Unit | Notes | |--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|--------------------|------|-------| | IDD0 | Operating one bank active-precharge current: tRC = tRCmin; tCK = tCKmin; CKE is HIGH; CS is HIGH between valid address inputs are SWITCHING; data bus inputs are STABLE | commands; | 100 | 90 | mA | 6 | | IDD2P | Precharge power-down standby current: all banks idle, CKE is LOW; CS is HIGH, tCK = tCKmin; address and control inputs are SWITCHING; data bus inputs are STAE | 400,<br>(Typ./ | /600<br>Max.) | uA | 7,8 | | | IDD2PS | Precharge power-down standby current with clock stopped: all banks idle, CKE is LOW; CS is HIGH, CK = LOW, CK = HIGH; address and control inputs are SWITCHING; data bus inputs are STAE | BLE | 400,<br>(Typ./ | /600<br> Max.) | uA | 7 | | IDD2N | Precharge non power-down standby current: all banks idle, CKE is HIGH; CS is HIGH, tCK = tCKmin; address and control inputs are SWITCHING; data bus inputs are STAE | 18 | 15 | mA | 9 | | | IDD2NS | Precharge non power-down standby current with clock stopped: all banks idle, CKE is HIGH; $\overline{\text{CS}}$ is HIGH, CK = LOW, CK = HIGH; address and control inputs are SWITCHING; data bus inputs are STAE | 14 | 8 | mA | 9 | | | IDD3P | Active power-down standby current: one bank active, CKE is LOW; CS is HIGH, tCK = tCKmin; address and control inputs are SWITCHING; data bus inputs are STAI | 5 | | mA | 8 | | | IDD3PS | Active power-down standby current with clock stopped: one bank active, CKE is LOW; $\overline{\text{CS}}$ is HIGH, CK = LOW, CK = HIGH; address and control inputs are SWITCHING; data bus inputs are STA | 5 | | mA | | | | IDD3N | Active non power-down standby current: one bank active, CKE is HIGH; CS is HIGH, tCK = tCKmin; address and control inputs are SWITCHING; data bus inputs are STAE | BLE | 20 | 18 | mA | 6 | | IDD3NS | Active non power-down standby current with clock stopped: one bank active, CKE is HIGH; CS is HIGH, CK = LOW, CK = HIGH; address and control inputs are SWITCHING; data bus inputs are STA | BLE | 16 | 14 | mA | 6 | | IDD4R | Operating burst read current: one bank active; BL=4; CL=3; tCK = tCKmin; continuous read bursts; Address inputs are SWITCHING; 50% data change each burst transfer | | 150 | 135 | mA | 6 | | IDD4W | Operating burst write current: one bank active; BL=4; tCK = tCKmin; continuous write bursts; address inputs are SWITCHING; 50% data change each burst transfe | r | 150 | 135 | mA | 6 | | IDD5 | Auto Refresh current:<br>tCK = tCKmin; burst refresh; CKE is HIGH; | tRC = 140ns | 100 | 100 | mA | 10 | | IDD5A | address and control inputs are SWITCHING; data bus inputs are STABLE | tRC = tREFI | 15 | 15 | mA | 10,11 | | IDD8 | Deep power-down current: | 25°C | 1 | 0 | uA | 7,13 | | | Address and control inputs are STABLE; data bus inputs are STABLE | 85°C | 2 | 5 | uA | 7 | #### IDD6 Self-refresh and Partial Array Refresh) current Notes 1 - 5, 7, and 12 apply to all the parameters/conditions in this table | Symbol | Parameter/Condition | Temperature | PASR | Typical | Мах | Unit | |--------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------|---------|------|------| | | Self refresh current: CKE=LOW; <sup>1</sup> CK= <sup>1</sup> CK(min); Address and control inputs are stable; Data bus inputs are stable. | 85℃ | Full Array | 1000 | 1200 | uA | | | | | 1/2 Array | 700 | _ | uA | | IDD6 | | | 1/4 Array | 560 | _ | uA | | IDD6 | | <b>45</b> ℃ | Full Array | 500 | _ | uA | | | | | 1/2 Array | 400 | _ | uA | | | | | 1/4 Array | 350 | _ | uA | #### **IDD Notes:** - 1. All voltages referenced to V<sub>ss</sub>. - 2. Tests for I<sub>DD</sub> may be conducted at nominal supply voltage levels, but the related specifications and device operation are guaranteed for the full voltage and temperature range specified. - 3. Timing and $I_{DD}$ tests may use a $V_{IL}$ -to- $V_{IH}$ swing of up to 1.5V in the test environment, but input timing is still referenced to $V_{DDQ}/2$ (or, to the crossing point for CK and $\overline{CK}$ ). The output timing reference voltage level is $V_{DDQ}/2$ . - 4. I<sub>DD</sub> is dependent on output loading and cycle rates. Specified values are obtained with minimum cycle time with the outputs open. - 5. IDD specifications are tested after the device is properly initialized, and are averaged at the defined cycle rate. - 6. MIN (<sup>t</sup>RC or <sup>t</sup>RFC) for IDD measurements is the smallest multiple of <sup>t</sup>CK that meets the minimum absolute value for the respective parameter. <sup>t</sup>RAS (MAX) for IDD measurements is the largest multiple of <sup>t</sup>CK that meets the maximum absolute value for <sup>t</sup>RAS. - 7. Measurement is taken 500ms after entering into this operating mode to provide settling time for the tester. - 8. $V_{DD}$ must not vary more than 4 % if CKE is not active while any bank is active. - 9. IDD2N specifies DQ, DQS, and DM to be driven to a valid HIGH or LOW logic level. - 10. CKE must be active (HIGH) during the entire time a REFRESH command is executed. From the time the AUTO REFRESH command is registered, CKE must be active at each rising clock edge until <sup>t</sup>RFC later. - 11. This limit is a nominal value and does not result in a fail. CKE is HIGH during REFRESH command period (<sup>t</sup>RFC [MIN]) else CKE is LOW (for example, during standby). - 12. Values for IDD6 85°C are guaranteed for the entire temperature range. - 13. IDD8 are typical values. IDD8 is measured at 25°C. # **Electrical Characteristics and Recommended AC Operating Conditions** Note 1-9 apply to all of the parameters | Symbol | Parameter | | T1 (-5 )<br>LPDDR400 | | | (-6 )<br>DR333 | Unit | Notes | |--------------|------------------------------------------------------|------------------|----------------------|---------------|-------------|----------------|----------|----------| | · | | | Min | Max | Min | Max | | | | 44.0 | A | CL=3 | 2.0 | 5.0 | 2.0 | 5.5 | | | | tAC | Access window of DQs from CK, $\overline{\text{CK}}$ | CL=2 | 2.0 | 6.5 | 2.0 | 6.5 | ns | | | <b>10</b> 1/ | Olaska suska firma | CL=3 | 5.0 | - | 6 | - | | | | tCK | Clock cycle time | CL=2 | 12 | - | 12 | - | ns | 12 | | tCH | CK high-level width | | 0.45 | 0.55 | 0.45 | 0.55 | tCK | | | tCL | CK low-level width | | 0.45 | 0.55 | 0.45 | 0.55 | tCK | | | tHP | Half-clock period | | tCH,<br>tCL | - | tCH,<br>tCL | - | ns | 10,11 | | tCKE | CKE min. pulse width (high and low) | | 1*tCK | - | 1*tCK | - | ns | | | tDQSCK | Access window of DQS from CK, CK | CL=3 | 2.0 | 5.0 | 2.0 | 5.5 | ns | | | ID QOOK | 7.00033 WINDOW OF DAGO HOTH OIX, OX | CL=2 | 2.0 | 6.5 | 2.0 | 6.5 | ns | | | tDQSQ | DQS-DQ skew, DQS to last DQ valid, per gro | - | 0.4 | - | 0.45 | ns | 20 | | | tQHS | Data Hold Skew Factor | - | 0.5 | - | 0.65 | ns | 11 | | | tQH | DQ-DQS hold, DQS to first DQ to go non-valid | tHP -<br>tQHS | - | tHP -<br>tQHS | - | ns | 11 | | | n/a | Data Valid output window (DVW) | | tQH – | tDQSQ | tQH – tDQSQ | | ns | | | 41.17 | Data and high a usin days from CV OV | CL=3 | - | 5.0 | - | 5.5 | ns | | | tHZ | Data-out high-z window from CK, CK | CL=2 | - | 6.5 | - | 6.5 | ns | 19 | | tLZ | Data-out Low-z window from CK, CK | | 1.0 | - | 1.0 | - | ns | 19 | | tRPRE | DQS read preamble | CL=3 | 0.9 | 1.1 | 0.9 | 1.1 | tCK | 23 | | UNI INC | DQS read preamble | CL=2 | 0.5 | 1.1 | 0.5 | 1.1 | tCK | 23 | | tRPST | DQS read postamble | | 0.4 | 0.6 | 0.4 | 0.6 | tCK | | | tSRC | Read of SRR to next valid command | | CL+1 | - | CL+1 | - | tCK | | | tSRR | SRR-to-READ | | 2 | - | 2 | - | tCK | | | tTQ | Internal temperature sensor valid temperature | 2 | - | 2 | - | ms | 31 | | | tDHf | DQ and DM input hold time relative to DQS (fa | 0.48 | - | 0.6 | - | ns | 13,14,15 | | | tDHs | DQ and DM input hold time relative to DQS (s | 0.58 | - | 0.7 | - | ns | 13,14,16 | | | tDSf | DQ and DM input setup time relative to DQS ( | 0.48 | - | 0.6 | - | ns | 13,14,15 | | | tDSs | DQ and DM input setup time relative to DQS ( | (slow slew rate) | 0.58 | - | 0.7 | - | ns | 13,14,16 | | tDIPW | DQ and DM input pulse width (for each input) | | 1.8 | - | 2.1 | - | ns | 17 | ## NT6DM64M16BD / NT6DM32M32BC | Symbol | Parameter | | (-5 )<br>DR400 | | (-6 )<br>DR333 | Unit | Notes | |--------|----------------------------------------------------------|------|----------------|-------|----------------|------|-------| | - | | Min | Max | Min | Max | | | | tDQSS | WRITE command to first DQS latching transition | 0.75 | 1.25 | 0.75 | 1.25 | tCK | | | tDQSH | DQS input high pulse width | 0.4 | 0.6 | 0.4 | 0.6 | tCK | | | tDQSL | DQS input low pulse width | 0.4 | 0.6 | 0.4 | 0.6 | tCK | | | tDSH | DQS falling edge from CK rising – hold time | 0.2 | - | 0.2 | - | tCK | | | tDSS | DQS falling edge from CK rising – setup time | 0.2 | - | 0.2 | - | tCK | | | tWPRE | DQS write preamble | 0.25 | - | 0.25 | - | tCK | | | tWPRES | DQS write preamble setup time | 0 | - | 0 | - | ns | 21 | | tWPST | DQS write postamble | 0.4 | 0.6 | 0.4 | 0.6 | tCK | 22 | | tIHf | Address and Control input hold time (fast slew rate) | 0.9 | - | 1.1 | - | ns | 15,18 | | tlHs | Address and Control input hold time (slow slew rate) | 1.1 | - | 1.2 | - | ns | 16,18 | | tISf | Address and Control input setup time (fast slew rate) | 0.9 | - | 1.1 | - | ns | 15,18 | | tlSs | Address and Control input setup time (slow slew rate) | 1.1 | - | 1.2 | - | ns | 16,18 | | tIPW | Address and Control input pulse width | 2.3 | - | 2.6 | - | ns | 17 | | tMRD | Load MODE Register command cycle time | 2 | - | 2 | - | tCK | | | tRAS | ACTIVE to PRECHARGE command | 40 | 70,000 | 41.8 | 70,000 | ns | | | tRC | ACTIVE to ACTIVE / ACTIVE to AUTO REFRESH command period | 55 | - | 60 | - | ns | | | tRCD | ACTIVE to READ or WRITE delay | 15 | - | 18 | - | ns | 24 | | tRP | PRECHARGE command period | 15 | - | 18 | - | ns | 24 | | tRRD | ACTIVE bank-a to ACTIVE bank-b command | 10 | - | 12 | - | ns | | | tDAL | Auto precharge write recovery + precharge time | - | - | - | - | - | 26 | | tWR | Write recovery time | 15 | - | 15 | - | ns | | | tWTR | Internal WRITE to READ command delay | 2 | - | 1 | - | tCK | | | tXP | Exit power-down mode to first valid command | | - | 6 | - | ns | 28 | | tXSR | Exit SELF REFRESH to first valid command | | - | 112.5 | - | ns | 27 | | tREF | Refresh period | - | 64 | - | 64 | ms | | | tREFI | Average periodic refresh interval | - | 7.8 | - | 7.8 | us | 29,30 | | tRFC | Auto Refresh command period | 72 | - | 72 | - | ns | | #### Notes: - 1. All voltages referenced to Vss. - ${\bf 2. \ All \ parameters \ assume \ proper \ device \ initialization.}$ - 3. Tests for AC timing, and electrical AC and DC characteristics may be conducted at nominal supply voltage levels, but the related specifications and device operation are guaranteed for the full voltage range specified. - 4. The circuit shown below represents the timing reference load used in defining the relevant timing parameters of the device. It is not intended to be either a precise representation of the typical system environment or a depiction of the actual load presented by a production tester. System designers will use IBIS or other simulation tools to correlate the timing reference load to system environment. Specifications are correlated to production test conditions (generally a coaxial transmission line terminated at the tester electronics). For the half-strength driver with a nominal 10pF load, parameters <sup>†</sup>AC and <sup>†</sup>QH are expected to be in the same range. However, these parameters are not subject to production test but are estimated by design/characterization. Use of IBIS or other simulation tools for system design validation is suggested. - 5. The CK, $\overline{\text{CK}}$ input reference voltage level (for timing referenced to CK, $\overline{\text{CK}}$ ) is the point at which CK and $\overline{\text{CK}}$ cross; the input reference voltage level for signals other than CK, $\overline{\text{CK}}$ is $V_{DDO}/2$ . - 6. The timing reference voltage level is VDDQ/2. - 7. AC and DC input and output voltage levels are defined in the section for Electrical Characteristics and AC/DC operating conditions. - 8. A CK/CK differential slew rate of 2.0 V/ns is assumed for all parameters. - 9. CAS latency definition: with CL = 3 the first data element is valid at (2 \* tCK + tAC) after the clock at which the READ command was registered (see figure); with CL = 2 the first data element is valid at (tCK + tAC) after the clock at which the READ command was registered; with CL = 4 the first data element is valid at (3 \* tCK + tAC) after the clock at which the READ command was registered. #### NT6DM64M16BD / NT6DM32M32BC - 10. Min (tCL, tCH) refers to the smaller of the actual clock low time and the actual clock high time as provided to the device (i.e. this value can be greater than the minimum specification limits for tCL and tCH) - 11. tQH = tHP tQHS, where tHP = minimum half clock period for any given cycle and is defined by clock high or clock low (tCL, tCH). tQHS accounts for 1) the pulse duration distortion of on-chip clock circuits; and 2) the worst case push-out of DQS on one transition followed by the worst case pull-in of DQ on the next transition, both of which are, separately, due to data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers. - 12. The only time that the clock frequency is allowed to change is during clock stop, power-down or self-refresh modes. - 13. The transition time for DQ, DM and DQS inputs is measured between VIL(DC) to VIH(AC) for rising input signals, and VIH(DC) to VIL(AC) for falling input signals. - 14. DQS, DM and DQ input slew rate is specified to prevent double clocking of data and preserve setup and hold times. Signal transitions through the DC region must be monotonic. - 15. Input slew rate $\geq$ 1.0 V/ns. - 16. Input slew rate $\geq$ 0.5 V/ns and < 1.0 V/ns. - 17. These parameters guarantee device timing but they are not necessarily tested on each device. - 18. The transition time for address and command inputs is measured between VIH and VIL. - 19. tHZ and tLZ transitions occur in the same access time windows as valid data transitions. These parameters are not referred to a specific voltage level, but specify when the device is no longer driving (HZ), or begins driving (LZ). - 20. tDQSQ consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers for any given cycle. - 21. The specific requirement is that DQS be valid (HIGH, LOW, or some point on a valid transition) on or before the corresponding CK edge. A valid transition is defined as monotonic and meeting the input slew rate specifications of the device. When no writes were previously in progress on the bus, DQS will be transitioning from Hi-Z to logic LOW. If a previous write was in progress, DQS could be HIGH, LOW, or transitioning from HIGH to LOW at this time, depending on tDQSS. - 22. The maximum limit for this parameter is not a device limit. The device operates with a greater value for this parameter, but system performance (bus turnaround) will degrade accordingly. - 23. A low level on DQS may be maintained during High-Z states (DQS drivers disabled) by adding a weak pull-down element in the system. It is recommended to turn off the weak pull-down element during read and write bursts (DQS drivers enabled). - 24. Speed bin (CL tRCD tRP) = 3 3 3 - 25. Speed bin (CL tRCD tRP) = 3 4 4 (all speed bins except LPDDR200) - 26. tDAL = (tWR/tCK) + (tRP/tCK): for each of the terms, if not already an integer, round to the next higher integer. - 27. There must be at least two clock pulses during the tXSR period. - 28. There must be at least one clock pulse during the tXP period. - 29. tREFI values are dependent on density and bus width. - 30. A maximum of 8 Refresh commands can be posted to any given LPDDR, meaning that the maximum absolute interval between any Refresh command and the next Refresh command is 8\*tREFI. - 31. It's not supported for package level. #### **OUTPUT SLEW RATE CHARACTERISTICS** | PARAMETER | MIN | MAX | UNIT | NOTES | |--------------------------------------------------------------------|-----|------|------|-------| | Pull-up and Pull-Down Slew Rate for Full Strength Driver | 0.7 | 2.5 | V/ns | 1,2 | | Pull-up and Pull-Down Slew Rate for Three-Quarters Strength Driver | 0.5 | 1.75 | V/ns | 1,2 | | Pull-up and Pull-Down Slew Rate for Half Strength Driver | 0.3 | 1.0 | V/ns | 1,2 | | Output Slew rate Matching ratio (Pull-up to Pull-down) | 0.7 | 1.4 | - | 3 | #### NOTES: - 1. Measured with a test load of 20 pF connected to VSSQ. - 2. Output slew rate for rising edge is measured between VILD(DC) to VIHD(AC) and for falling edge between VIHD(DC) to VILD(AC). - 3. The ratio of pull-up slew rate to pull-down slew rate is specified for the same temperature and voltage, over the entire temperature and voltage range. For a given output, it represents the maximum difference between pull-up and pull-down drivers due to process variation. ## **AC Overshoot/Undershoot Specification** | PARAMETER | SPECIFICATION | |--------------------------------------------------------------------------|---------------| | Maximum peak amplitude allowed for overshoot | 0.5 V | | Maximum peak amplitude allowed for undershoot | 0.5 V | | The area between overshoot signal and VDD must be less than or equal to | 3 V-ns | | The area between undershoot signal and GND must be less than or equal to | 3 V-ns | #### NOTES: 1. This specification is intended for devices with no clamp protection and is guaranteed by design. #### **AC Overshoot and Undershoot Definition** ## **OUTPUT DRIVE STRENGTH CHARACTERISTICS** | | FULL DRIVE STRENGTH | | | | HALF DRIVE STRENGTH | | | | THREE-QUARTERS DRIVE<br>STRENGTH | | | | |----------------|---------------------|-------|-------|---------------------|------------------------------|-------|----------------------------|--------|----------------------------------|-------|----------------------------|--------| | VOLTAGE<br>[V] | | | CURI | L-UP<br>RENT<br>iA] | PULL-DOWN<br>CURRENT<br>[mA] | | PULL-UP<br>CURRENT<br>[mA] | | PULL-DOWN<br>CURRENT<br>[mA] | | PULL-UP<br>CURRENT<br>[mA] | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | 0.00 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0.10 | 2.8 | 18.53 | -2.8 | -18.53 | 1.27 | 8.42 | -1.27 | -8.42 | 1.96 | 12.97 | -1.96 | -12.97 | | 0.20 | 5.6 | 26.8 | -5.6 | -26.8 | 2.55 | 12.3 | -2.55 | -12.3 | 3.92 | 18.76 | -3.92 | -18.76 | | 0.30 | 8.4 | 32.8 | -8.4 | -32.8 | 3.82 | 14.95 | -3.82 | -14.95 | 5.88 | 22.96 | -5.88 | -22.96 | | 0.40 | 11.2 | 37.05 | -11.2 | -37.05 | 5.09 | 16.84 | -5.09 | -16.84 | 7.84 | 25.94 | -7.84 | -25.94 | | 0.50 | 14 | 40 | -14 | -40 | 6.36 | 18.2 | -6.36 | -18.2 | 9.8 | 28 | -9.8 | -28 | | 0.60 | 16.8 | 42.5 | -16.8 | -42.5 | 7.64 | 19.3 | -7.64 | -19.3 | 11.76 | 29.75 | -11.76 | -29.75 | | 0.70 | 19.6 | 44.57 | -19.6 | -44.57 | 8.91 | 20.3 | -8.91 | -20.3 | 13.72 | 31.2 | -13.72 | -31.2 | | 0.80 | 22.4 | 46.5 | -22.4 | -46.5 | 10.16 | 21.2 | -10.16 | -21.2 | 15.68 | 32.55 | -15.68 | -32.55 | | 0.85 | 23.8 | 47.48 | -23.8 | -47.48 | 10.8 | 21.6 | -10.8 | -21.6 | 16.66 | 33.24 | -16.66 | -33.24 | | 0.90 | 23.8 | 48.5 | -23.8 | -48.5 | 10.8 | 22 | -10.8 | -22 | 16.66 | 33.95 | -16.66 | -33.95 | | 0.95 | 23.8 | 49.4 | -23.8 | -49.4 | 10.8 | 22.45 | -10.8 | -22.45 | 16.66 | 34.58 | -16.66 | -34.58 | | 1.00 | 23.8 | 50.05 | -23.8 | -50.05 | 10.8 | 22.73 | -10.8 | -22.73 | 16.66 | 35.04 | -16.66 | -35.04 | | 1.10 | 23.8 | 51.35 | -23.8 | -51.35 | 10.8 | 23.21 | -10.8 | -23.21 | 16.66 | 35.95 | -16.66 | -35.95 | | 1.20 | 23.8 | 52.65 | -23.8 | -52.65 | 10.8 | 23.67 | -10.8 | -23.67 | 16.66 | 36.86 | -16.66 | -36.86 | | 1.30 | 23.8 | 53.95 | -23.8 | -53.95 | 10.8 | 24.14 | -10.8 | -24.14 | 16.66 | 37.77 | -16.66 | -37.77 | | 1.40 | 23.8 | 55.25 | -23.8 | -55.25 | 10.8 | 24.61 | -10.8 | -24.61 | 16.66 | 38.68 | -16.66 | -38.68 | | 1.50 | 23.8 | 56.55 | -23.8 | -56.55 | 10.8 | 25.08 | -10.8 | -25.08 | 16.66 | 39.59 | -16.66 | -39.59 | | 1.60 | 23.8 | 57.85 | -23.8 | -57.85 | 10.8 | 25.54 | -10.8 | -25.54 | 16.66 | 40.5 | -16.66 | -40.5 | | 1.70 | 23.8 | 59.15 | -23.8 | -59.15 | 10.8 | 26.01 | -10.8 | -26.01 | 16.66 | 41.41 | -16.66 | -41.41 | | 1.80 | _ | 60.45 | _ | -60.45 | _ | 26.48 | _ | -26.48 | _ | 42.32 | _ | -42.32 | | 1.90 | _ | 61.75 | _ | -61.75 | _ | 26.95 | _ | -26.95 | _ | 43.23 | _ | -43.23 | - 1. Based on nominal impedance of 25 Ohms (Full Drive), 55 Ohms (Half Drive) and 36 Ohms(Three-Quarters) at VDDQ/2 - 2. The full variation in driver current from minimum to maximum due to process, temperature and voltage will lie within the outer bounding lines of the I-V curve. - ${\it 3. The I-V current for the optional quarter drive strength is approximately 50\% of the half drive strength.}\\$ - 4. The IV current for the Three-Quarters Strength Driver is approximately 70% of the full drive strength current. - 5. Implementation and availability of Three-Quarters Strength Driver is optional for speed bins LPDDR333 and below. # I-V Curves for Full, Three-Quarters and Half Drive Strength Characteristics are specified under best and worst process variation/conditions #### NT6DM64M16BD / NT6DM32M32BC # **Basic Functionality** The LPDDR SDRAM is a high-speed CMOS, dynamic random access memory internally configured as a four-bank DRAM. The double data rate architecture is essentially a 2n prefetch with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write access for the LPDDR SDRAM effectively consists of a single 2n-bit wide, one clock cycle data transfer at the internal DRAM core and two corresponding n-bit wide, one-half-clock-cycle data transfers at the I/O pins. Read and write access to the LPDDR SDRAM are burst oriented; access start at a selected location and continue for a programmed number of locations in a programmed sequence. Operation begins with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and the row to be activated (BA0-BA1 select the bank; A0-A13 select the row). The address bits registered coincident with the READ or WRITE command are used to select the bank and the starting column location for the burst operation. The Mobile DDR SDRAM provides for programmable READ or WRITE burst lengths of 2, 4, 8, or 16. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst access. As with standard DDR SDRAMs, the pipelined, multibank architecture of the Mobile DDR SDRAMs supports concurrent operation, thereby providing high effective bandwidth by hiding row precharge and activation time. An auto refresh mode is provided, along with a power saving power-down mode. Deep power-down mode is offered to achieve maximum power reduction by eliminating the power of the memory array. Data will not be retained after device enters deep power-down mode. Two self refresh features, temperature-compensated self refresh (TCSR) and partial array self refresh (PASR), offer additional power saving. TCSR is controlled by the automatic on-chip temperature sensor. The PASR can be customized using the extended mode register settings. The two features may be combined to achieve even greater power saving. The DLL that is typically used on standard DDR devices is not necessary on the Mobile DDR SDRAM. It has been omitted to save power. Prior to normal operation, the LPDDR SDRAM must be initialized. The following sections provide detailed information covering device initialization, register definition, command descriptions and device operation. #### Initialization LPDDR SDRAMs must be powered up and initialized in a predefined manner. Operations procedures other than those specified may result in undefined operation. If there is any interruption to the device power, the initialization routine should be followed. The steps to be followed for device initialization are listed below. The Mode Register and Extended Mode Register do not have default values. If they are not programmed during the initialization sequence, it may lead to unspecified operation. The clock stop feature is not available until the device has been properly initialized from Steps 1 through 11. The Following sequence is required for POWER UP and Initialization - 1. Provide power, the device core power (VDD) and the device I/O power (VDDQ) must be brought up simultaneously to prevent device latch-up. Although not required, it is recommended that VDD and VDDQ are from the same power source. Also assert and hold Clock Enable (CKE) to a LV-CMOS logic high level - 2. Once the system has established consistent device power and CKE is driven high, it is safe to apply stable clock - 3. There must be at least 200 µs of valid clocks before any command may be given to the DRAM. During this time NOP or DESELECT commands must be issued on the command bus. - 4. Issue a PRECHARGE ALL command. - 5. Provide NOPs or DESELECT commands for at least tRP time. - 6. Issue an AUTO REFRESH command followed by NOPs or DESELECT command for at least tRFC time. Issue the second AUTO REFRESH command followed by NOPs or DESELECT command for at least tRFC time. Note as part of the initialization sequence there must be two auto refresh commands issued. The typical flow is to issue them at Step 6, but they may also be issued between steps 10 and 11. - 7. Using the MRS command, load the base mode register. Set the desired operating modes. - 8. Provide NOPs or DESELECT commands for at least tMRD time. - 9. Using the MRS command, program the extended mode register for the desired operating modes. Note the order of the base and extended mode register programming is not important. - 10. Provide NOP or DESELCT commands for at least tMRD time. - 11. The DRAM has been properly initialized and is ready for any valid command. #### **Brief Description of Initialization Sequence** | Step | Description for Initialization | |------|----------------------------------------------------------------------------------------| | 1 | VDD and VDDQ Ramp: CKE must be held high | | 2 | Apply stable clocks | | 3 | Wait at least 200 µs with NOP or DESELECT on command bus | | 4 | PRECHARGE ALL | | 5 | Assert NOP or DESELCT for tRP time | | 6 | Issue two AUTOREFRESH commands each followed by NOP or DESELECT commands for tRFC time | | 7 | Configure Mode Register | | 8 | Assert NOP or DESELECT for tMRD time | | 9 | Configure Extended Mode Register | | 10 | Assert NOP or DESELECT for tMRD time | | 11 | LPDDR SDRAM is ready for any valid command | ## **Initialization Sequence Diagram** - 1. PRE = PRECHARGE command; LMR = LOAD MODE REGISTER command; AR = AUTO REFRESH command; ACT = ACTIVE command. - 2. NOP or DESELECT commands are required for at least 200us. - 3. Other valid commands are possible. - 4. NOPs or DESELECTs are required during this time. ## Initialization Sequence with Temperature Output Signal (Unsupported on package level) #### **TQ Signal Initialization** During device initialization the TQ signal output will be invalid until tTQ after the first MRS command. Following tTQ the TQ signal will output logic-HIGH when the device temperature is greater than, or equal to, 85°C, and logic-LOW when the device temperature is less than 85°C. There is no high-impedance state for this output signal. #### **Temperature Output Signal** The LPDDR-SDRAM device may include an optional temperature output signal (TQ). This signal is an asynchronous LVCMOS output which outputs a logic-HIGH when the device temperature is greater than, or equal to, 85°C and a logic-LOW when the device temperature is less than 85°C. There is no high-impedance state output from this signal. The TQ output signal activates even during clock stop, power down, and self refresh modes. The signal is not valid during initialization and becomes valid after tTQ following the first MRS command. When TQ output is logic-HIGH, tREF is specified to be 16ms. Additionally, AC parameters shall be de-rated to 20% and DC parameters shall not be guaranteed. ## **Register Definition** # **Mode Registers and Extended Mode Registers** The Mode Registers are used to define the specific mode of operation of the LPDDR SDRAM. This define includes the definition of a burst length, a burst type, a CAS latency. Additionally, driver strength, Temperature Compensated Self Refresh (TCSR), and Partial Array Self Refresh (PASR) are also user defined variables and must be programmed with an Extended Mode Register Set (EMRS) command. The default value of the mode register is not defined, therefore the mode register must be written after power up for proper operation. The Mode Register must be loaded when all banks are idle and no bursts are progress, and the controller must wait the specific time <sup>t</sup>MRD before initiating any subsequent operation. Violating either of these requirements will result in unspecified operation. The MRS contents won't be changed until it is reprogrammed, the device goes into Deep Power-Down, or the device loses power. The mode register is written by asserting low on $\overline{CS}$ , $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ , BA0 and BA1, while controlling the state of address pins A0~A13. The mode register contents can be changed using the same command and clock cycle requirements during normal operation as long as all banks are in the precharge state. The mode register is divided into various fields depending on the functionality. Burst length is defined by A0~A2 with options of 2, 4, 8 and 16 bit burst length. Burst address sequence type is defined by A3 and CAS latency is defined by A4~A6. A7~A13 must be set to low to ensure future compatibility. ### Standard Mode Register definition | A13-A9 | A8 | A7 | Operating Mode | |--------|----|----|---------------------------| | 0 | 0 | 0 | Normal Operation | | - | - | - | All other states reserved | NOTE 1: A logic 0 should be programmed to all unused / undefined address bits to ensure future compatibility. ## **Burst Length, Type, and Order** Accesses within a given burst may be programmed to sequential or interleaved order. The burst type is selected via bit A3 as above figure. The ordering of access within a burst is determined by the burst length, burst type, and the starting column address. The burst length determines the maximum number of column locations that can be accessed for a given READ or WRITE command. The burst length is defined by bits A0–A2. Burst length options include 2, 4, 8 or 16 for both the sequential and the interleaved burst types. When a READ or WRITE command is issued, a block of columns equal to the BL is effectively selected. All accesses for that burst take place within this block, meaning that the burst will wrap when a boundary is reached. The block is uniquely selected by A1–Ai when BL = 2, by A2–Ai when BL = 4, by A3–Ai when BL = 8, and by A4–Ai when BL = 16 (where Ai is the most significant column address bit for a given configuration). The remaining (least significant) address bits are used to specify the starting location within the block. The programmed BL applies to both READ and WRITE bursts. Accesses within a given burst may be programmed to be either sequential or interleaved via the standard mode register. #### **Burst Type and Burst Order** | Burst Length | Starti | ing Colu | ımn Add | dress | Burst | Туре | |--------------|--------|----------|---------|-------|---------------------------------|----------------------------------| | J | А3 | A2 | A1 | A0 | Sequential | Interleaved | | 0 | - | - | - | 0 | 0,1 | 0,1 | | 2 | - | - | - | 1 | 1,0 | 1,0 | | | - | - | 0 | 0 | 0,1,2,3 | 0,1,2,3 | | 4 | - | - | 0 | 1 | 1,2,3,0 | 1,0,3,2 | | 4 | - | - | 1 | 0 | 2,3,0,1 | 2,3,0,1 | | | - | - | 1 | 1 | 3,0,1,2 | 3,2,1,0 | | | - | 0 | 0 | 0 | 0,1,2,3,4,5,6,7 | 0,1,2,3,4,5,6,7 | | | - | 0 | 0 | 1 | 1,2,3,4,5,6,7,0 | 1,0,3,2,5,4,7,6 | | | - | 0 | 1 | 0 | 2,3,4,5,6,7,0,1 | 2,3,0,1,6,7,4,5 | | 0 | - | 0 | 1 | 1 | 3,4,5,6,7,0,1,2 | 3,2,1,0,7,6,5,4 | | 8 | - | 1 | 0 | 0 | 4,5,6,7,0,1,2,3 | 4,5,6,7,0,1,2,3 | | | - | 1 | 0 | 1 | 5,6,7,0,1,2,3,4 | 5,4,7,6,1,0,3,2 | | | - | 1 | 1 | 0 | 6,7,0,1,2,3,4,5 | 6,7,4,5,2,3,0,1 | | | - | 1 | 1 | 1 | 7,0,1,2,3,4,5,6 | 7,6,5,4,3,2,1,0 | | | 0 | 0 | 0 | 0 | 0,1,2,3,4,5,6,7,8,9,A,B,C,D,E,F | 0,1,2,3,4,5,6,7,8,9,A,B,C,D,E,F | | | 0 | 0 | 0 | 1 | 1,2,3,4,5,6,7,8,9,A,B,C,D,E,F,0 | 1,0,3,2,5,4,7,6,9,8,B,A,D,C,F,E | | | 0 | 0 | 1 | 0 | 2,3,4,5,6,7,8,9,A,B,C,D,E,F,0,1 | 2,3,0,1,6,7,4,5,A,B,8,9,E,F,C,D | | | 0 | 0 | 1 | 1 | 3,4,5,6,7,8,9,A,B,C,D,E,F,0,1,2 | 3,2,1,0,7,6,5,4,B,A,9,8,F,E,D,C | | | 0 | 1 | 0 | 0 | 4,5,6,7,8,9,A,B,C,D,E,F,0,1,2,3 | 4,5,6,7,0,1,2,3,C,D,E,F,8,9,A,B | | | 0 | 1 | 0 | 1 | 5,6,7,8,9,A,B,C,D,E,F,0,1,2,3,4 | 5,4,7,6,1,0,3,2,D,C,F,E,9,8,B,A | | | 0 | 1 | 1 | 0 | 6,7,8,9,A,B,C,D,E,F,0,1,2,3,4,5 | 6,7,4,5,2,3,0,1,E,F,C,D,A,B,8,9 | | 16 | 0 | 1 | 1 | 1 | 7,8,9,A,B,C,D,E,F,0,1,2,3,4,5,6 | 7,6,5,4,3,2,1,0,F,E,D,C,B,A,9,8 | | 16 | 1 | 0 | 0 | 0 | 8,9,A,B,C,D,E,F,0,1,2,3,4,5,6,7 | 8,9,A,B,C,D,E,F,0,1,2,3,4,5,6,7 | | | 1 | 0 | 0 | 1 | 9,A,B,C,D,E,F,0,1,2,3,4,5,6,7,8 | 9,8,B,A,D,C,F,E,1,0,3,2,5,4,7,6 | | | 1 | 0 | 1 | 0 | A,B,C,D,E,F,0,1,2,3,4,5,6,7,8,9 | A,B,8,9,E,F,C,D,2,3,0,1,6,7,4,5 | | | 1 | 0 | 1 | 1 | B,C,D,E,F,0,1,2,3,4,5,6,7,8,9,A | B,A,9,8,F,E,D,C,3,2,1,0,7,6,5,4 | | | 1 | 1 | 0 | 0 | C,D,E,F,0,1,2,3,4,5,6,7,8,9,A,B | C,D,E,F,8,9,A,B,4,5,6,7,0,1,2,3 | | | 1 | 1 | 0 | 1 | D,E,F,0,1,2,3,4,5,6,7,8,9,A,B,C | D,C,F,E,,9,8,B,A,5,4,7,6,1,0,3,2 | | | 1 | 1 | 1 | 0 | E,F,0,1,2,3,4,5,6,7,8,9,A,B,C,D | E,F,C,D,A,B,8,9,6,7,4,5,2,3,0,1 | | | 1 | 1 | 1 | 1 | F,0,1,2,3,4,5,6,7,8,9,A,B,C,D,E | F,E,D,C,B,A,9,8,7,6,5,4,3,2,1,0 | ## CAS Latency (CL) The CAS Latency, or READ latency is the delay, in clock cycles, between the registration of a Read command and the availability of the first bit of output data. CAS Latency is defined by bit A6~A4 in the standard mode register. If a READ command is registered at a clock edge n, and the CAS latency is 3 clocks, the first data element will be valid at (n + 2tCK + tAC). If a READ command is registered at a clock edge n, and the CAS latency is 2 clocks, the first data element will be valid at (n + 1tCK + tAC). # **Extended Mode Register definition** The Extended Mode Register controls functions beyond those controlled by the Mode Register; these additional functions include output drive strength selection, Temperature Compensated Self Refresh (TCSR) and Partial Array Self Refresh (PASR). TCSR and PASR are effective in Self Refresh mode only. The extended mode register is programmed via the LOAD MODE REGISTER command with BA0=0 and BA1=1, and the information won't be changed until it is reprogrammed, the device goes into deep power-down mode, or the device loses power. The EMRS must be loaded when all banks are idle and no bursts are in progress, and the controller must wait the specified time tMRD before initiating any subsequent operation. Violating either of these requirements will result in unspecified operation. Address bits A0-A2 specify PASR, A3-A4 the TCSR, A5-A6 the Drive Strength. A logic 0 should be programmed to all the undefined addresses bits to ensure future compatibility. ### **Temperature Compensated Self Refresh (TCSR)** On this version of the LPDDR SDRAM, the internal temperature sensor is implemented to adjust the self refresh oscillator automatically base on the case temperature. To maintain backward compatibility, the programming of TCSR bits no effect on the device so the address bits, A3 and A4 are ignored (don't care) during EMRS programming. ## Partial-Array Self Refresh (PASR) For further power savings during self refresh, the PASR feature may allow the self refresh to be restricted to a variable portion of the total array. They are full array (default: banks 0, 1, 2, and 3), 1/2 array (banks 0 and 1) and 1/4 array (bank 0). Data outside the defined area will be lost. Address bits A0 to A2 are used to set PASR. ## **Output Drive Strength** LPDDR SDRAM provides the option to control the drive strength of the output buffers for the smaller systems or point-to-point environments. The value was selected based on the expected loading of the memory bus. Total four values provided, and they are 25 ohm, 36ohm, 55ohm, and 80ohm internal impedance. They are full, three-quarter, one-half, and one-quarter drive strengths, respectively. | A13-A9 | A8 | Operating Mode | | | | | |--------|----|---------------------------|--|--|--|--| | 0 | 0 | Normal Operation | | | | | | - | - | All other states reserved | | | | | #### **Extended Mode Register** NOTE 1: On-die temperature sensor is used in place of TCSR. Setting these bits will have no effect. NOTE 2: A logic 0 should be programmed to all unused / undefined address bits to ensure future compatibility. NOTE 3: Implementation and availability of Three-Quarters Strength Driver is optional for speed bins LPDDR333 and below. ## Status Read Register (SRR) The status read register (SRR) is only for READ, and contains the specific die information such as density, device type, data bus width, refresh rate, revision ID and manufactures. The SRR is read via the LOAD MODE REGISTER command with BA0=1 and BA1=0. The sequence to perform an SRR command is as follows: - The device had been properly initialized and in the idle or all banks precharge state. - Issue a LMR command with BA [1:0] = "01". - Wait tSRR; only NOP or DESELECT commands are supported during this period. - Issue a READ command with all address pins set to "0". - CAS latency cycles later, the device returns the registers data. The SRR read with fixed burst length 2, first bit of the burst output SRR data, and second bit of the burst is "Don't Care". - The next command to the SDRAM must be issued 'SRC after the SRR READ command is issued; only NOP or DESELECT commands are supported during this period. - 1. SRR can only be issued after power-up sequence is complete, and all banks are precharged and in the idle state. - NOP or DESELECT commands are required between LMR and READ command (tSRR) and between READ and next VALID command (tSRC) - 3. CAS latency is predetermined by the programming of the mode register. Here CL=3 as an example only. - 4. Burst length is fixed to 2 for SRR regardless of the value programmed by the mode register. - 5. The second bit of the data-out burst is a "Don't Care". # **Register Definition** #### **Status Register Definition** - 1. Reserved bits should be set to zero for future compatibility. - 2. Refresh multiplier is based on the memory device's on-board temperature sensor. Required average periodic refresh interval = tREFI x multiplier. # **LPDDR SDRAM Command Description and Operation** ## **Command Truth Table** | NANE (Function) | Abbr. | cs | RAS | CAS | WE | ВА | A10/AP | ADDR | NOTES | |----------------------------------------------------|-------------|----|-----|-----|----|-------|--------|------|-------| | DESELECT | DESELECT | Н | Х | Х | Х | Х | Х | Х | 2 | | NO OPERATION | NOP | L | Н | Н | Н | Х | Х | Х | 2 | | ACTIVE (select bank and active row) | ACT | L | L | Н | Н | Valid | Row | Row | | | READ (select bank, column, and start read burst) | READ | L | Н | L | Н | Valid | L | Col | | | READ with AP (read burst with Auto Precharge) | READA | L | Н | L | Н | Valid | Н | Col | 3 | | WRITE (select bank, column, and start write burst) | WRITE | L | Н | L | L | Valid | L | Col | | | WRITE with AP (write burst with Auto Precharge) | WRITEA | L | Н | L | L | Valid | Н | Col | 3 | | BURST TERMINATE or enter Deep Power-Down | BST | L | Н | Н | L | Х | Х | Х | 4,5 | | PRECHARGE (deactive row in selected bank) | PRE | L | L | Н | L | Valid | L | Х | 6 | | PRECHARGE ALL (deactive rows in all banks) | PREALL | L | L | Н | L | Х | Н | Х | 6 | | AUTO REFRESH or enter SELF REFRESH | REFA / REFS | L | L | L | Н | Х | Х | Х | 7,8,9 | | LOAD MODE REGISTER | LMR | L | L | L | L | Valid | Op-c | ode | 10 | - 1. All states and sequences not shown are illegal or reserved. - 2. DESELECT and NOP are functionally interchangeable. - 3. Autoprecharge is non-persistent. A10 High enables Auto Precharge, while A10 Low disables Autoprecharge - 4. Burst Terminate applies to only Read bursts with Auto Precharge disabled. This command is undefined and should not be used for Read with Auto Precharge enabled, and for Write bursts. - 5. This command is BURST TERMINATE if CKE is High and DEEP POWER DOWN entry if CKE is Low. - 6. If A10 is Low, bank address determines which bank is to be precharged. If A10 is High, all banks are precharged and BA0-BA1are don't care. - 7. This command is AUTO REFRESH if CKE is High, and SELF REFRESH if CKE is low. - 8. All address inputs and I/O are 'don't care' except for CKE. Internal refresh counters control bank and row addressing. - 9. All banks must be precharged before issuing an AUTO-REFRESH or SELF REFRESH command. - 10.BA0 and BA1 value select between MRS and EMRS. - 11.CKE is HIGH for all commands shown except SELF REFRESH and DEEP POWER-DOWN. # **DM Operation Truth Table** | Function | DM | DQ | Notes | |---------------|----|-------|-------| | Write Enable | L | Valid | 1,2 | | Write Inhibit | Н | Х | 1,2 | - 1. Used to mask write data, provided coincident with the corresponding data. - 2. All states and sequences not shown are reserved and/or illegal. #### **CKE Truth Table** | | CKE | | Command (n) | Action (n) | | |----------------------------|---------|-------|----------------------------|----------------------------|----------| | Current State | CKE n-1 | CKE n | RAS, CAS, WE, CS | -Result | Notes | | Power Down | L | L | X | Maintain Power Down | | | Self Refresh | L | L | X | Maintain Self Refresh | | | Deep Power Down | L | L | Х | Maintain Deep Power Down | | | Power Down | L | Н | NOP or DESELECT | Exit Power Down | 5, 6, 9 | | Self Refresh | L | Н | NOP or DESELECT | Exit Self Refresh | 5, 7, 10 | | Deep Power Down | L | Н | NOP or DESELECT | Exit Deep Power Down | 5, 8 | | All Banks Idle | Н | L | NOP or DESELECT | Precharge Power Down Entry | 5 | | Bank(s) Active | Н | L | NOP or DESELECT | Active Power Down Entry | 5 | | All Banks Idle | Н | L | AUTO REFRESH | Self Refresh Entry | | | All Banks Idle | Н | L | BURST TERMINATE | Deep Power Down Entry | | | See the other Truth Tables | Н | Н | See the other Truth Tables | | | #### NOTES: - 1. CKEn is the logic state of CKE at clock edge n; CKEn-1 was the state of CKE at the previous clock edge. - 2. Current state is the state of LPDDR immediately prior to clock edge n. - 3. COMMANDn is the command registered at clock edge n, and ACTIONn is the result of COMMANDn. - 4. All states and sequences not shown are illegal or reserved. - 5. DESELECT and NOP are functionally interchangeable. - 6. Power Down exit time (tXP) should elapse before a command other than NOP or DESELECT is issued. - 7. SELF REFRESH exit time (tXSR) should elapse before a command other than NOP or DESELECT is issued. - 8. The Deep Power-Down exit procedure must be followed as discussed in the Deep Power-Down section of the Functional Description. - 9. The clock must toggle at least once during the tXP period. - 10. The clock must toggle at least once during the tXSR time. # **Basic Timing Parameters for Commands** NOTE 1: Input = A0 – An, BA0, BA1, CKE, $\overline{CS}$ , $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ ; An = Address bus MSB. # Current State Bank n Truth Table (command to Bank n) | Current State | | | | Comm | nand | Action (n)<br>-Result | Notes | |-----------------------|----|-----|-----|------|-------------------|---------------------------------------|--------| | | cs | RAS | CAS | WE | Description | | | | Any | Н | Х | Х | Х | DESELECT (NOP) | Continue previous operation | | | | L | Н | Н | Н | NOP | Continue previous operation | | | Idle | L | L | Н | Н | ACTIVE | Select and Active row | | | | L | L | L | Н | AUTO REFRESH | Auto refresh | 10 | | | L | L | L | L | MODE REGISTER SET | Mode register set | 10 | | | L | Н | L | Н | READ | Select column & start read burst | | | Row Active | L | Н | L | L | WRITE | Select column & start write burst | | | | L | L | Н | L | PRECHARGE | Deactive row in bank or banks | 4 | | | L | Н | L | Н | READ | Select column & start new read burst | 5,6 | | READ | L | Н | L | L | WRITE | Select column & start write burst | 5,6,13 | | (AP disable) | L | L | Н | L | PRECHARGE | Truncate read burst, start precharge | | | | L | Н | Н | L | BURST TERMINTE | Burst terminate | 11 | | WRITE<br>(AP disable) | L | Н | L | Н | READ | Select column & start read burst | 5,6,12 | | | L | Н | L | L | WRITE | Select column & start new write burst | 5,6 | | | L | L | Н | L | PRECHARGE | Truncate write burst, start precharge | 12 | #### NOTES: - 1. The table applies when both CKEn-1 and CKEn are HIGH, and after tXSR or tXP has been met if the previous state was Self Refresh or Power Down. - 2. DESELECT and NOP are functionally interchangeable. - 3. All states and sequences not shown are illegal or reserved. - 4. This command may or may not be bank specific. If all banks are being precharged, they must be in a valid state for precharging. - 5. A command other than NOP should not be issued to the same bank while a READ or WRITE burst with Auto Precharge is enabled. - 6. The new Read or Write command could be Auto Precharge enabled or Auto Precharge disabled. - 7. Current State Definitions: - Idle: The bank has been precharged, and tRP has been met. - Row Active: A row in the bank has been activated, and tRCD has been met. No data bursts / accesses and no register accesses are in progress. - Read: A READ burst has been initiated, with Auto Precharge disabled, and has not yet terminated or been terminated. - Write: a WRITE burst has been initiated, with Auto Precharge disabled, and has not yet terminated or been terminated. - 8. The following states must not be interrupted by a command issued to the same bank. DESELECT or NOP commands or allowable commands to the other bank should be issued on any clock edge occurring during these states. Allowable commands to the other bank are determined by its current state and Truth Table Current State Bank n Command to Bank n/m. - Precharging: starts with the registration of a PRECHARGE command and ends when tRP is met. Once tRP is met, the bank will be in the idle state. - Row Activating: starts with registration of an ACTIVE command and ends when tRCD is met. Once tRCD is met, the bank will be in the 'row active' state. ## NT6DM64M16BD / NT6DM32M32BC - Read with AP Enabled: starts with the registration of the READ command with Auto Precharge enabled and ends when tRP has been met. Once tRP has been met, the bank will be in the idle state. - Write with AP Enabled: starts with registration of a WRITE command with Auto Precharge enabled and ends when tRP has been met. Once tRP is met, the bank will be in the idle state. - 9. The following states must not be interrupted by any executable command; DESELECT or NOP commands must be applied to each positive clock edge during these states. - Refreshing: starts with registration of an AUTO REFRESH command and ends when tRFC is met. Once tRFC is met, the device will be in an 'all banks idle' state. - Accessing Mode Register: starts with registration of a MODE REGISTER SET command and ends when tMRD has been met. Once tMRD is met, the device will be in an 'all banks idle' state. - Precharging All: starts with the registration of a PRECHARGE ALL command and ends when tRP is met. Once tRP is met, the bank will be in the idle state. 10. Not bank-specific; requires that all banks are idle and no bursts are in progress. - 11.Not bank-specific. BURST TERMINATE affects the most recent read burst, regardless of bank. - 12. Requires appropriate DM masking. - 13.A WRITE command may be applied after the completion of the READ burst; otherwise, a BURST TERMINATE must be used to end the READ prior to asserting a WRITE command. # Current State Bank n Truth Table (command to Bank m) | | | | | Comm | and | Action (n) | Notes | |------------------------|-----------|-----|-----|------|----------------|-----------------------------------|--------| | Current State | <u>cs</u> | RAS | CAS | WE | Description | -Result | | | Any | Н | Х | Х | х | DESELECT (NOP) | Continue previous operation | | | | L | Н | Н | Н | NOP | Continue previous operation | | | Idle | Х | Х | Х | Х | ANY | Any command allowed to bank m | | | Daw Astivation | L | L | Н | Н | ACTIVE | Select and activate row | | | Row Active or | L | Н | L | Н | READ | Select column & start read burst | 8 | | Active, or Precharging | L | Н | L | L | WRITE | Select column & start write burst | 8 | | Precharging | L | L | Н | L | PRECHARGE | Precharge | | | | L | L | Н | Н | ACTIVE | Select and activate row | | | READ | L | Н | L | Н | READ | Select column & start read burst | 8 | | (AP disable) | L | Н | L | L | WRITE | Select column & start write burst | 8,10 | | | L | L | Н | L | PRECHARGE | Precharge | | | | L | L | Н | Н | ACTIVE | Select and activate row | | | WRITE | L | Н | L | Н | READ | Select column & start read burst | 8,9 | | (AP disable) | L | Н | L | L | WRITE | Select column & start write burst | 8 | | | L | L | Н | L | PRECHARGE | Precharge | | | | L | L | Н | Н | ACTIVE | Select and activate row | | | Read | L | Н | L | Н | READ | Select column & start read burst | 5,8 | | (AP enabled) | L | Н | L | L | WRITE | Select column & start write burst | 5,8,10 | | | L | L | Н | L | PRECHARGE | Precharge | | | | L | L | Н | Н | ACTIVE | Select and activate row | | | Write | L | Н | L | Н | READ | Select column & start read burst | 5,8 | | (AP enabled) | L | Н | L | L | WRITE | Select column & start write burst | 5,8 | | | L | L | Н | L | PRECHARGE | Precharge | | #### NOTES: - 1. The table applies when both CKEn-1 and CKEn are HIGH, and after tXSR or tXP has been met if the previous state was Self Refresh or Power Down. - ${\bf 2.\ DESELECT\ and\ NOP\ are\ functionally\ interchangeable}.$ - 3. All states and sequences not shown are illegal or reserved. - 4. Current State Definitions: - Idle: the bank has been precharged, and tRP has been met. - Row Active: a row in the bank has been activated, and tRCD has been met. No data bursts/accesses and no register accesses are in progress. - Read: a READ burst has been initiated, with Auto Precharge disabled, and has not yet terminated or been terminated. - Write: a WRITE burst has been initiated, with Auto Precharge disabled, and has not yet terminated or been terminated. ## NT6DM64M16BD / NT6DM32M32BC 5. Read with AP enabled and Write with AP enabled: the Read with Auto Precharge enabled or Write with Auto Precharge enabled states can be broken into two parts: the access period and the precharge period. For Read with AP, the precharge period is defined as if the same burst was executed with Auto Precharge disabled and then followed with the earliest possible PRECHARGE command that still accesses all the data in the burst. For Write with AP, the precharge period begins when tWR ends, with tWR measured as if Auto Precharge was disabled. The access period starts with registration of the command and ends where the precharge period (or tRP) begins. During the precharge period of the Read with AP enabled or Write with AP enabled states, ACTIVE, PRECHARGE, READ, and WRITE commands to the other bank may be applied; during the access period, only ACTIVE and PRECHARGE commands to the other banks may be applied. In either case, all other related limitations apply (e.g. contention between READ data and WRITE data must be avoided). | From Command | To Command | Min. delay<br>(w/ concurrent Auto Precharge) | | |---------------|----------------------|----------------------------------------------|--| | | READ or READ w/ AP | [1 + (BL/2)] tCK + tWTR | | | \\/r:40/ \\ D | WRITE or WRITE w/ AP | (BL/2) tCK | | | Write w/ AP | PRECHARGE | 1 tCK | | | | ACTIVE | 1 tCK | | | | READ or READ w/ AP | (BL/2) tCK | | | DEAD/ AD | WRITE or WRITE w/ AP | [CL + (BL/2)] tCK | | | READ w/ AP | PRECHARGE | 1 tCK | | | | ACTIVE | 1 tCK | | - 6. AUTO REFRESH, SELF REFRESH, and MODE REGISTER SET commands may only be issued when all bank are idle. - 7. A BURST TERMINATE command cannot be issued to another bank; it applies to the bank represented by the current state only. - 8. READs or WRITEs listed in the Command column include READs and WRITEs with Auto Precharge enabled and READs and WRITEs with Auto Precharge disabled. - 9. Requires appropriate DM masking. - 10.A WRITE command may be applied after the completion of data output, otherwise a BURST TERMINATE command must be issued to end the READ prior to asserting a WRITE command. #### COMMAND # **NO OPERATION (NOP)** The No operation (NOP) command is used to instruct the selected LPDDR SDRAM to perform a NOP. This prevents unwanted commands from being registered during idle or wait states. Operations already in progress are not affected. ### **DESELECT** The Deselect function (CS=HIGH) prevents new commands from being executed by the LPDDR SDRAM. Operations already in progress are not affected. ### LOAD MODE REGISTER The mode registers are loaded via the address inputs and can only be issued when all banks are idle, no bursts are in progress. The subsequent executable command can not be issued until <sup>t</sup>MRD is met. ## **ACTIVE** The ACTIVE command is used to open (or activate) a row in a particular bank for subsequent access. The values on the BAO and BA1 inputs select the bank, and the addresses provided on inputs A0-A13 selects the row. Once a row is open, a READ or WRITE command could be issued to that row, subject to the <sup>t</sup>RCD specification. A subsequent ACTIVE command to another row in the same bank can only be issued after the previous row has been closed. The minimum time interval between two successive ACTIVE commands on the same bank is defined by <sup>t</sup>RC. The subsequent ACTIVE command to another bank can be issued while the first bank is being accessed, which results in a reduction of total row-access overhead. The minimum time interval between two successive ACTIVE commands on different banks is defined by <sup>t</sup>RRD. These rows remain active (or open) for accesses until a PRECHARGE command is issued to that bank. A PRECHARGE command must be issued before opening a different row in the same bank. ### **READ** The READ command is used to initiate a burst read access to an active row, with a burst length as set in the Mode Register. BA0 and BA1 select the bank, and the address inputs select the starting column location. The value of A10 determines whether or not auto precharge is used. If auto precharge is selected, the row being accessed will be precharged at the end of the READ burst; if auto precharge is not selected, the row will remain open for subsequent accesses. During Read bursts, DQS is driven by the LPDDR SDRAM along with the output data. The initial Low state of the DQS is known as the read preamble; the Low state coincident with last data-out element is known as the read postamble. The first data-out element is edge aligned with the first rising edge of DQS and the successive data-out elements are edge aligned to successive edges of DQS. ### **WRITE** The WRITE command is used to initiate a burst write access to an active row, with a burst length as set in the Mode Register. BAO and BA1 select the bank, and the address inputs select the starting column location. The value of A10 determines whether or not auto precharge is used. If auto precharge is selected, the row being accessed will be precharged at the end of the WRITE burst; if auto precharge is not selected, the row will remain open for subsequent accesses. Input data appearing on the DQs is written to the memory array subject to the DM input logic level appearing coincident with the data. If a given DM signal is registered LOW, the corresponding data will be written to memory; if the DM signal is registered HIGH, the corresponding data inputs will be ignored, and a WRITE will not be executed to that byte/column location. During Write bursts, the first valid data-in element will be registered on the first rising edge of DQS following the WRITE command, and the subsequent data elements will be registered on successive edges of DQS. The Low state of DQS between the WRITE command and the first rising edge is called the write preamble; the Low state on DQS following the last data-in element is called write postamble. - 1) DI n = Data In for column n - 2) 3 subsequent elements of Data In are applied in the programmed order following DI n. - 3) tDQSS: each rising edge of DQS must fall within the ± 25% window of the corresponding positive clock edge. = Don't Care ### NT6DM64M16BD / NT6DM32M32BC ### **PRECHARGE** The PRECHARGE command is used to deactivate the open row in a particular bank or the open row in all banks. The bank(s) will be available for a subsequent row access a specified time ('RP) after the PRECHARGE command is issued. Input A10 determines whether one or all banks are to be precharged. In case where only one bank is to be precharged, inputs BA0, BA1 select the bank. Otherwise BA0, BA1 are treated as "Don't Care". Once a bank has been precharged, it is in the idle state and must be activated prior to any READ or WRITE commands being issued. A PRECHARGE command will be treated as a NOP if there is no open row in that bank, or if the previously open row is already in the process of precharging. ## **AUTO PRECHARGE** Auto Precharge is a feature which performs the same individual bank precharge function as described above, but without requiring an explicit command. This is accomplished by using A10 (A10 = High), to enable Auto Precharge in conjunction with a specific READ or WRITE command. A precharge of the bank / row that is addressed with the READ or WRITE command is automatically performed upon completion of the read or write burst. Auto Precharge is non persistent in that it is either enabled or disabled for each individual READ or WRITE command. Auto Precharge ensures that a precharge is initiated at the earliest valid stage within a burst. The user must not issue another command to the same bank until the precharging time (tRP) is completed. This is determined as if an explicit PRECHARGE command was issued at the earliest possible time, as described for each burst type in the Operation section of this specification. #### **BURST TERMINATE** The BURST TERMINATE command is used to truncate read bursts with auto precharge disabled. The most recently registered READ command prior to the BURST TERMINATE command will be truncated. The BURST TERMINATE command is not bank specific, and should not be used to terminate write bursts. #### REFRESH LPDDR SDRAM devices require a refresh of all rows in any rolling 64ms interval. Each refresh is generated in one of two ways: by an explicit AUTO REFRESH command, or by an internally timed event in SELF REFRESH mode: #### - AUTO REFRESH AUTO REFRESH command is used during normal operation of the LPDDR SDRAM, and it's non-persistent, so it must be issued each time a refresh is required. The refresh addressing is generated by the internal refresh controller. The address bits become "Don't Care" during AUTO REFRESH. The LPDDR SDRAM requires AUTO REFRESH commands at an average periodic interval of <sup>†</sup>REFI. To provide improved efficiency in scheduling and switching between tasks, some flexibility in the absolute interval is provided. The auto refresh period begins when the AUTO REFRESH command is registered and ends <sup>†</sup>RFC later. #### - SELF REFRESH SELF REFRESH command can be used to retain data in the LPDDR SDRAM, even if the rest of the system is powered down. When in the self refresh mode, the LPDDR SDRAM retains data without external clocking. The LPDDR SDRAM device has a built-in timer to accommodate Self Refresh operation. The SELF REFRESH command is initiated like an AUTO REFRESH command, except CKE is LOW. Input signals except CKE are "Don't Care" during Self Refresh. The user may halt the external clock one clock after the SELF REFRESH command is registered. Once the SELF REFRESH command is registered, the external clock can be halted after one clock later. CKE must be held low to keep the device in Self Refresh mode, and internal clock also disabled to save power. The minimum time that the device must remain in Self Refresh mode is <sup>t</sup>RFC. In the Self Refresh mode, two additional power-saving options exist: Temperature Compensated Self Refresh and Partial Array Self Refresh. During this mode, the device is refreshed as identified in the extended mode register. An internal temperature sensor will adjust the refresh rate to optimize device power consumption while ensuring data integrity. During SELF REFRESH operation, refresh intervals are scheduled internally and may vary. These refresh intervals may be different then the specified <sup>t</sup>REFI time. For this reason, the SELF REFRESH command must not be used as a substitute for the AUTO REFRESH command. The procedure for exiting SELF REFRESH requires a sequence of commands. First, CK must be stable prior to CKE going back HIGH. When CKE is HIGH, the LPDDR SDRAM must have NOP commands issued for <sup>t</sup>XSR time. The use of Self Refresh mode introduces the possibility that an internally timed refresh event can be missed when CKE is raised for exit from Self Refresh mode. Upon exit from Self Refresh an extra AUTO REFRESH command is recommended. ## NT6DM64M16BD / NT6DM32M32BC ## **Power-Down** Power-down is entered when CKE is registered Low (no accesses can be in progress). If power-down occurs when all banks are idle, this mode is referred to as precharge power-down; if power-down occurs when there is a row active in any bank, this mode is referred to as active power-down. Power-down mode deactivates the input and output buffers, excluding CK, $\overline{\text{CK}}$ and CKE. CKE keep Low to maintain device in the power-down mode, and all other inputs signals are "Don't Care". The minimum power-down duration is specified by <sup>t</sup>CKE. The device can not stay in this mode for longer than the refresh requirements of the device, without losing data. The power-down state is synchronously existed when CKE is registered High (along with a NOP or DESELECT command). A valid command can be issued after <sup>t</sup>XP after exist from power-down. # **Deep-Power-Down** The Deep Power-Down (DPD) mode enables very low standby currents. All internal voltage generators inside the LPDDR SDRAM are stopped and all memory data is lost in this mode. All the information in the Mode Register and the Extended Mode Register is lost. Deep Power-Down is entered using the BURST TERMINATE command except that CKE is registered Low. All banks must be in idle state with no activity on the data bus prior to entering the DPD mode. While in this state, CKE must be held in a constant Low state. To exit the DPD mode, CKE is taken high after the clock is stable and NOP commands must be maintained for at least 200 μs. After 200 μs a complete re-initialization is required following steps 4 through 11 as defined for the initialization sequence. - Clock must be stable before exiting Deep Power-Down mode. That is, the clock must be cycling within specifications by Ta0 - 2) Device must be in the all banks idle state prior to entering Deep Power-Down mode - = Don't Care - 3) 200µs is required before any command can be applied upon exiting Deep Power-Down mode - 4) Upon exiting Deep Power-Down mode a PRECHARGE ALL command must be issued, followed by two AUTO REFRESH commands and a load mode register sequence # **Clock Stop** Stopping a clock during idle periods is an effective method of reducing power consumption. The LPDDR SDRAM supports clock stop mode under the following conditions: - The last command (ACTIVE, READ, WRITE, PRECHARGE, AUTO REFRESH or MODE REGISTER SET) has executed to completion, including any data-out during read bursts; the number of clock pluses per access command depends on the device's AC timing parameters and the clock frequency; - The related timing condition (<sup>t</sup>RCD, <sup>t</sup>WR, <sup>t</sup>RP, <sup>t</sup>RFC, <sup>t</sup>MRD) has been met; - CKE is held High. When all conditions have been met, the device is either in "idle state" or "row active state", and clock stop may be entered with CK held Low and $\overline{\text{CK}}$ held High. Clock Stop mode is exited by restarting the clock. At least one NOP command has to be issued before the next access command may be applied. Additional clock pulses might be required depending on the system characteristics. ### Clock stop mode entry and exit: - Initially the device is in clock stop mode - The clock is restarted with the rising edge of T0 and a NOP on the command inputs - With T1 a valid access command is latched; this command is followed by NOP commands in order to allow for - clock stop as soon as this access command is completed - Tn is the last clock pulse required by the access command latched with T1 - The clock can be stopped after Tn # **Timing** ### **READs** READ burst operations are initiated with a READ command. The starting column and bank addresses are provided with the READ command, and auto precharge is either enabled or disabled for that burst access. If auto precharge is enabled, the row being accessed is precharged at the completion of the burst. During READ bursts, the valid data-out element from the starting column address will be available following the CAS latency after the READ command. The first data-out element is edge aligned with the first rising edge of DQS and the successive data-out elements are edge aligned to successive edges of DQS. DQS is driven by LPDDR SDRAM along with output data. Upon completion of a read burst, assuming no other READ command has been initiated, the DQ will go to High-Z. Read Burst Operation (BL=4, and CL=2, CL=3) - 1. Dout n = data-out from column n. - 2. Shown with nominal tAC, tDQSCK, and tDQSQ. Data Output Timing - <sup>t</sup>AC and <sup>t</sup>DQSCK - 1. DQ transitioning after DQS transitions define tDQSQ window. - 2. All DQ must transition by tDQSQ after DQS transitions, regardless of tAC. - 3. tAC is the DQ output window relative to CK and is the "long-term" component of DQ skew. - 4. Commands other than NOP may be valid during this cycle. Data Output Timing - tDQSQ, tQH and Data Valid Window (x32) - 1. DQ transitioning after DQS transitions define tDQSQ window. - 2. Byte 0 is DQ0-DQ7, Byte 1 is DQ8-DQ15, Byte 2 is DQ16-DQ23, and Byte 3 is DQ24-DQ31. - 3. tDQSQ is derived at each DQS clock edge and is not cumulative over time and begins with DQS transition and ends with the last valid DQ transition. - 4. tOH is derived from tHP, tOH = tHP tOHS. - 5. tOH is the lesser of tCL or tCH clock transition collectively when a bank is active. - 6. The data valid window is derived from each DQS transition and is tOH tDQSQ. - 7. DQ[7:0] and DQS0 for byte 0; DQ[15:8] and DQS1 for byte 1; DQ[23:16] and DQS2 for byte 2; DQ[31:24] and DQS3 for byte 3. Data Output Timing - tDQSQ, tQH and Data Valid Window (x16) - 1. DQ transitioning after DQS transitions define tDQSQ window. LDQS defines the lower byte and UDQS defines the upper byte. - 2. DQ0, DQ1, DQ2, DQ3, DQ4, DQ5, DQ6, or DQ7. - 3. tDQSQ is derived at each DQS clock edge and is not cumulative over time and begins with DQS transition and ends with the last valid DQ transition. - 4. tOH is derived from tHP, tOH = tHP tOHS. - 5. tOH is the lesser of tCL or tCH clock transition collectively when a bank is active. - 6. The data valid window is derived from each DQS transition and is tOH tDQSQ. - 7. DQ9, DQ9, DQ10, DQ11, DQ12, DQ13, DQ14, or DQ15. ## **READ to READ** Data from a read burst may be concatenated or truncated by a subsequent READ command. The first data from the new burst follows either the last element of a completed burst or the last desired element of a longer burst that is being truncated. The new READ command should be issued X cycles after the first READ command, where X equals the number of desired data-out element pairs (pairs are required by the 2n prefetch architecture). Consecutive Read Bursts (CL=2 and CL=3) - 1. Dout n (or b) = data-out from column n (or column b). - 2. BL = 4, 8, or 16 (if 4, the bursts are concatenated; if 8 or 16, the second burst interrupts the first). - 3. Shown with nominal tAC, tDQSCK, and tDQSQ. # Nonconsecutive Read Bursts (CL=2 and CL=3) - 1. Dout n (or b) = data-out from column n (or column b). - 2. BL = 4, 8, or 16 (if 4, the bursts are concatenated; if 8 or 16, the second burst interrupts the first). - 3. Shown with nominal tAC, tDQSCK, and tDQSQ. ## Random Read Bursts (CL=2 and CL=3) - 1. Dout n (or x, b, g) = data-out from column n (or column x, column b, column g). - 2. BL = 2, 4, 8, or 16 (if 4, 8 or 16, the following burst interrupts the previous). - 3. Shown with nominal tAC, tDQSCK, and tDQSQ. ## **READ BURST TERMINATE** Data from any READ burst may be truncated with a BURST TERMINATE command. The BURST TERMINATE latency is equal to read (CAS) latency, i.e., the BURST TERMINATE command should be issued X cycles after the READ command where X equals the desired data-out element pairs (pairs are required by the 2n-prefetech architecture). Terminating a Read Bursts (CL=2 and CL=3) - 1. Dout n = data-out from column n. - 2. BL = 4, 8, or 16. - 3. Shown with nominal tAC, tDQSCK, and tDQSQ. - 4. BST = BURST TERMINATE command; page remains open. - 5. CKE = HIGH. ## **READ to WRITE** Data from READ burst must be completed or truncated before a subsequent WRITE command can be issued. If truncation is necessary, the BURST TERMINATE command must be used. Read to Write (CL=2 and CL=3) - 1. Dout n = data-out from column n. - 2. BL = 4, 8, or 16. - 3. Shown with nominal tAC, tDQSCK, and tDQSQ. - 4. BST = BURST TERMINATE command; page remains open. - 5. CKE = HIGH. ## NT6DM64M16BD / NT6DM32M32BC # **READ to Precharge** A READ burst may be followed by, or truncated with, a PRECHARGE command to the same bank. The PRECHARGE command should be issued X cycles after the READ command, where X equals the number of desired data element pairs. Following the PRECHARGE command, a subsequent command to the same bank can not be issued until <sup>1</sup>RP is met. Part of the row precharge time is hidden during the access of the last data element. In the case of a READ being executed to completion, a PRECHARGE command issued at optimum time provides the same operation as READ with AP. The disadvantage of PRECHARGE command is that the command and address buses be available at the appropriate time to issue the command. The advantage of the PRECHARGE command is that can be used to truncate bursts. # Read to Precharge (CL=2 and CL=3) - 1. Dout n = data-out from column n. - 2. BL = 4, or an interrupted burst 8 or 16. - 3. Shown with nominal tAC, tDQSCK, and tDQSQ. - 4. READ-to-PRECHARGE equals 2 clocks, which enables 2 data pairs of data-out. A READ command with auto precharge enabled, provided tRAS (min) is met, would cause a precharge to be performed at X number of clock cycles after the READ command, where x = BL/2. - 5. PRE = PRECHARGE command; ACT = ACTIVE command. ## **WRITEs** WRITE burst operations are initiated with a WRITE command. The starting column and bank addresses are provided with the WRITE command, and auto precharge is either enabled or disabled for that burst access. If auto precharge is enabled, the row being accessed is precharged at the completion of the burst. During WRITE bursts, the first valid data-in element will be registered on the first rising edge of DQS following the WRITE command, and subsequent data elements will be registered on successive edges of DQS. Input data appearing on the data bus is written to the memory array subject to the state of the data mask DM inputs coincident with the data. Write - DM Operation (CL=2 and CL=3) - 1.Din n = data-in from column n. - 2. BL = 4 in the case shown. - 3. Disable auto precharge. - 4. Bank x at T8 is "Don't Care", if A10 is HIGH at T8. - 5. PRE = PRECHARGE command. - 6. NOP commands are shown for ease of illustration; other commands may be valid at these time. ## **WRITE Burst** The time between the WRITE command and the first corresponding rising edge of DQS (<sup>t</sup>DQSS) is specified with a relatively wide range (from 75% to 125% of one clock cycle). All of the WRITE diagrams show the nominal case, and where the two extreme cases (that is, <sup>t</sup>DQSS(min) and <sup>t</sup>DQSS(max)) might not be intuitive, they have also been included. Upon completion of the burst, assuming no other commands have been initiated, the DQs will remain High-Z and any additional input data will be ignored. Write burst (nominal, tDQSS(min)/(max), BL=4) - 1. Din b = data-in from column b. - 2. An uninterrupted burst of 4 is shown. - $3.\,A10$ is LOW with the WRITE command (Auto Precharge is disabled). ## **WRITE to WRITE** Data for any WRITE burst may be concatenated with or truncated by a subsequent WRITE command. In either case, a continuous flow input data can be maintained. The new WRITE command can be issued on any positive edge of the clock following the previous WRITE command. The first data-in element from the new burst is applied after either the last element of a completed burst or the last desired data element of the longer burst which is being truncated. The new WRITE command should be issued X cycles after the first WRITE command, where X equals the number of desired data-in element pairs (pairs are required by the 2n-prefetch architecture). Consecutive WRITE-to-WRITE (BL=4) - 1.Din b (n) = data-in from column b (n). - 2.An uninterrupted burst of 4 is shown. - 3. Each WRITE command may be to any bank. # Nonconsecutive WRITE-to-WRITE (BL=4) - 1.Din b (n) = data-in from column b (n). - 2.An uninterrupted burst of 4 is shown. - 3. Each WRITE command may be to any bank. ## **Random Write Cycles** - 1. Din b (or x, n, a, g) = data-in from column b (or x, n, a, g). - 2.b' (or x', n', a', g') = the next data-in following Din b (x, n, a, g) according to the programmed burst order. - 3. Programmed BL = 2, 4, 8, or 16 in cases shown. - 4.Each WRITE command may be to any bank. ## **WRITE to READ** Data for any Write burst may be followed by a subsequent READ command. To follow a Write without truncating the write burst, <sup>§</sup>WTR should be met as shown in Figure. Non-Interrupting Write-to-Read (nominal, tDQSS(min)/(max), BL=4) - 1. Din b = data-in from column b; Dout n = data-out for column n. - 2.An uninterrupted burst of 4 is shown. - $3.t\mbox{WTR}$ is referenced from the first positive CK edge after the last data-in pair. - 4. The READ and WRITE commands are to the same device. However, the READ and WRITE commands may be to different devices. In which case tWTR is not required and the READ command could be applied earlier. - 5.A10 is LOW with the WRITE command (auto precharge is disabled). Data for any Write burst may be truncated by a subsequent READ command as shown in Figure. Note that the only data-in pairs that are registered prior to the <sup>t</sup>WTR period are written to the internal array, and any subsequent data-in must be masked with DM. Interrupting Write-to-Read (nominal, tDQSS(min)/(max), BL=4) - 1. Din b = data-in from column b; Dout n = data-out for column n. - 2.An uninterrupted burst of 4 is shown; two data elements are written. - $3.t\mbox{WTR}$ is referenced from the first positive CK edge after the last data-in pair. - 4.A10 is LOW with the WRITE command (auto precharge is disabled). - 5.DQS is required at T2 and T2n (nominal case) to register DM. ## **WRITE to PRECHARGE** Data for any WRITE burst may be followed by a subsequent PRECHARGE command. To follow a WRITE without truncating the WRITE burst, tWR should be met. Non-Interrupting Write-to-Precharge (nominal, tDQSS(min)/(max), BL=4) - 1.PRE = PRECHARGE. - 2.Din b = data-in from column b. - 3.An uninterrupted burst of 4 is shown. - 4.A10 is LOW with the WRITE command (auto precharge is disabled). - 5.tWTR is referenced from the first positive CK edge after the last data-in pair. - 6. The PRECHARGE and WRITE commands are to the same device. However, the PRECHARGE and WRITE commands can be to different devices; in this case, tWR is not required and the PRECHARGE command can be applied earlier. Data for any Write burst may be truncated by a subsequent PRECHARGE command as shown in Figure. Note that the only data-in pairs that are registered prior to the <sup>t</sup>WR period are written to the internal array, and any subsequent data-in must be masked with DM. After the PRECHARGE command, a subsequent command to the same bank can not be issued until <sup>t</sup>RP is met. Interrupting Write-to-Precharge (nominal, tDQSS(min)/(max), BL=8) - 1.PRE = PRECHARGE. - 2.tWR is referenced from the first positive CK edge after the last data-in pair. - 3.Din b = data-in from column b. - 4.An interrupted burst of 8 is shown; two data elements are written. - 5.A10 is LOW with the WRITE command (auto precharge is disabled). - 6.DQS is required at T4 and T4n to register DM. ### NT6DM64M16BD / NT6DM32M32BC #### **PRECHARGE** The PRECHARGE command is used to deactivate the open row in a particular bank or the open row in all banks. The bank(s) will be available for a subsequent row access some specified time (<sup>t</sup>RP) after the PRECHARGE command is issued. Input A10 determines whether one or all banks are to be precharged. In case where only one bank is to be precharged (A10=LOW), inputs BA0, BA1 select the bank. Otherwise BA0, BA1 are treated as "Don't Care". Once a bank has been precharged, it is in the idle state and must be activated prior to any READ or WRITE commands being issued to that bank. A PRECHARGE command will be treated as a NOP if there is no open row in that bank (idle state), or if the previously open row is already in the process of precharging. #### **AUTO PRECHARGE** Auto Precharge is a feature which performs the same individual bank precharge function described previously, but without requiring an explicit command. This is accomplished by using A10 (A10=High), to enable Auto Precharge in conjunction with a specific READ or WRITE command. A precharge of the bank / row that is addressed with the READ or WRITE command is automatically performed upon completion of the read or write burst. Auto precharge is non-persistent in that it is either enabled or disabled for each individual READ or WRITE command. Auto precharge ensures that a precharge is initiated at the earliest valid stage within a burst. The "earliest valid stage" is determined as if an explicit PRECHARGE command was issued at the earliest possible time, without violating tRAS(min). The READ with auto precharge enabled or WRITE with auto precharge enabled states can each be broken into two parts: the access period and the precharge period. The access period starts with registration of the command and ends where the precharge period (or <sup>t</sup>RP) begins. For READ with auto precharge, the precharge period is defined as if the same burst was executed with auto precharge disabled and then followed with the earliest possible PRECHARGE command that still accesses all the data in the burst. For WRITE with auto precharge, the precharge period begins when WR ends, with WR measured as if auto precharge was disabled. In addition, during a WRITE with auto precharge, at least one clockis required during WR time. During the prechare period, the user must not issue another command to the same bank until <sup>t</sup>RP is satisfied. This device supports <sup>t</sup>RAS lock-out. In the case of a single READ with auto-precharge or a single WRITE with auto-precharge issued at 'RCD(min), the internal precharge will be delayed until tRAS(min) has been satisfied. ### **Concurrent AUTO PRECHARGE** This device supports concurrent auto precharge such that when a READ with auto precharge is enabled or a WRITE with auto precharge is enabled, any command to another bank is supported, as long as that command does not interrupt the read or write data transfer already in process. This feature enables the precharge to complete in the bank in which the READ or WRITE with auto precharge was executed, without requiring an explicit PREACHRGE command, thus freeing the command bus for operations in other banks. During the access period of a READ or a WRITE with auto precharge, only ACTIVE and PRECHARGE commands may be applied to other banks. During the precharge period, ACTIVE, PRECHARGE, READ, and WRITE commands may be applied to other banks. In either situation, all other related limitations apply. Bank Read with Auto precharge (tAC, tDQSCK(min)/(max), BL=4) - 1.Din n = data-out from column n. - 2.BL =4 in the case shown. - 3. Enable auto precharge. - 4.NOP commands are shown for ease of illustration; other commands may be valid at these times. Bank Read without Auto precharge (tAC, tDQSCK(min)/(max), BL=4) - 1.Din n = data-out from column n. - 2.BL =4 in the case shown. - 3. Disable auto precharge. - 4.BANK x at T5 is "Don't Care", if A10 is HIGH at T5. - 5.PRE = PRECHARGE. - 6.NOP commands are shown for ease of illustration; other commands may be valid at these times. - 7. The PRECHARGE command can only be applied at T5, if tRAS(min) is met. Bank Write with Auto precharge (BL=4) - 1.Din n = data-out from column n. - 2.BL =4 in the case shown. - 3. Enable auto precharge. - 4.NOP commands are shown for ease of illustration; other commands may be valid at these times. Bank Write without Auto precharge (BL=4) - 1.Din n = data-out from column n. - 2.BL =4 in the case shown. - 3. Disable auto precharge. - 4.Bank x at T8 is "Don't Care", if A10 is HIGH at T8. - 5.PRE = PRECHARGE. - 6.NOP commands are shown for ease of illustration; other commands may be valid at these times. ### **AUTO REFRESH** AUTO REFRESH command is used during normal operation of the LPDDR SDRAM, and is analogous to CAS-BEFORE-RAS (CBR) Refresh in the FPM/EDO DRAMs. The Auto Refresh is non-persistent, so it must be issued each time a refresh is required. The refresh addressing is generated by the internal refresh controller. The address bits become "Don't Care" during AUTO REFRESH. The LPDDR SDRAM requires AUTO REFRESH commands at an average periodic interval of <sup>t</sup>REFI. To provide improved efficiency in scheduling and switching between tasks, some flexibility in the absolute refresh interval is provided. Although it is not a JEDEC requirement, CKE must be active (HIGH) during the auto refresh period to provide support for future functional features. The auto refresh period begins when the AUTO REFRESH command is registered and ends <sup>t</sup>RFC later. - 1.PRE = PRECHARGE; AR = AUTO REFRESH. - 2.NOP commands are shown for ease of illustration; other commands may be valid at these times. CKE must be active during clock positive transitions. - 3.NOP or COMMAND INHIBIT are the only commands supported until after tRFC time; CKE must be active during clock positive transitions. - 4.Bank x at T1 is "Don't Care", if A10 is HIGH at this point; A10 must be HIGH if more than one bank is active. - 5.DM, DQ, and DQS signals are all "Don't Care", High-Z for operations shown. - 6. The second AUTO PRECHARGE is not required and is only shown as an example of two back-to-back AUTO REFRESH commands. #### SELF REFRESH SELF REFRESH command can be used to retain data in the LPDDR SDRAM, even if the rest of the system is powered down. When in the self refresh mode, the LPDDR SDRAM retains data without external clocking. The LPDDR SDRAM device has a built-in timer to accommodate Self Refresh operation. The SELF REFRESH command is initiated like an AUTO REFRESH command, except CKE is LOW. Input signals except CKE are "Don't Care" during Self Refresh. During SELF REFRESH, the device is refreshed as identified in the extended mode register. Once the SELF REFRESH command is registered, the external clock can be halted after one clock later. CKE must be held low to keep the device in Self Refresh mode, and internal clock also disabled to save power. The minimum time that the device must remain in Self Refresh mode is <sup>t</sup>RFC. In the Self Refresh mode, two additional power-saving options exist: Temperature Compensated Self Refresh and Partial Array Self Refresh. During this mode, the device is refreshed as identified in the extended mode register. An internal temperature sensor will adjust the refresh rate to optimize device power consumption while ensuring data integrity. During SELF REFRESH operation, refresh intervals are scheduled internally and may vary. These refresh intervals may be different then the specified <sup>t</sup>REFI time. For this reason, the SELF REFRESH command must not be used as a substitute for the AUTO REFRESH command. The procedure for exiting SELF REFRESH requires a sequence of commands. First, CK must be stable prior to CKE going back HIGH. When CKE is HIGH, the LPDDR SDRAM must have NOP commands issued for <sup>t</sup>XSR time to complete any internal refresh already in progress. - 1. Clock must be stable, cycling within specifications by TaO, before exiting self refresh mode. - 2. Device must be in the all banks idle state prior to entering self refresh mode. - 3. NOPs or DESELECTs is required for tXSR time with at least two clock pulses. - 4. AR = AUTO REFRESH. - 5. CKE must remain LOW to remain in self refresh. #### Power-Down Power-down is entered when CKE is registered Low (no accesses can be in progress). If power-down occurs when all banks are idle, this mode is referred to as precharge power-down; if power-down occurs when there is a row active in any bank, this mode is referred to as active power-down. Power-down mode deactivates all input and output buffers, excluding CK, $\overline{CK}$ and CKE. CKE keep Low to maintain device in the power-down mode, and all other inputs signals are "Don't Care". The minimum power-down duration is specified by <sup>t</sup>CKE. The device can not stay in this mode for longer than the refresh requirements of the device, without losing data. The power-down state is synchronously existed when CKE is registered High (along with a NOP or DESELECT command). A valid command can be issued after <sup>t</sup>XP after exist from power-down. - 1.If this command is a PRECHARGE (or if the device is already in the idle state), then the power-down mode shown is precharge power-down. If this command is an ACTIVE (or if at least one row is already active), then the power-down mode is active power-down. - $2.\mbox{No}$ column accesses can be in progress, when power-down is entered. - 3.tCKE applies if CKE goes LOW at Ta2 (entering power-down); tXP applies if CKE remains HIGH at Ta2 (exit power-down). ## NT6DM64M16BD / NT6DM32M32BC ## **Deep-Power-Down** The Deep Power-Down (DPD) mode is an operating mode used to achieve maximum power reduction by eliminating the power of the memory array. All internal voltage generators inside the LPDDR SDRAM are stopped and all memory data, MRS and EMRS information is lost in this mode. The DPD command is the same as a BURST TERMINATE command with CKE LOW. All banks must be in idle state with no activity on the data bus prior to entering the DPD mode. While in this mode, CKE must be held in a constant Low state. To exit the DPD mode, CKE is taken high after the clock is stable and NOP commands must be maintained for at least 200us. After 200us a complete re-initialization is required. - 1. Clock must be stable prior to CKE going HIGH. - 2.DPD = Deep Power-Down. - 3. Upon exit of power-down mode, a full DRAM initialization sequence is required. # **Clock Stop** One method of controlling the power efficiency in applications is to throttle the clock that controls the LPDDR SDRAM. The clock may be controlled in two ways: - Change the clock frequency. - Stop the clock. The LPDDR SDRAM enables the clock to change frequency during operation only if all the timing parameters are met, and all refresh requirements are satisfied. The clock can be stopped altogether if there are no DRAM operations in progress that would be affected by this change. Any DRAM operation already in process must be completed before entering clock stop mode; this includes the following timings: <sup>t</sup>RCD, <sup>t</sup>RP, <sup>t</sup>RFC, <sup>t</sup>MRD, <sup>t</sup>WR, and <sup>t</sup>RPST. In addition, any READ or WRITE burst in progress must complete. CKE must be held HIGH, with CK=LOW and $\overline{CK}$ =HIGH, for the full duration of the clock stop mode. One clock cycle and at least one NOP or DESELECT is required after the clock is restarted before a valid command can be issued. - 1. Prior to Ta1, the device is in clock stop mode. To exit, at least one NOP is required before any valid command. - 2. Any valid command is supported; device is not in clock suspend mode. # **Revision History** | Rev | Page | Modified | Description | Released | | |--------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--| | 0.1 | - | Preliminary Release | Preliminary Release | | | | 0.2 | - | - | Add Idd spec and part number naming | | | | 0.3 | - | - | Idd spec modification. (Typical & Maximum value) | | | | 0.4 | - | - | Operating temperature TA →TC | | | | 0.5 | - | - | Remove PASR 1/8 and 1/16 | | | | 1.0 | - | - | Official Release | | | | P1 | Options | 1. Remove Marking column 2. Remove VDD/VDDQ = 1.8V/1.8V 3. Remove Power info 4. 5.4ns(LPDDR370) @ CL=3 5. 7.5ns(LPDDR266) @ CL=3 6. Optional Partial Array Self Refresh (PASR)-and- 7. On-chip temperature sensor to control self refresh rate | | | | | | P5-6 | Ball Assignment and package outline drawing | 1. Ball height of BGA60:min=0.25, max=0.4(was: min=0.3, max=0.4) 2. Ball height of BGA90:min=0.25, max=0.4(was: min=0.3, max=0.4) | | | | P7 | P7 | Pin Descriptions | 1. BA0/BA1: add description (Ba0 and BA1 also determine which mode register is loaded during a LOAD MODE REGISTER command.) 2. A10: add description (During a PRECHARGE command, A10 determines whether the PRECHARGE applies to one bank (A10 LOW, bank selected by Bank Address Inputs) or all banks (A10 HIGH)) 3. VSSQ: add description (Provide isolated ground to DQs for improved noise immunity.) 1. Follow JESD209B, remove 1.2V I/O description from note1. 1. Remove T2 & T4 spec. 1. Provide the latest spec from production line test. 1. Add I-V curve for full, Three-Quarters and Half Driver Strength 1. New. 1. 1/8 array (bank 0 with row address MSB=0), and 1/16 array (bank 0 with row address MSB=0, and row address MSB-1=0). 2. Remove 1/8 and 1/16 from MR PASR options | | | | | P12<br>P13<br>P14-16 | Input / Output Capacitance | | | | | | | AC/DC Electrical<br>Characteristics | | | | | | | IDD specifications | | | | | | P25 | I-V Curve | | | | | | P27 | Brief Description of<br>Initialization Sequence | | | | | P3 <sup>-</sup> | P31-P32 | Partial Array Self Refresh | | | | | P71-72 | P71-72 | DARF | DIRECTED AUTO REFRESH | | | | | P14-16 | IDD Spec | 1. Add IDD6 spec at 45°C<br>2. Add IDD8 spec at 85°C | | | | 1.2 <sub>P17</sub> | AC Spec | 1. tDS and tDH_fast/slow:0.48ns/0.58ns (was: 0.6ns/0.7ns) | | | | | All | | - | Renew it. | | | | 1.3 | P14-15 | IDD5 | Correct the typo of test condition: 140ns (was: 110ns) | | | | 1.4 | P1 | - | 1. Add NOTE 1 | | | | 1.5 | P16 | IDD6 | 1. Add IDD6 Max Spec for PASR full array at 85°C | | | | 1.6 | P17 | tAC and tCK Spec | 1. tACmax of DDR-400 CL3: 5.0ns (was: 4.8ns) 2. tCKmin of DDR-400 CL3: 5.0ns (was: 4.8ns) | | | | P1,3,4 | - | Remove industrial specs and related info | | | | http://www.nanya.com/