# 36V, Low Noise Zero-Drift Operational Amplifier #### **FEATURES** - Supply Voltage Range: 4.75V to 36V - Offset Voltage: 5µV (Maximum) - Offset Voltage Drift: 0.025µV/°C (Maximum, -40°C to 125°C) - Input Noise Voltage - 200nV<sub>P-P</sub>, DC to 10Hz (Typ) - 9nV/√Hz, 1kHz (Typ) - Input Common Mode Range: V<sup>-</sup> 0.1V to V<sup>+</sup> 1.5V - Rail-to-Rail Output - Unity Gain Stable - Gain Bandwidth Product: 2.5MHz (Typ) - Slew Rate: 1.6V/μs (Typ) - A<sub>VOL</sub>: 150dB (Typ)PSRR: 150dB (Typ) - CMRR: 150dB (Typ) - Shutdown Mode #### **APPLICATIONS** - High Resolution Data Acquisition - Reference Buffering - Test and Measurement - Electronic Scales - Thermocouple Amplifiers - Strain Gauges - Low Side Current Sense - Automotive Monitors and Control #### DESCRIPTION The LTC®2058 is a dual, low noise, zero-drift operational amplifier that offers precision DC performance over a wide supply range of 4.75V to 36V. Offset voltage and 1/f noise are suppressed, allowing this amplifier to achieve a maximum offset voltage of $5\mu V$ and a DC to 10Hz input noise voltage of $200nV_{P-P}$ (Typ). The LTC2058's self-calibrating circuitry results in low offset voltage drift with temperature, $0.025\mu V/^{\circ}C$ (Max), and practically zero drift over time. The amplifier also features an excellent power supply rejection ratio (PSRR) of 150dB and a common mode rejection ratio (CMRR) of 150dB (Typ). The LTC2058 provides rail-to-rail output swing and an input common mode range that includes the $V^-$ rail. In addition to low offset and noise, this amplifier features a 2.5MHz (Typ) gain-bandwidth product and a 1.6V/ $\mu$ s (Typ) slew rate. Wide supply range, combined with low noise, low offset, and excellent PSRR and CMRR make the LTC2058 well suited for high dynamic-range test, measurement, and instrumentation systems. All registered trademarks and trademarks are the property of their respective owners. #### TYPICAL APPLICATION 18-Bit Voltage Output DAC with Software-Selectable Ranges #### 20V Step Response of DAC I to V # **ABSOLUTE MAXIMUM RATINGS** (Note 1) | Total Supply Voltage | | |-------------------------------------|---------------------------| | (V <sup>+</sup> to V <sup>-</sup> ) | 40V | | Input Voltage | | | –IN, +IN | $V^ 0.3V$ to $V^+ + 0.3V$ | | SD, SDCOM | $V^ 0.3V$ to $V^+ + 0.3V$ | | Input Current | | | –IN, +IN | ±10mA | | SD, SDCOM | ±10mA | | ±6V | |----------------| | 0.3V to 5.3V | | Indefinite | | | | 40°C to 85°C | | -40°C to 125°C | | -65°C to 150°C | | 300°C | | | # PIN CONFIGURATION #### ORDER INFORMATION | TUBES | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | SPECIFIED TEMPERATURE RANGE | |-----------------|-------------------|---------------|------------------------------|-----------------------------| | LTC2058IMSE#PBF | LTC2058IMSE#TRPBF | 2058 | 12-Lead Plastic MSOP | -40°C to 85°C | | LTC2058HMSE#PBF | LTC2058HMSE#TRPBF | 2058 | 12-Lead Plastic MSOP | -40°C to 125°C | | LTC2058IS8E#PBF | LTC2058IS8E#TRPBF | 2058 | 8-Lead Plastic Small Outline | -40°C to 85°C | | LTC2058HS8E#PBF | LTC2058HS8E#TRPBF | 2058 | 8-Lead Plastic Small Outline | -40°C to 125°C | Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Parts ending with PBF are ROHS and WEEE compliant. For more information on tape and reel specifications, go to: Tape and reel specifications Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix. # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25\,^{\circ}C$ . Unless otherwise noted, $V_S = \pm 2.5V$ ; $V_{CM} = V_{OUT} = 0V$ . | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---|-------------------|----------------------------------|---------------------------------------------|----------------------------------| | $\overline{V_{0S}}$ | Input Offset Voltage (Note 3) | | | | 0.5 | 5 | μV | | $\frac{\Delta V_{OS}}{\Delta T}$ | Average Input Offset Voltage Drift (Note 3) | -40°C to 125°C | • | | | 0.025 | μV/°C | | I <sub>B</sub> | Input Bias Current (Notes 4, 5) | -40°C to 85°C<br>-40°C to 125°C | • | | 30 | 100<br>200<br>4.5 | pA<br>pA<br>nA | | I <sub>OS</sub> | Input Offset Current (Notes 4, 5) | -40°C to 85°C<br>-40°C to 125°C | • | | 60 | 200<br>200<br>300 | pA<br>pA<br>pA | | in | Input Noise Current Spectral Density (Note 8) | 1kHz, C <sub>EXT</sub> = 0pF | | | 0.5 | | pA/√Hz | | e <sub>n</sub> | Input Noise Voltage Spectral Density | 1kHz | | | 9 | | nV/√Hz | | e <sub>nP-P</sub> | Input Noise Voltage | DC to 10Hz | | | 200 | | nV <sub>P-P</sub> | | Z <sub>IN</sub> | Differential Input Impedance<br>Common Mode Input Impedance | | | | 225k 8<br>10 <sup>12</sup> 20 | | $\Omega pF \ \Omega pF$ | | CMRR | Common Mode Rejection Ratio (Note 6) | V <sub>CM</sub> = V <sup>-</sup> - 0.1V to V <sup>+</sup> - 1.5V<br>-40°C to 85°C<br>-40°C to 125°C | • | 123<br>121<br>118 | 150 | | dB<br>dB<br>dB | | PSRR | Power Supply Rejection Ratio (Note 6) | V <sub>S</sub> = 4.75V to 36V<br>-40°C to 125°C | • | 140<br>140 | 150 | | dB<br>dB | | A <sub>VOL</sub> | Open Loop Voltage Gain (Note 6) | $V_{OUT} = V^- +0.5V$ to $V^+ - 0.3V$ , $R_L = 1k\Omega$ $-40^{\circ}C$ to $125^{\circ}C$ | • | 124<br>120 | 150 | | dB<br>dB | | V <sub>0L</sub> – V <sup>-</sup> | Output Voltage Swing Low | No Load<br>-40°C to 125°C<br>I <sub>SINK</sub> = 1 mA<br>-40°C to 125°C<br>I <sub>SINK</sub> = 5 mA<br>-40°C to 85°C<br>-40°C to 125°C | • | | 5<br>55<br>260 | 15<br>20<br>150<br>200<br>470<br>750<br>750 | mV<br>mV<br>mV<br>mV<br>mV<br>mV | | V+ – V <sub>OH</sub> | Output Voltage Swing High | No Load<br>-40°C to 125°C<br>Isource = 1mA<br>-40°C to 125°C<br>Isource = 5mA<br>-40°C to 85°C<br>-40°C to 125°C | • | | 5.5<br>50<br>235 | 16<br>20<br>75<br>95<br>315<br>365<br>400 | mV<br>mV<br>mV<br>mV<br>mV<br>mV | | I <sub>SC</sub> | Short-Circuit Current | Sourcing/Sinking | | 20/19 | 31/30 | | mA | | SR <sub>RISE</sub> | Rising Slew Rate | $A_V = -1$ , $R_L = 10k\Omega$ | | | 1.6 | | V/µs | | SR <sub>FALL</sub> | Falling Slew Rate | $A_V = -1$ , $R_L = 10k\Omega$ | | | 1.7 | | V/µs | | GBW | Gain Bandwidth Product | | | | 2.5 | | MHz | | $f_{\mathbb{C}}$ | Internal Chopping Frequency | | | | 100 | | kHz | | Is | Supply Current Per Amplifier | No Load<br>-40°C to 85°C<br>-40°C to 125°C | • | | 0.95 | 1.15<br>1.4<br>1.55 | mA<br>mA<br>mA | | | | In Shutdown Mode<br>-40°C to 85°C<br>-40°C to 125°C | • | | 3 | 4.25<br>5 | μΑ<br>μΑ<br>μΑ | | $V_{SDL}$ | Shutdown Threshold ( $\overline{SD}$ – SDCOM) Low (Note 7) | -40°C to 125°C | • | | | 0.8 | V | | V <sub>SDH</sub> | Shutdown Threshold ( $\overline{SD}$ – SDCOM) High (Note 7) | -40°C to 125°C | • | 2 | | | V | | | SDCOM Voltage Range (Note 7) | -40°C to 125°C | • | V <sup>-</sup> | | V+ -2V | V | | I <sub>SD</sub> | SD Pin Current (Note 7) | $-40$ °C to 125°C, $V_{\overline{SD}} - V_{\overline{SDCOM}} = 0$ | • | -1 | -0.5 | | μΑ | | I <sub>SDCOM</sub> | SDCOM Pin Current (Note 7) | $-40$ °C to 125°C, $V_{\overline{SD}} - V_{SDCOM} = 0$ | • | | 0.75 | 1.5 | μA | # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25\,^{\circ}\text{C}$ . Unless otherwise noted, $V_S = \pm 15V$ ; $V_{CM} = V_{OUT} = 0V$ . | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------|----------------------------------|---------------------------------------------|----------------------------------| | $V_{OS}$ | Input Offset Voltage (Note 3) | | | | 0.5 | 5 | μV | | $\frac{\Delta V_{0S}}{\Delta T}$ | Average Input Offset Voltage Drift (Note 3) | -40°C to 125°C | • | | | 0.025 | μV/°C | | I <sub>B</sub> | Input Bias Current (Note 4, 5) | -40°C to 85°C<br>-40°C to 125°C | • | | 30 | 100<br>200<br>4.5 | pA<br>pA<br>nA | | I <sub>OS</sub> | Input Offset Current (Note 4, 5) | -40°C to 85°C<br>-40°C to 125°C | • | | 60 | 200<br>200<br>300 | pA<br>pA<br>pA | | i <sub>n</sub> | Input Noise Current Spectral Density (Note 8) | 1kHz, C <sub>EXT</sub> = 0pF<br>1kHz, C <sub>EXT</sub> = 22pF | | | 1<br>0.5 | | pA/√Hz<br>pA/√Hz | | e <sub>n</sub> | Input Noise Voltage Spectral Density | 1kHz | | | 9 | | nV/√Hz | | e <sub>nP-P</sub> | Input Noise Voltage | DC to 10Hz | | | 200 | | nV <sub>P-P</sub> | | Z <sub>IN</sub> | Differential Input Impedance<br>Common Mode Input Impedance | | | | 225k 13<br>10 <sup>12</sup> 6 | | Ω pF<br>Ω pF | | CMRR | Common Mode Rejection Ratio (Note 6) | $V_{CM} = V^{-} - 0.1V$ to $V^{+} - 1.5V$<br>-40°C to 85°C<br>-40°C to 125°C | • | 138<br>137<br>135 | 150 | | dB<br>dB<br>dB | | PSRR | Power Supply Rejection Ratio (Note 6) | V <sub>S</sub> = 4.75V to 36V<br>-40°C to 125°C | • | 140<br>140 | 150 | | dB<br>dB | | A <sub>VOL</sub> | Open Loop Voltage Gain (Note 6) | $V_{OUT} = V^- + 0.4V$ to $V^+ - 0.25V$ , $R_L = 10k\Omega$ $-40^{\circ}C$ to $125^{\circ}C$ | • | 137<br>133 | 150 | | dB<br>dB | | V <sub>0L</sub> – V <sup>-</sup> | Output Voltage Swing Low | No Load<br>-40°C to 125°C<br>I <sub>SINK</sub> = 1mA<br>-40°C to 125°C<br>I <sub>SINK</sub> = 5mA<br>-40°C to 85°C<br>-40°C to 125°C | • • | | 5<br>55<br>270 | 15<br>20<br>150<br>200<br>470<br>750<br>750 | mV<br>mV<br>mV<br>mV<br>mV<br>mV | | V+ – V <sub>0H</sub> | Output Voltage Swing High | No Load<br>-40°C to 125°C<br>I <sub>SOURCE</sub> = 1mA<br>-40°C to 125°C<br>I <sub>SOURCE</sub> = 5mA<br>-40°C to 85°C<br>-40°C to 125°C | • | | 7<br>50<br>235 | 18<br>22<br>75<br>90<br>315<br>365<br>400 | mV<br>mV<br>mV<br>mV<br>mV<br>mV | | I <sub>SC</sub> | Short-Circuit Current | Sourcing/Sinking | | 20/25 | 31/36 | | mA | | SR <sub>RISE</sub> | Rising Slew Rate | $A_V = -1$ , $R_L = 10k\Omega$ | | | 1.6 | | V/µs | | SR <sub>FALL</sub> | Falling Slew Rate | $A_V = -1$ , $R_L = 10k\Omega$ | | | 1.7 | | V/µs | | GBW | Gain Bandwidth Product | | | | 2.5 | | MHz | | f <sub>C</sub> | Internal Chopping Frequency | | | | 100 | | kHz | | I <sub>S</sub> | Supply Current Per Amplifier | No Load<br>-40°C to 85°C<br>-40°C to 125°C | • | | 1 | 1.2<br>1.45<br>1.6 | mA<br>mA<br>mA | | | | In Shutdown Mode<br>-40°C to 85°C<br>-40°C to 125°C | • | | 5 | 7.5<br>9 | μΑ<br>μΑ<br>μΑ | | $V_{SDL}$ | Shutdown Threshold (SD – SDCOM) Low (Note 7) | -40°C to 125°C | • | | | 0.8 | V | # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25 \,^{\circ}\text{C}$ . Unless otherwise noted, $V_S = \pm 15 \,^{\circ}\text{V}$ ; $V_{CM} = V_{OUT} = 0 \,^{\circ}\text{V}$ . | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------------------|-------------------------------------------------------------|--------------------------------------------------------|---|----------------|------|--------|-------| | $V_{SDH}$ | Shutdown Threshold ( $\overline{SD}$ – SDCOM) High (Note 7) | -40°C to 125°C | • | 2 | | | V | | | SDCOM Voltage Range (Note 7) | -40°C to 125°C | • | V <sup>-</sup> | | V+ -2V | V | | I <sub>SD</sub> | SD Pin Current (Note 7) | $-40$ °C to 125°C, $V_{\overline{SD}} - V_{SDCOM} = 0$ | • | -1 | -0.5 | | μA | | I <sub>SDCOM</sub> | SDCOM Pin Current (Note 7) | $-40$ °C to 125°C, $V_{\overline{SD}} - V_{SDCOM} = 0$ | • | | 0.75 | 1.5 | μA | **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. **Note 2:** The LTC2058I is guaranteed to meet specified performance from -40°C to 85°C. The LTC2058H is guaranteed to meet specified performance from -40°C to 125°C. **Note 3:** These parameters are guaranteed by design. Thermocouple effects preclude measurements of these voltage levels during automated testing. $V_{OS}$ is measured to a limit determined by test equipment capability. **Note 4:** These specifications are limited by automated test system capability. Leakage currents and thermocouple effects reduce test accuracy. For tighter guaranteed specifications, please contact LTC Marketing. **Note 5:** Input BIAS current is measured using an equivalent source impedance of $100M\Omega$ || 51pF. **Note 6:** Minimum specifications for these parameters are limited by the capabilities of the automated test system, which has an accuracy of approximately $10\mu V$ for $V_{OS}$ measurements. For reference, $30V/1\mu V$ is 150dB of voltage ratio. Note 7: MSE package only. **Note 8:** Refer to the Application Information section for more details. with Sinusoid Input V<sub>S</sub> = ±2.5V, A<sub>V</sub> = +1, R<sub>L</sub> = 2kΩ POWER SUPPLY BYPASS = 10nF 2V/DIV SUPPLY CURRENT 2mA/DIV V<sub>IN</sub>, V<sub>OUT</sub> 500mV/DIV 20µs/DIV **Shutdown Transient** **Output Impedance in Shutdown** **Supply Current vs Supply Voltage** Shutdown Supply Current vs Supply Voltage Supply Current vs Shutdown Control Voltage # Shutdown Pin Current vs Shutdown Pin Voltage **Output Series Resistance vs** #### PIN FUNCTIONS S8E **OUTA (Pin 1):** Amplifier A Output. -INA (Pin 2): Amplifier A Inverting Input. +INA (Pin 3): Amplifier A Noninverting Input. **V**<sup>-</sup> (**Pin 4**): Negative Power Supply. +INB (Pin 5): Amplifier B Noninverting Input. -INB (Pin 6): Amplifier B Inverting Input. **OUTB (Pin 7):** Amplifier B Output. V+ (Pin 8): Positive Power Supply. **Exposed Pad (Pin 9):** Must Be Connected to V<sup>-</sup>. MSE<sub>12</sub> **SD** (Pin 1): Shutdown Control Pin. **V**<sup>-</sup> (**Pin 2**): Negative Power Supply. **OUTA (Pin 3):** Amplifier A Output. **GUARD (Pin 4):** Guard Ring. No internal connection. (See Applications Information) -INA (Pin 5): Amplifier A Inverting Input. +INA (Pin 6): Amplifier A Noninverting Input. **+INB (Pin 7):** Amplifier B Noninverting Input. -INB (Pin 8): Amplifier B Inverting Input. GUARD/NC (Pin 9): Guard Ring. No internal connection. (See Application Information) OUTB (Pin 10): Amplifier B Output. **V**<sup>+</sup> (**Pin 11**): Positive Power Supply. **SDCOM (Pin 12):** Reference Voltage for $\overline{SD}$ . **Exposed Pad (Pin 13):** Must Be Connected to V<sup>-</sup>. # **BLOCK DIAGRAMS** #### **Amplifier (Each Channel)** #### Shutdown Circuit (MSE12 Package Only) #### **Input Voltage Noise** Chopper stabilized amplifiers like the LTC2058 achieve low offset and 1/f noise by heterodyning DC and flicker noise to higher frequencies. In a classical chopper stabilized amplifier, this process results in idle tones at the chopping frequency and its odd harmonics. The LTC2058 utilizes circuitry to suppress these spurious artifacts to well below the offset voltage. The typical ripple magnitude at 100kHz is much less than $1\mu V_{RMS}$ . The voltage noise spectrum of the LTC2058 is shown in Figure 1. If lower noise is required, consider the following circuit from the Typical Applications section: Paralleling Choppers to Improve Noise. Figure 1. Input Voltage Noise Spectrum #### **Input Current Noise** For applications with high source impedances, input current noise can be a significant contributor to total output noise. For this reason, it is important to consider noise current interaction with circuit elements placed at the amplifier's inputs. The current noise spectrum of the LTC2058 is shown in Figure 2. The characteristic curve shows no 1/f behavior. As with all zero-drift amplifiers, there is a significant current noise component at the offset-nulling frequency. This phenomenon is discussed in the Input Bias Current section. It is important to note that the current noise is not equal to $\sqrt{2qI_B}$ A/ $\sqrt{Hz}$ . This formula is relevant for base current in bipolar transistors and diode currents; but for most Figure 2. Input Current Noise Spectrum chopper and auto-zero amplifiers with switched inputs, the dominant current noise mechanism is not shot noise. #### **Input Bias Current** The LTC2058's input bias currents are comprised of two very different constituents, diode leakage and charge injection. Leakage currents increase with temperature, while the charge injection from the switching inputs remains relatively constant with temperature. The composite of these two currents over temperature is illustrated in Figure 3. Figure 3. Input Bias Current vs Temperature How the various input bias currents behave and contribute to error depends on the nature of the source impedance. For the input bias currents specified in the electrical tables, the source impedances are high value resistors bypassed with shunt filter capacitance. Figure 4 shows the effective DC error as an input referred current error (output DC voltage error divided by gain and then by the source resistance) as a function of the filter capacitance. Note that the effective DC error decreases as the capacitance increases. The added external capacitance ( $C_{\text{EXT}}$ ) also reduces the input current noise as shown in Figure 2. Another function of the input capacitance is to reduce the effects of charge injection. The charge injection based current has a frequency component at the chopping frequency and its harmonics. In time domain these frequency components appear as current pulses (appearing at regular intervals related to the chopping frequency). When these small current pulses interact with source impedances or gain setting resistors, the resulting voltage spikes are amplified by the closed loop gain. For higher source impedances, this may cause the 100kHz chopping frequency to be visible in the output spectrum, which is a phenomenon known as clock feedthrough. To prevent excessive clock Figure 4. Input Bias Current vs Input Capacitance feedthrough, keep gain-setting resistors and source impedances as low as possible. When DC highly resistive source impedance is required, the capacitor across the source impedance reduces the AC impedance, reducing the amplitude of the input voltage spikes. Another way to reduce clock injection effects is to bandwidth limit after the op amp output. Injection currents from the two inputs are of equal magnitude but opposite direction. Therefore, input bias current effects on offset voltage due to injection currents will not be canceled by placing matched impedances at both inputs. Above 50°C, leakage of the ESD protection diodes begins to dominate the input bias current and continues to increase exponentially at elevated temperatures. Unlike injection current, leakage currents are in the same direction for both inputs. Therefore, the output error due to leakage currents can be mitigated by matching the source impedances seen by the two inputs. Keep in mind that if the source-impedance-matching technique is employed to cancel the effect of the leakage currents, below 50°C there is an offset voltage error of $2I_B \times R$ due to the charge-injection currents. If $I_R = 100pA$ and R = 10k, the error is $2\mu V$ . #### **Thermocouple Effects** In order to achieve accuracy on the microvolt level, thermocouple effects must be considered. Any connection of dissimilar metals forms a thermoelectric junction and generates a small temperature-dependent voltage. Also known as the Seebeck Effect, these thermal EMFs can be the dominant error source in low drift circuits. Connectors, switches, relay contacts, sockets, resistors, and solder are all candidates for significant thermal EMF generation. Even junctions of copper wire from different manufacturers can generate thermal EMFs of 200nV/°C, which is 8 times the maximum drift specification of the LTC2058. Figure 5 and Figure 6 illustrate the potential magnitude of these voltages and their sensitivity to temperature. Figure 5. Thermal EMF Generated by Two Copper Wires from Different Manufactures Figure 6. Solder-Copper Thermal EMFs In order to minimize thermocouple-induced errors, attention must be given to circuit board layout and component selection. It is good practice to minimize the number of junctions in the amplifier's input signal path and avoid connectors, sockets, switches, and relays whenever possible. If such components are required, they should be selected for low thermal EMF characteristics. Furthermore, the number, type, and layout of junctions should be matched for both inputs with respect to thermal gradients on the circuit board. Doing so may involve deliberately introducing dummy junctions to offset unavoidable junctions. Air currents can also lead to thermal gradients and cause significant noise in measurement systems. It is important to prevent airflow across sensitive circuits. Doing so will often reduce thermocouple noise substantially. A summary of techniques can be found in Figure 7. #### Leakage Effects Leakage currents into high impedance signal nodes can easily degrade measurement accuracy of sub-nanoamp signals. High voltage and high temperature applications are especially susceptible to these issues. Quality insulation materials should be used, and insulating surfaces should be cleaned to remove fluxes and other residues. For humid environments, surface coating may be necessary to provide a moisture barrier. CUT SLOTS IN PCB FOR THERMAL ISOLATION. COVER CIRCUIT TO PREVENT AIR CURRENTS FROM CREATING THERMAL GRADIENTS. Figure 7. Techniques for Minimizing Thermocouple-Induced Errors INTRODUCE DUMMY JUNCTIONS AND COMPONENTS TO OFFSET UNAVOIDABLE JUNCTIONS OR CANCEL THERMAL EMFS ALIGN INPUTS SYMMETRICALLY WITH RESPECT TO THERMAL GRADIENTS INTRODUCE DUMMY TRACES AND COMPONENTS FOR SYMMETRICAL THERMAL HEAT SINKING. LOADS AND FEEDBACK CAN DISSIPATE POWER AND GENERATE THERMAL GRADIENTS. BE AWARE OF THEIR THERMAL EFFECTS. Board leakage can be minimized by encircling the input connections with a guard ring operated at a potential very close to that of the inputs. The ring must be tied to a low impedance node. For inverting configurations, the guard ring should be tied to the potential of the positive input (+IN). For noninverting configurations, the guard ring should be tied to the potential of the negative input (-IN). In order for this technique to be effective, the guard ring must not be covered by solder mask. Ringing both sides of the printed circuit board may be required. See Figure 8a and Figure 8b for examples of proper layout. Figure 8a. Example Layout of Noninverting Amplifier with Leakage Guard Ring (Channel A Shown) Figure 8b. Example Layout of Inverting Amplifier with Leakage Guard Ring (Channel A Shown) For low leakage applications, the LTC2058 is available in an MSE12 package with a special pinout that facilitates the layout of guard ring structures. The pins adjacent to the inputs have no internal connection, allowing a guard ring to be routed through them. #### **Power Dissipation** Since the LTC2058 is capable of operating at 36V total supply, care should be taken with respect to power dissipation in the amplifier. When driving heavy loads at high voltages, use the $\theta_{JA}$ of the package to estimate the resulting die-temperature rise and take measures to ensure that the resulting junction temperature does not exceed specified limits. PCB metallization and heat sinking should also be considered when high power dissipation is expected. The LTC2058 is packaged in thermally-enhanced S8E and MSE12 packages. These packages feature lower package thermal resistances compared to their standard counterparts and exposed pads to facilitate heat sinking. The exposed bottom pad must be soldered to the PCB and due to its internal connection to V<sup>-</sup> it is required to connect the exposed pad to V<sup>-</sup>. For more efficient heat sinking, it is recommended that the exposed pad have as much PCB metal connected to it as reasonably available. Thermal information for all packages can be found in the Pin Configuration section. #### **Electrical Overstress and Input Protection** Absolute maximum ratings should not be exceeded. Avoid driving the input and output pins beyond the rails, especially at supply voltages approaching 40V. The inputs of LTC2058 are internally protected by ESD diodes (see Block Diagrams section). The Anode of the bottom side diode is the substrate, so driving an input below the rail can induce undesired parasitic behavior. If overvoltage conditions cannot be prevented, a resistor in series with the threatened pin can be used to limit fault current to below the absolute maximum rating and reduce the possibility of device damage. This technique is shown in Figure 9. Figure 9. Using a Resistor to Limit Input Current The current limiting resistance should not be so high as to add noise and error voltages from interaction with input bias currents. Resistances up to 2k will not significantly impact noise or precision. Use the Figure 10 and Figure 11 (I-V Characteristics of the internal ESD diodes) to help determine the appropriate value of the resistor. In harsh environments, reliability can be enhanced further with protection circuitry as illustrated in Figure 12. This circuit utilizes low-leakage diodes (Nexperia BAV199) to protect the input. R2 protects the external diodes, and R1 is added to limit the current which would get to the internal diodes. In this circuit R1 can be small as the applied voltage is already reduced by the external protection diodes. In high temperature applications where the leakage currents of the internal ESD diodes dominate the input bias current, the circuit may benefit from adding an input bias cancellation resistor in the feedback path (see Typical Application Section: Input Bias Current). Figure 10. Differential Input Voltage VS Current Figure 11. ESD Protection Diode Forward Bias Voltage vs Current Figure 12. Input Protection Circuit Using External Diodes #### Shutdown Mode The LTC2058 in the MSE12 package features a shutdown mode for low power applications. In the OFF state, both amplifiers are shut off and draw less than $9\mu$ A of supply current per amplifier. Also in the OFF stage, both outputs present high impedances to external circuitry. Keep in mind that during the OFF state, even with the amplifier output being high impedance, the output may still be modulated by the input signal through the input differential clamp and the feedback resistor. (Refer to the block diagram for the location of the differential clamp). Also depending on the resistor values, significant current may still be drawn from the input source. Shutdown control is accomplished using a separate logic reference input (SDCOM) and a shutdown pin $(\overline{SD})$ . This method allows for low voltage digital control logic to operate independently of the amplifier's high voltage supply rails. A summary of control logic and operating ranges is shown in Table 1 and Table 2. Table 1. Shutdown Control Logic | SHUTDOWN PIN CONDITION | AMPLIFIER STATE | |----------------------------------------|-----------------| | $\overline{SD}$ = Float, SDCOM = Float | ON | | $\overline{SD}$ – SDCOM $\geq$ 2V | ON | | $\overline{SD} - SDCOM \le 0.8V$ | OFF | Table 2. Operating Voltage Range for Shutdown Pins | | MIN | MAX | |------------|-------|----------------| | SD - SDCOM | -0.2V | 5.2V | | SDCOM | V- | V+ –2V | | SD | V- | V <sup>+</sup> | If the shutdown feature is not required, $\overline{SD}$ and SDCOM may be left floating. Internal circuitry will automatically keep the amplifier in the ON state. For operation in noisy environments, a capacitor between SD and SDCOM is recommended to prevent noise from changing the shutdown state. When there is a danger of $\overline{SD}$ and SDCOM being pulled beyond the supply rails, resistance in series with the shutdown pins is recommended to limit current. #### Low Side Current Sense Amplifier # ISENSE 10Ω 1N4148 OR EQUIVALENT VOUT RSENSE 11/2 LTC2058 OPTIONAL SHORT 1/2 LTC2058 VOUT LTC20 #### Low Side Current Sense Amplifier Transfer Function #### **Carbon Monoxide Sensor** #### **Paralleling Choppers to Improve Noise** DC TO 10Hz NOISE = $\frac{200 nV_{P-P}}{\sqrt{N}} \text{ , } e_{\Pi} = \frac{9 nV/\sqrt{Hz}}{\sqrt{N}} \text{ , } i_{\Pi} = \sqrt{N} \bullet 1 \text{pA}/\sqrt{Hz}, \ I_{B} < N \bullet 100 \text{pA} \text{ (MAX)}$ WHERE N IS THE NUMBER OF PARALLELED INPUT AMPLIFIERS. $FOR~N=4,~DC~TO~10Hz~NOISE=100nV_{P-P},~e_{n}=4.5nV/\sqrt{Hz},~~i_{n}=2pA/\sqrt{Hz},~I_{B}<100pA~(MAX).$ $\rm R_5$ should be a few hundred ohms to isolate amplifier outputs without contributing significantly to noise or $\rm I_B$ -induced error. $\left(\frac{R2}{R1}+1\right)>>\sqrt{N}$ for output amplifier noise to be insignificant. #### **Differential Thermocouple Amplifier** #### **Photovoltaic Module Sweep Measurement** #### I-V and P-V Curves # PACKAGE DESCRIPTION #### **S8E Package** 8-Lead Plastic SOIC (Narrow .150 Inch) Exposed Pad (Reference LTC DWG # 05-08-1857 Rev C) RECOMMENDED SOLDER PAD LAYOUT - 2. DRAWING NOT TO SCALE - 3. THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .010" (0.254mm) - 4. STANDARD LEAD STANDOFF IS 4mils TO 10mils (DATE CODE BEFORE 542) 5. LOWER LEAD STANDOFF IS Omils TO 5mils (DATE CODE AFTER 542) #### PACKAGE DESCRIPTION NOT EXCEED 0.254mm (.010") PER SIDE. #### MSE Package 12-Lead Plastic MSOP, Exposed Die Pad (Reference LTC DWG # 05-08-1666 Rev G) #### **Precision Filtering Voltage Reference Distribution Buffers** # **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |-----------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------| | LTC2057/<br>LTC2057HV | High Voltage, Low Noise, Zero Drift Amplifier | $4\mu V~V_{OS},~4.75V~to~60V~V_S,~1mA~I_S,~RR~Output$ | | LTC2050HV | Zero-Drift Operational Amplifier | $3\mu V~V_{OS},~2.7V~to~12V~V_S,~1.5 mA~I_S,~RR~Output$ | | LTC2051/LTC2052 | Dual/Quad, Zero-Drift Operational Amplifier | 3μV V <sub>OS</sub> , 2.7V to 12V V <sub>S</sub> , 1.5mA I <sub>S</sub> , RR Output | | LTC2053 | Precision, Rail-to-Rail, Zero-Drift, Resistor-Programmable Instrumentation Amplifier | 10μV V <sub>OS</sub> , 2.7V to 11V V <sub>S</sub> , 1.3mA I <sub>S</sub> , RRIO | | LTC2054/LTC2055 | Micropower, Single/Dual, Zero-Drift Operational Amplifier 5μV V <sub>OS</sub> , 2.7V to 12V V <sub>S</sub> , 0.2mA I <sub>S</sub> , RRIO | | | LTC6652 | Precision, Low Drift, Low Noise, Buffered Reference | 5ppm/°C, 0.05% Initial Accuracy, 2.1ppm <sub>P-P</sub> Noise | | LT6654 | Precision, Wide Supply, High Output Drive, Low Noise Reference | 10ppm/°C, 0.05% Initial Accuracy, 1.6ppm <sub>P-P</sub> Noise | | LTC6655 | 0.25ppm Noise, Low Drift, Precision, Buffered Reference Family | 2ppm/°C, 0.025% Initial Accuracy, 0.25ppm <sub>P-P</sub> Noise | | LT6016/LT6017 | Dual/Quad, 76V Over-The-Top® Input Operational Amplifier | 50μV V <sub>OS</sub> , 3V to 50V V <sub>S</sub> , 0.335mA I <sub>S</sub> , RRIO | | LTC6090 | 140V Operational Amplifier | 50pA I <sub>B</sub> , 1.6mV V <sub>OS</sub> , 9.5V to 140V V <sub>S</sub> , 4.5mA I <sub>S</sub> , RR Output | | LT5400 | Quad Matched Resistor Network | ±0.01%, ±0.2ppm/°C Matching |