















LM2936Q

SNVS684D - NOVEMBER 2010 - REVISED MARCH 2016

# LM2936Q Ultralow Quiescent Current LDO Voltage Regulator

#### **Features**

- **Qualified for Automotive Applications**
- AEC Q100-Qualified With the Following Results
  - Device Temperature Grade 1: –40°C to +125°C Ambient Operating Temperature
- Operating Input Voltage: 5.5 V to 40 V
- Ultralow Quiescent Current (I<sub>Q</sub> ≤ 15 µA for  $I_{OUT} = 100 \, \mu A$
- Fixed 3-V, 3.3-V or 5-V With 50-mA Output
- ±2% Initial Output Tolerance
- ±3% Output Tolerance Over Line, Load, and Temperature
- Dropout Voltage Typically 200 mV at I<sub>OUT</sub> = 50 mA
- **Reverse Battery Protection**
- -50-V Input Transient Protection
- Internal Short Circuit Current Limit
- Internal Thermal Shutdown Protection
- 40-V Operating Voltage Limit
- Shutdown Pin Available with LM2936QBM Package

# 2 Applications

Automotive

## 3 Description

The LM2936Q ultralow quiescent-current regulator features low dropout voltage and low current in the standby mode. With less than 15-µA quiescent current at a 100-µA load, the LM2936Q is ideally suited for automotive and other battery-operated systems. The LM2936Q retains all of the features that are common to low-dropout regulators including a low dropout PNP pass device, short-circuit protection, reverse battery protection, and thermal shutdown. The LM2936Q has a 40-V maximum operating voltage limit, a -40°C to +125°C operating temperature range, and ±3% output voltage tolerance over the entire output current, input voltage, and temperature range. The LM2936Q is available in 8-pin SOIC and VSSOP packages, a 4-pin SOT-223 package, as well as a 3-pin TO-252 surface mount package.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)   |
|-------------|-------------|-------------------|
| LM2936Q     | SOIC (8)    | 4.90 mm × 3.91 mm |
|             | TO-252 (3)  | 6.10 mm × 6.58 mm |
|             | VSSOP (8)   | 3.00 mm × 3.00 mm |
|             | SOT-223 (4) | 6.50 mm × 3.50 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic



Copyright © 2016, Texas Instruments Incorporated

<sup>\*</sup> Required if regulator is located more than 2 inches from power supply filter capacitor.

<sup>\*\*</sup> Required for stability. See Electrical Characteristics for 3-V LM2936Q for required values. Must be rated over intended operating temperature range. Effective equivalent series resistance (ESR) is critical, see Typical Characteristics. Locate capacitor as close to the regulator output and ground pins as possible. Capacitance may be increased without bound.



# **Table of Contents**

| 1 | Features 1                                         |    | 7.3 Feature Description              | 12 |
|---|----------------------------------------------------|----|--------------------------------------|----|
| 2 | Applications 1                                     |    | 7.4 Device Functional Modes          | 13 |
| 3 | Description 1                                      | 8  | Application and Implementation       | 14 |
| 4 | Revision History2                                  |    | 8.1 Application Information          | 14 |
| 5 | Pin Configuration and Functions                    |    | 8.2 Typical Application              | 14 |
| 6 | Specifications4                                    | 9  | Power Supply Recommendations         | 16 |
| • | 6.1 Absolute Maximum Ratings                       | 10 | Layout                               | 17 |
|   | 6.2 ESD Ratings                                    |    | 10.1 Layout Guidelines               | 17 |
|   | 6.3 Recommended Operating Conditions               |    | 10.2 Layout Examples                 | 17 |
|   | 6.4 Thermal Information                            | 11 | Device and Documentation Support     | 18 |
|   | 6.5 Electrical Characteristics for 3-V LM2936Q     |    | 11.1 Documentation Support           | 18 |
|   | 6.6 Electrical Characteristics for 3.3-V LM2936Q 6 |    | 11.2 Community Resources             | 18 |
|   | 6.7 Electrical Characteristics for 5-V LM2936Q     |    | 11.3 Trademarks                      |    |
|   | 6.8 Typical Characteristics8                       |    | 11.4 Electrostatic Discharge Caution | 18 |
| 7 | Detailed Description 12                            |    | 11.5 Glossary                        | 18 |
| • | 7.1 Overview                                       | 12 | Mechanical, Packaging, and Orderable |    |
|   | 7.2 Functional Block Diagram                       |    | Information                          | 18 |
|   |                                                    |    |                                      |    |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Revision C (March 2013) to Revision D                                                                                                                                                                                                                                                                                                                          | Page |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Added Pin Configuration and Functions section, ESD Rating table, Thermal Information table with updated values, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1    |
| •  | Changed $\theta_{JA}$ for SOIC from 140°C/W to 111.4°C/W; for TO-252 from 136°C/W to 50.5°C/W; for VSSOP from 200°C/W to 173.4°C/W; and for SOT-223 from149°C/W to 62.8°C/W                                                                                                                                                                                                | 4    |
| •  | Changed $\theta_{JC}$ for SOIC from 45°C/W to 56.3°C/W (top); TO-252 from 6°C/W to 52.6°C/W (top) and 1.6°C/W (bottom); SOT-223 from 36°C/W to 44.2°C/W (top)                                                                                                                                                                                                              | 4    |
| CI | hanges from Revision B (May 2012) to Revision C                                                                                                                                                                                                                                                                                                                            | Page |
|    | Changed layout of National Data Sheet to TI format                                                                                                                                                                                                                                                                                                                         | 1    |



# 5 Pin Configuration and Functions



**Pin Functions** 

|      |                        | PIN             |     |               |      |     |                                                                                                                                                                                                                                                                                                                       |
|------|------------------------|-----------------|-----|---------------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | D<br>(LM2936QHBM<br>A) | D<br>(LM2936QM) | NDP | DGK           | DCY  | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                           |
| IN   | 8                      | 8               | 1   | 8             | 1    | I   | Unregulated input voltage.                                                                                                                                                                                                                                                                                            |
| GND  | 2, 3, 6, 7             | 2, 3, 6, 7      | 4   | 7             | 2, 4 | _   | Ground.                                                                                                                                                                                                                                                                                                               |
| OUT  | 1                      | 1               | 3   | 1             | 3    | 0   | Regulated output voltage. Requires a minimum output capacitance, with specific ESR, on this pin to maintain stability.                                                                                                                                                                                                |
| SD   | 5                      | _               | _   | _             | _    | I   | Shutdown (LM2936QHBMA only). Pull this pin HIGH (> 2 V) to turn the output OFF. If this pin is left open, pull ed low (< 0.6 V), or connected to GND, the output will be ON by default. Avoid having any voltage from 0.6 V to 2 V on this pin as the output status may not be predicable across the operating range. |
| NC   | 4                      | 4, 5            | _   | 2, 3, 4, 5, 6 | _    | _   | No internal connection, Connect to GND, or leave open.                                                                                                                                                                                                                                                                |



#### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)(2)

|                                         | MIN        | MAX       | UNIT |
|-----------------------------------------|------------|-----------|------|
| Input voltage (survival)                | -50        | 60        | V    |
| Power dissipation <sup>(3)</sup>        | Internally | y limited |      |
| Junction temperature, T <sub>JMAX</sub> |            | 150       | °C   |
| Storage temperature, T <sub>stg</sub>   | -65        | 150       |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) If Military/Aerospace specified devices are required, contact the TI Sales Office/ Distributors for availability and specifications.

#### 6.2 ESD Ratings

|             |                         |                                                        | VALUE | UNIT |
|-------------|-------------------------|--------------------------------------------------------|-------|------|
| $V_{(ESD)}$ | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. .

#### 6.3 Recommended Operating Conditions

|                                                          | MIN | MAX | UNIT |
|----------------------------------------------------------|-----|-----|------|
| Temperature, T <sub>J</sub>                              | -40 | 125 | °C   |
| Input voltage, V <sub>IN</sub> (LM2936Q)                 | 5.5 | 40  | V    |
| Input voltage, V <sub>IN</sub> (LM2936QH only)           | 5.5 | 60  | V    |
| Shutdown pin voltage, V <sub>SD</sub> (LM2936QHBMA only) | 0   | 40  | V    |

#### 6.4 Thermal Information

|                                 |                                                |             | LM2936Q         |                |                  |      |  |  |
|---------------------------------|------------------------------------------------|-------------|-----------------|----------------|------------------|------|--|--|
| THERMAL METRIC <sup>(1)</sup>   |                                                | SOIC<br>(D) | TO-252<br>(NDP) | VSSOP<br>(DGK) | SOT-223<br>(DCY) | UNIT |  |  |
|                                 |                                                | 8 PINS      | 3 PINS          | 8 PINS         | 4 PINS           |      |  |  |
| R <sub>0JA</sub> <sup>(2)</sup> | Junction-to-ambient thermal resistance, High-K | 111.4       | 50.5            | 173.4          | 62.8             | °C/W |  |  |
| $R_{\theta JC(top)}$            | Junction-to-case (top) thermal resistance      | 56.3        | 52.6            | 65.9           | 44.2             | °C/W |  |  |
| $R_{\theta JB}$                 | Junction-to-board thermal resistance           | 51.9        | 29.7            | 94.9           | 11.7             | °C/W |  |  |
| ΨЈТ                             | Junction-to-top characterization parameter     | 10.9        | 4.8             | 9.6            | 3.6              | °C/W |  |  |
| $\Psi_{JB}$                     | Junction-to-board characterization parameter   | 51.4        | 29.3            | 93.3           | 11.6             | °C/W |  |  |
| $R_{\theta JC(bot)}$            | Junction-to-case (bottom) thermal resistance   | n/a         | 1.6             | n/a            | n/a              | °C/W |  |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

<sup>(3)</sup> The maximum power dissipation is a function of T<sub>J(MAX)</sub>, R<sub>BJA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is P<sub>D</sub> = (T<sub>J(MAX)</sub> - T<sub>A</sub>) / R<sub>BJA</sub>. If this dissipation is exceeded, the die temperature can rise above the T<sub>J(MAX)</sub> of 150°C, and the LM2936Q may go into thermal shutdown.

<sup>(2)</sup> Thermal resistance value R<sub>θJA</sub> is based on the EIA/JEDEC High-K printed circuit board defined by: JESD51-7 - High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages.



#### 6.5 Electrical Characteristics for 3-V LM2936Q

V<sub>IN</sub> = 14 V. I<sub>OUT</sub> = 10 mA, T<sub>I</sub> = 25°C, unless otherwise specified

| PARAMETER                                         | TEST CONDITIONS                                                                            | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT       |
|---------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|------------|
|                                                   |                                                                                            | 2.94               | 3                  | 3.06               |            |
| Output voltage                                    | 4 V ≤ $V_{IN}$ ≤ 26 V, 100 $\mu$ A ≤ $I_{OUT}$ ≤ 50 $\mu$ A (2)<br>-40°C ≤ $I_{J}$ ≤ 125°C | 2.91               | 3.000              | 3.09               | V          |
|                                                   | $I_{OUT} = 100 \ \mu A, \ 8 \ V \le V_{IN} \le 24 \ V$                                     |                    | 15                 | 20                 | μA         |
| Quiescent current                                 | $I_{OUT} = 10 \text{ mA}, 8 \text{ V} \le V_{IN} \le 24 \text{ V}$                         |                    | 0.2                | 0.5                | mA         |
|                                                   | $I_{OUT} = 50 \text{ mA}, 8 \text{ V} \le V_{IN} \le 24 \text{ V}$                         |                    | 1.5                | 2.5                | mA         |
| Line requilation                                  | 9 V ≤ V <sub>IN</sub> ≤ 16 V                                                               |                    | 5                  | 10                 | \/         |
| Line regulation                                   | 6 V ≤ V <sub>IN</sub> ≤ 40 V, I <sub>OUT</sub> = 1 mA                                      |                    | 10                 | 30                 | mV         |
|                                                   | 100 μA ≤ I <sub>OUT</sub> ≤ 5 mA                                                           |                    | 10                 | 30                 | .,         |
| Load regulation                                   | 5 mA ≤ I <sub>OUT</sub> ≤ 50 mA                                                            |                    | 10                 | 30                 | mV         |
| _                                                 | I <sub>OUT</sub> = 100 μA                                                                  |                    | 0.05               | 0.1                | V          |
| Dropout voltage                                   | I <sub>OUT</sub> = 50 mA                                                                   |                    | 0.20               | 0.40               | V          |
| Short-circuit current                             | V <sub>OUT</sub> = 0 V                                                                     | 65                 | 120                | 250                | mA         |
| Output impedance                                  | $I_{OUT}$ = 30 mAdc and 10 mArms, $f$ = 1000 Hz                                            |                    | 450                |                    | mΩ         |
| Output noise voltage                              | 10 Hz–100 kHz                                                                              |                    | 500                |                    | μV         |
| Long-term stability                               |                                                                                            |                    | 20                 |                    | mV/1000 Hr |
| Ripple rejection                                  | $V_{ripple} = 1 V_{rms}, f_{ripple} = 120 Hz$                                              | -40                | -60                |                    | dB         |
| Reverse polarity transient input voltage          | $R_L = 500 \Omega$ , $t = 1 \text{ ms}$                                                    | -50                | -80                |                    | V          |
| Output voltage with reverse polarity input        | V <sub>IN</sub> = -15 V, R <sub>L</sub> = 500 Ω                                            |                    | 0                  | -0.3               | V          |
| Maximum line transient                            | $R_L = 500 \Omega$ , $V_{OUT} \le 3.3 V$ , $T = 40 ms$                                     | 60                 |                    |                    | V          |
| Output bypass capacitance (C <sub>OUT</sub> ) ESR | C <sub>OUT</sub> = 22 μF, 0.1 mA ≤ I <sub>OUT</sub> ≤ 50 mA                                | 0.3                |                    | 8                  | Ω          |

 <sup>(1)</sup> Datasheet minimum and max specification limits are ensured by design, test, or statistical analysis.
 (2) Typical limits are at 25°C (unless otherwise specified) and represent the most likely parametric norm.



#### 6.6 Electrical Characteristics for 3.3-V LM2936Q

 $V_{IN} = 14 \text{ V}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $T_{J} = 25^{\circ}\text{C}$ , unless otherwise specified.

| PARAMETER                                         | TEST CONDITIONS                                                                                                                                                                                    | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT       |  |
|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|------------|--|
|                                                   |                                                                                                                                                                                                    | 3.234              | 3.300              | 3.366              |            |  |
| Output voltage                                    | $4 \text{ V} \le \text{V}_{\text{IN}} \le 26 \text{ V}, 100 \text{ μA} \le \text{I}_{\text{OUT}} \le 50 \text{ mA}^{(3)}$<br>$-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 125^{\circ}\text{C}$ | 3.201              | 3.300              | 3.399              | V          |  |
|                                                   | I <sub>OUT</sub> = 100 μA, 8 V ≤ V <sub>IN</sub> ≤ 24 V                                                                                                                                            |                    | 15                 | 20                 | μΑ         |  |
| Quiescent current                                 | I <sub>OUT</sub> = 10 mA, 8 V ≤ V <sub>IN</sub> ≤ 24 V                                                                                                                                             |                    | 0.2                | 0.5                | mA         |  |
|                                                   | I <sub>OUT</sub> = 50 mA, 8 V ≤ V <sub>IN</sub> ≤ 24 V                                                                                                                                             |                    | 1.5                | 2.5                | mA         |  |
| Line ne miletien                                  | 9 V ≤ V <sub>IN</sub> ≤ 16 V                                                                                                                                                                       |                    | 5                  | 10                 | \/         |  |
| Line regulation                                   | 6 V ≤ V <sub>IN</sub> ≤ 40 V, I <sub>OUT</sub> = 1 mA                                                                                                                                              |                    | 10                 | 30                 | mV         |  |
| Lander and affect                                 | 100 μA ≤ I <sub>OUT</sub> ≤ 5 mA                                                                                                                                                                   |                    | 10                 | 30                 |            |  |
| Load regulation                                   | 5 mA ≤ I <sub>OUT</sub> ≤ 50 mA                                                                                                                                                                    |                    | 10                 | 30                 | mV         |  |
| B                                                 | I <sub>OUT</sub> = 100 μA                                                                                                                                                                          |                    | 0.05               | 0.10               | V          |  |
| Dropout voltage                                   | I <sub>OUT</sub> = 50 mA                                                                                                                                                                           |                    | 0.2                | 0.4                | V          |  |
| Short-circuit current                             | V <sub>OUT</sub> = 0 V                                                                                                                                                                             | 65                 | 120                | 250                | mA         |  |
| Output impedance                                  | $I_{OUT}$ = 30 mAdc and 10 mArms, $f$ = 1000 Hz                                                                                                                                                    |                    | 450                |                    | mΩ         |  |
| Output noise voltage                              | 10 Hz-100 kHz                                                                                                                                                                                      |                    | 500                |                    | μV         |  |
| Long-term stability                               |                                                                                                                                                                                                    |                    | 20                 |                    | mV/1000 Hr |  |
| Ripple rejection                                  | $V_{ripple} = 1 V_{rms}, f_{ripple} = 120 Hz$                                                                                                                                                      | -40                | -60                |                    | dB         |  |
| Reverse polarity transient input voltage          | $R_L = 500 \Omega$ , $T = 1 ms$                                                                                                                                                                    | -50                | -80                |                    | V          |  |
| Output voltage with reverse polarity input        | $V_{IN} = -15 \text{ V}, R_L = 500 \Omega$                                                                                                                                                         |                    | 0                  | -0.3               | V          |  |
| Maximum line transient                            | $R_L = 500 \Omega, V_{OUT} \le 3.63 V, T = 40 ms$                                                                                                                                                  | 60                 |                    |                    | V          |  |
| Output bypass capacitance (C <sub>OUT</sub> ) ESR | $C_{OUT}$ = 22 $\mu$ F, 0.1 mA $\leq I_{OUT} \leq$ 50 mA                                                                                                                                           | 0.3                |                    | 8                  | Ω          |  |

<sup>(1)</sup> Datasheet minimum and maximum specification limits are ensured by design, test, or statistical analysis.

Submit Documentation Feedback

Copyright © 2010–2016, Texas Instruments Incorporated

Typical limits are at 25°C (unless otherwise specified) and represent the most likely parametric norm. To ensure constant junction temperature, pulse testing is used.



#### 6.7 Electrical Characteristics for 5-V LM2936Q

V<sub>IN</sub> = 14 V, I<sub>OLIT</sub> = 10 mA, T<sub>I</sub> = 25°C, unless otherwise specified.

| PARAMETER                                         | TEST CONDITIONS                                                                                                                                                         | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT       |
|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|------------|
| 5-V LM2936QHBMA ONLY                              |                                                                                                                                                                         |                    |                    |                    |            |
| Output voltage                                    | 5.5 V $\leq$ V <sub>IN</sub> $\leq$ 48 V, 100 $\mu$ A $\leq$ I <sub>OUT</sub> $\leq$ 50 mA <sup>(3)</sup> $-40^{\circ}$ C $\leq$ T <sub>J</sub> $\leq$ 125 $^{\circ}$ C | 4.85               | 5                  | 5.15               | V          |
| Line regulation                                   | 6 V ≤ V <sub>IN</sub> ≤ 60 V, I <sub>OUT</sub> = 1 mA                                                                                                                   |                    | 15                 | 35                 | mV         |
| ALL 5-V LM2936Q                                   |                                                                                                                                                                         |                    |                    |                    |            |
|                                                   |                                                                                                                                                                         | 4.9                | 5                  | 5.1                |            |
| Output voltage                                    | 5.5 V ≤ $V_{IN}$ ≤ 26 V, 100 $\mu$ A ≤ $I_{OUT}$ ≤ 50 $m$ A <sup>(3)</sup> $-40^{\circ}$ C ≤ $T_{J}$ ≤ 125 $^{\circ}$ C                                                 | 4.85               | 5                  | 5.15               | V          |
|                                                   | $I_{OUT} = 100 \mu A, 8 V \le V_{IN} \le 24 V$                                                                                                                          |                    | 9                  | 15                 | μΑ         |
| Quiescent current                                 | I <sub>OUT</sub> = 10 mA, 8 V ≤ V <sub>IN</sub> ≤ 24 V                                                                                                                  |                    | 0.2                | 0.5                | mA         |
|                                                   | $I_{OUT} = 50 \text{ mA}, 8 \text{ V} \le V_{IN} \le 24 \text{ V}$                                                                                                      |                    | 1.5                | 2.5                | mA         |
| Line regulation                                   | 9 V ≤ V <sub>IN</sub> ≤ 16 V                                                                                                                                            |                    | 5                  | 10                 | m\/        |
| Line regulation                                   | 6 V ≤ V <sub>IN</sub> ≤ 40 V, I <sub>OUT</sub> = 1 mA                                                                                                                   |                    | 10                 | 30                 | mV         |
| Load regulation                                   | 100 μA ≤ I <sub>OUT</sub> ≤ 5 mA                                                                                                                                        |                    | 10                 | 30                 | mV         |
| Load regulation                                   | 5 mA ≤ I <sub>OUT</sub> ≤ 50 mA                                                                                                                                         |                    | 10                 | 30                 | IIIV       |
| Dropout voltogo                                   | I <sub>OUT</sub> = 100 μA                                                                                                                                               |                    | 0.05               | 0.1                | ٧          |
| Dropout voltage                                   | I <sub>OUT</sub> = 50 mA                                                                                                                                                |                    | 0.2                | 0.4                | ٧          |
| Short-circuit current                             | V <sub>OUT</sub> = 0 V                                                                                                                                                  | 65                 | 120                | 250                | mA         |
| Output impedance                                  | $I_{OUT}$ = 30 mAdc and 10 mArms, $f$ = 1000 Hz                                                                                                                         |                    | 450                |                    | mΩ         |
| Output noise voltage                              | 10 Hz–100 kHz                                                                                                                                                           |                    | 500                |                    | μV         |
| Long-term stability                               |                                                                                                                                                                         |                    | 20                 |                    | mV/1000 Hr |
| Ripple rejection                                  | $V_{ripple} = 1 V_{rms}, f_{ripple} = 120 Hz$                                                                                                                           | -40                | -60                |                    | dB         |
| Reverse polarity transient input voltage          | $R_L = 500 \Omega$ , $T = 1 ms$                                                                                                                                         | -50                | -80                |                    | V          |
| Output voltage with reverse polarity input        | $V_{IN} = -15 \text{ V}, R_L = 500 \Omega$                                                                                                                              |                    | 0                  | -0.3               | V          |
| Maximum line transient                            | $R_L = 500 \Omega$ , $V_{OUT} \le 5.5 V$ , $T = 40 ms$                                                                                                                  | 60                 |                    |                    | ٧          |
| Output bypass capacitance (C <sub>OUT</sub> ) ESR | $C_{OUT} = 10 \mu F, 0.1 \text{ mA} \le I_{OUT} \le 50 \text{ mA}$                                                                                                      | 0.3                |                    | 8                  | Ω          |
| SHUTDOWN INPUT: 5-V LM2936QHBI                    | MA ONLY                                                                                                                                                                 |                    |                    |                    |            |
| Output voltage, V <sub>OUT</sub>                  | Output off, $V_{SD}$ = 2.4 V, $R_{LOAD}$ = 500 $\Omega$                                                                                                                 |                    | 0                  | 0.01               | V          |
| Shutdown high threshold voltage, $V_{\text{IH}}$  | Output off, $R_{LOAD} = 500 \Omega$                                                                                                                                     | 2                  | 1.1                |                    | V          |
| Shutdown low threshold voltage, V <sub>IL</sub>   | Output on, $R_{LOAD} = 500 \Omega$                                                                                                                                      |                    | 1.1                | 0.6                | V          |
| Shutdown high current, I <sub>IH</sub>            | Output off, $V_{SD}$ = 2.4 V, $R_{LOAD}$ = 500 $\Omega$                                                                                                                 |                    | 12                 |                    | μΑ         |
| Quiescent current                                 | Output off, $V_{SD}$ = 2.4 V, $R_{LOAD}$ = 500 $\Omega$ , includes $I_{IH}$ current                                                                                     |                    | 30                 |                    | μΑ         |

 <sup>(1)</sup> Datasheet minimum and maximum specification limits are ensured by design, test, or statistical analysis.
 (2) Typical limits are at 25°C (unless otherwise specified) and represent the most likely parametric norm.

To ensure constant junction temperature, pulse testing is used.



#### 6.8 Typical Characteristics



Submit Documentation Feedback

Copyright © 2010–2016, Texas Instruments Incorporated



#### **Typical Characteristics (continued)**



Copyright © 2010–2016, Texas Instruments Incorporated

Submit Documentation Feedback

# TEXAS INSTRUMENTS

#### **Typical Characteristics (continued)**



Product Folder Links: LM2936Q

Submit Documentation Feedback

Figure 17. 5-V LM2936Q Load Transient Response

Figure 18. 5-V LM2936Q Low Voltage Behavior



# **Typical Characteristics (continued)**



Copyright © 2010–2016, Texas Instruments Incorporated



#### 7 Detailed Description

#### 7.1 Overview

The LM2936Q ultralow quiescent current regulator is ideally suited for automotive and other battery operated systems, with less than 15  $\mu$ A quiescent current at a 100- $\mu$ A load. The device features low dropout voltage and low current in the standby mode and retains all of the features that are common to low dropout regulators including a low dropout PNP pass device, short circuit protection, reverse battery input protection, and thermal shutdown. The LM2936Q has a 40-V maximum operating voltage limit and  $\pm 3\%$  output voltage tolerance over the entire output current, input voltage, and temperature range.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 High Input Operating Voltage

Unlike many other PNP low dropout regulators, the LM2936Q remains fully operational with  $V_{IN} = 40$  V, and the LM2936QHBM remains fully operational with  $V_{IN} = 60$  V. Owing to power dissipation characteristics of the available packages, full output current cannot be ensured for all combinations of ambient temperature and input voltage.

While the LM2936QHBM maintains regulation to 60 V, it does not withstand a short circuit to ground on the output when  $V_{\text{IN}}$  is above 40 V because of safe operating area limitations in the internal PNP pass device. Above 60 V the LM2936Q breaks down with catastrophic effects on the regulator and possibly the load as well. Do not use this device in a design where the input operating voltage may exceed 40 V, or where transients are likely to exceed 60 V.

## 7.3.2 Thermal Shutdown (T<sub>SD</sub>)

The  $T_{SD}$  circuitry of the LM2936Q has been designed to protect the device against temporary thermal overload conditions. The  $T_{SD}$  circuitry is not intended to replace proper heat-sinking. Continuously running the LM2936Q device at  $T_{SD}$  may degrade device reliability as the junction temperature will be exceeding the absolute maximum junction temperature rating. If the LM2936Q goes into  $T_{SD}$  mode, the output current shuts off until the junction temperature falls approximately  $10^{\circ}\text{C}$  — the output current is then automatically restored. The LM2936Q continuously cycles in and out of  $T_{SD}$  until the condition is corrected. The LM2936Q  $T_{SD}$  junction temperature is typically  $160^{\circ}\text{C}$ .



#### **Feature Description (continued)**

#### 7.3.3 Short-Circuit Current Limit

The output current limiting circuitry of the LM2936Q has been designed to limit the output current in cases where the load impedance is unusually low. This includes situations where the output may be shorted directly to ground. Continuous operation of the LM2936Q at the current limit typically results in the LM2936Q transitioning into  $T_{SD}$  mode.

#### 7.3.4 Shutdown (SD) Pin

The 5-V LM2936QHBMA has a pin for shutting down the regulator output. Applying a logic level high (> 2 V) to the SD pin causes the output to turn off. Leaving the SD pin open, connecting it to ground, or applying a logic level low (< 0.6 V) allows the regulator output to turn on.

#### 7.4 Device Functional Modes

The LM2936Q design does not include any undervoltage lockout (UVLO), or overvoltage shutdown (OVSD) functions. Generally, the output voltage tracks the input voltage until the input voltage is greater than  $V_{OUT}$  + 1 V the LM2936Q is in linear operation, and the output voltage is regulated; however, the device is sensitive to any small perturbation of the input voltage. Device dynamic performance is improved when the input voltage is at least 2 V greater than the output voltage.



#### 8 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The LM2936Q ultralow quiescent current regulator features low dropout voltage and low current in the standby mode. The LM2936Q has a 40-V maximum operating voltage limit, a −40°C to +125°C operating temperature range, −24-V input transient protection, and ±3% output voltage tolerance over the entire output current, input voltage, and temperature range The WEBENCH<sup>®</sup> software may be used to generate complete designs. When generating a design, WEBENCH utilizes iterative design procedure and accesses comprehensive databases of components. See www.ti.com for more details.

#### 8.2 Typical Application

Figure 20 shows the typical application circuit for the LM2936Q. For the LM2936Q 5-V option, the output capacitor,  $C_{OUT}$ , must have a capacitance value of at least 10  $\mu F$  with an equivalent series resistance (ESR) of at least 0.3  $\Omega$ , but no more than 8  $\Omega$ . For the LM2936Q 3-V and 3.3-V options, the output capacitor,  $C_{OUT}$ , must have a capacitance value of at least 22  $\mu F$  with an ESR of at least 0.3  $\Omega$ , but no more than 8  $\Omega$ . The minimum capacitance value and the ESR requirements apply across the entire expected operating ambient temperature range.



Copyright © 2016, Texas Instruments Incorporated

Figure 20. LM2936Q Typical Application

#### 8.2.1 Design Requirements

**Table 1. Design Parameters** 

| DESIGN PARAMETER           | EXAMPLE VALUE |  |
|----------------------------|---------------|--|
| Input voltage              | 5.5 V to 40 V |  |
| Output voltage             | 5 V           |  |
| Output current requirement | 1 mA to 50 mA |  |
| Input capacitor            | 0.1 μF        |  |
| Output capacitance         | 10 μF minimum |  |
| Output capacitor ESR value | 0.3 Ω to 8 Ω  |  |

<sup>\*</sup> CIN is required only if the regulator is located more than 3 inches from the power-supply-filter capacitors.

<sup>\*\*</sup> Required for stability.  $C_{OUT}$  must be at least 10  $\mu$ F for the LM2936Q 5-V option, and at least 22  $\mu$ F for the 3-V and 3.3-V options. Capacitance must be maintained over entire expected operating temperature range, and located as close as possible to the regulator. The ESR, of the  $C_{OUT}$  capacitor must at least 0.3  $\Omega$ , but no more than 8  $\Omega$ .



#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 External Capacitors

The output capacitor is critical to maintaining regulator stability, and must meet the required conditions for both ESR and minimum amount of capacitance.

#### 8.2.2.1.1 Minimum Capacitance

The minimum output capacitance required to maintain stability is at least 10  $\mu$ F for the LM2936Q 5-V option, and at least 22  $\mu$ F for the 3-V and 3.3-V options. This value may be increased without limit. Larger values of output capacitance will give improved transient response.

#### 8.2.2.1.2 ESR Limits

The ESR of the output capacitor causes loop instability if it is too high, or too low. The ESR of the  $C_{OUT}$  capacitor must at least 0.3  $\Omega$ , but no more than 8  $\Omega$ .

#### 8.2.2.2 Output Capacitor ESR

It is essential that the output capacitor meet the capacitance and ESR requirements, or oscillations can result. The ESR is used with the output capacitance in order to produce a zero in the control loop frequency response. This zero increases phase margin and ensures stability of the output voltage. Refer to ESR, Stability, and the LDO Regulator (SLVA115) for details.

Ceramic capacitors (MLCC) can be used for  $C_{OUT}$  only if a series resistor is added to simulate the ESR requirement. The ESR is not optional — it is mandatory. Typically, a 500-m $\Omega$  to 1- $\Omega$  series resistor is used for this purpose. When using MLCCs, due diligence must be given to initial tolerances, capacitance derating due to applied DC voltage, and capacitance variations due to temperature. Dielectric types X5R and X7R are preferred.

#### 8.2.2.3 Power Dissipation

Knowing the device power dissipation and proper sizing of the thermal plane connected to the tab or pad is critical to ensuring reliable operation. Device power dissipation depends on input voltage, output voltage, and load conditions and can be calculated with Equation 1.

$$P_{D(MAX)} = (V_{IN(MAX)} - V_{OUT}) \times I_{OUT}$$
(1)

Power dissipation can be minimized, and greater efficiency can be achieved, by using the lowest available voltage drop option that would still be greater than the dropout voltage (V<sub>DO</sub>). However, keep in mind that higher voltage drops result in better dynamic (that is, PSRR and transient) performance.

On the 8-pin SOIC (D) package, the four ground pins are thermally connected to the backside of the die. Adding approximately 0.04 square inches of 2 oz. copper pad area to these four pins improves the JEDEC R<sub>θJA</sub> rating from 111.4°C/W to approximately 100°C/W. If this extra copper area is placed directly beneath the SOIC package there should not be any impact on board density.

Power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance (R $\theta$ JA) of the combined PCB and device package and the temperature of the ambient air ( $T_A$ ), according to Equation 2 or Equation 2:

$$T_{J(MAX)} = T_{A(MAX)} + (R_{\theta JA} \times P_{D(MAX)})$$
 (2)

$$P_{D} = T_{J(MAX)} - T_{A(MAX)} / R_{\theta JA}$$
(3)

Unfortunately, this  $R_{\theta JA}$  is highly dependent on the heat-spreading capability of the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The  $R_{\theta JA}$  recorded in *Thermal Information* is determined by the specific EIA/JEDEC JESD51-7 standard for PCB and copper-spreading area, and is to be used only as a relative measure of package thermal performance. For a well-designed thermal layout,  $R_{\theta JA}$  is actually the sum of the package junction-to-case (bottom) thermal resistance ( $R_{\theta JCbot}$ ) plus the thermal resistance contribution by the PCB copper area acting as a heat sink.

(4)

(5)



#### 8.2.2.4 Estimating Junction Temperature

The EIA/JEDEC standard recommends the use of psi ( $\Psi$ ) thermal characteristics to estimate the junction temperatures of surface mount devices on a typical PCB board application. These characteristics are not true thermal resistance values, but rather package specific thermal characteristics that offer practical and relative means of estimating junction temperatures. These psi metrics are determined to be significantly independent of copper-spreading area. The key thermal characteristics ( $\Psi_{JT}$  and  $\Psi_{JB}$ ) are given in *Thermal Information* and are used in accordance with Equation 4 or Equation 5.

$$T_{J(MAX)} = T_{TOP} + (\Psi_{JT} \times P_{D(MAX)})$$

#### where

- P<sub>D(MAX)</sub> is explained in Equation 3
- T<sub>TOP</sub> is the temperature measured at the center-top of the device package.

 $T_{J(MAX)} = T_{BOARD} + (\Psi_{JB} \times P_{D(MAX)})$ 

#### where

- P<sub>D(MAX)</sub> is explained in Equation 3.
- T<sub>BOARD</sub> is the PCB surface temperature measured 1-mm from the device package and centered on the package edge.

For more information about the thermal characteristics  $\Psi_{JT}$  and  $\Psi_{JB}$ , see *Semiconductor and IC Package Thermal Metrics* (SPRA953); for more information about measuring  $T_{TOP}$  and  $T_{BOARD}$ , see *Using New Thermal Metrics* (SBVA025); and for more information about the EIA/JEDEC JESD51 PCB used for validating  $R_{\theta JA}$ , see *Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs* (SZZA017). These application notes are available at www.ti.com.

#### 8.2.3 Application Curve



Figure 21. LM2936Q V<sub>OUT</sub> vs V<sub>IN</sub>

#### 9 Power Supply Recommendations

This device is designed to operate from an input supply voltage from at least  $V_{OUT}$  + 1 V up to a maximum of 40 V. The input supply should be well regulated and free of spurious noise. To ensure that the LM2936Q output voltage is well regulated the input supply must be at least  $V_{OUT}$  + 2 V. A capacitor at the IN pin may not be specifically required if the bulk input supply filter capacitors are within three inches of the IN pin, but adding one is not detrimental to operation.

While the LM2936Q maintains regulation to  $V_{IN} = 60 \text{ V}$ , it cannot withstand a short circuit on the output with  $V_{IN}$  above 40 V because of safe operating area limitations in the internal PNP pass device. With  $V_{IN}$  above 60 V the LM2936Q breaks down with catastrophic effects on the regulator and possibly the load as well. Do not use this device in a design where the input operating voltage, including transients, is likely to exceed 60 V.



## 10 Layout

#### 10.1 Layout Guidelines

The dynamic performance of the LM2936Q is dependent on the layout of the PCB. PCB layout practices that are adequate for typical LDOs may degrade the PSRR, noise, or transient performance of the LM2936Q. Best performance is achieved by placing  $C_{\text{IN}}$  and  $C_{\text{OUT}}$  on the same side of the PCB as the LM2936Q, and as close to the packageas is practical. The ground connections for  $C_{\text{IN}}$  and  $C_{\text{OUT}}$  must be back to the LM2936Q ground pin using as wide and as short of a copper trace as possible.

Connections using long trace lengths, narrow trace widths, and/or connections through vias must be avoided as these add parasitic inductances and resistances that give inferior performance, especially during transient conditions.

#### 10.2 Layout Examples



Figure 22. LM2936QHBM SOIC (D) Layout



Figure 23. LM2936QM SOIC (D) Layout



Figure 24. LM2936Q TO-252 (NDP) Layout



#### 11 Device and Documentation Support

#### 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation see the following:

- Semiconductor and IC Package Thermal Metrics (SPRA953)
- ESR, Stability, and the LDO Regulator (SLVA115)
- Semiconductor and IC Package Thermal Metrics (SPRA953)
- Using New Thermal Metrics (SBVA025)
- Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs (SZZA017)

#### 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





19-Feb-2016

#### **PACKAGING INFORMATION**

| Orderable Device     | Status | Package Type | _       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking    | Samples |
|----------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
|                      | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)             |         |
| LM2936QDT-3.0/NOPB   | ACTIVE | TO-252       | NDP     | 3    | 75      | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | LM2936Q<br>DT-3.0 | Samples |
| LM2936QDT-3.3/NOPB   | ACTIVE | TO-252       | NDP     | 3    | 75      | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | LM2936Q<br>DT-3.3 | Samples |
| LM2936QDT-5.0/NOPB   | ACTIVE | TO-252       | NDP     | 3    | 75      | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | LM2936Q<br>DT-5.0 | Samples |
| LM2936QDTX-3.0/NOPB  | ACTIVE | TO-252       | NDP     | 3    | 2500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | LM2936Q<br>DT-3.0 | Samples |
| LM2936QDTX-3.3/NOPB  | ACTIVE | TO-252       | NDP     | 3    | 2500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | LM2936Q<br>DT-3.3 | Samples |
| LM2936QDTX-5.0/NOPB  | ACTIVE | TO-252       | NDP     | 3    | 2500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | LM2936Q<br>DT-5.0 | Samples |
| LM2936QHBMA-5.0/NOPB | ACTIVE | SOIC         | D       | 8    | 95      | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM  |              | 2936H<br>QBM5.0   | Samples |
| LM2936QHBMAX5.0/NOPB | ACTIVE | SOIC         | D       | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM  |              | 2936H<br>QBM5.0   | Samples |
| LM2936QM-3.3/NOPB    | ACTIVE | SOIC         | D       | 8    | 95      | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM  | -40 to 125   | LM293<br>6Q-3.3   | Samples |
| LM2936QM-5.0/NOPB    | ACTIVE | SOIC         | D       | 8    | 95      | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM  | -40 to 125   | LM293<br>6QM-5    | Samples |
| LM2936QMM-3.0/NOPB   | ACTIVE | VSSOP        | DGK     | 8    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM  | -40 to 125   | KBCQ              | Samples |
| LM2936QMM-3.3/NOPB   | ACTIVE | VSSOP        | DGK     | 8    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM  | -40 to 125   | KBBQ              | Samples |
| LM2936QMM-5.0/NOPB   | ACTIVE | VSSOP        | DGK     | 8    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM  | -40 to 125   | KBAQ              | Samples |
| LM2936QMMX-3.3/NOPB  | ACTIVE | VSSOP        | DGK     | 8    | 3500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM  | -40 to 125   | KBBQ              | Samples |
| LM2936QMMX-5.0/NOPB  | ACTIVE | VSSOP        | DGK     | 8    | 3500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM  | -40 to 125   | KBAQ              | Samples |
| LM2936QMP-3.0/NOPB   | ACTIVE | SOT-223      | DCY     | 4    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM  | -40 to 125   | KACQ              | Samples |
| LM2936QMP-3.3/NOPB   | ACTIVE | SOT-223      | DCY     | 4    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM  | -40 to 125   | KABQ              | Samples |



#### PACKAGE OPTION ADDENDUM

19-Feb-2016

| Orderable Device    | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking  | Samples |
|---------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|-----------------|---------|
|                     | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)           |         |
| LM2936QMP-5.0/NOPB  | ACTIVE | SOT-223      | DCY     | 4    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | KAAQ            | Samples |
| LM2936QMPX-3.0/NOPB | ACTIVE | SOT-223      | DCY     | 4    | 2000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | KACQ            | Samples |
| LM2936QMPX-3.3/NOPB | ACTIVE | SOT-223      | DCY     | 4    | 2000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | KABQ            | Samples |
| LM2936QMPX-5.0/NOPB | ACTIVE | SOT-223      | DCY     | 4    | 2000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM |              | KAAQ            | Samples |
| LM2936QMX-3.3/NOPB  | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | LM293<br>6Q-3.3 | Samples |
| LM2936QMX-5.0/NOPB  | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | LM293<br>6QM-5  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## **PACKAGE OPTION ADDENDUM**

19-Feb-2016

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 19-Feb-2016

## TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device                  | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM2936QDTX-3.0/NOPB     | TO-252          | NDP                | 3    | 2500 | 330.0                    | 16.4                     | 6.9        | 10.5       | 2.7        | 8.0        | 16.0      | Q2               |
| LM2936QDTX-3.3/NOPB     | TO-252          | NDP                | 3    | 2500 | 330.0                    | 16.4                     | 6.9        | 10.5       | 2.7        | 8.0        | 16.0      | Q2               |
| LM2936QDTX-5.0/NOPB     | TO-252          | NDP                | 3    | 2500 | 330.0                    | 16.4                     | 6.9        | 10.5       | 2.7        | 8.0        | 16.0      | Q2               |
| M2936QHBMAX5.0/NOP<br>B | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LM2936QMM-3.0/NOPB      | VSSOP           | DGK                | 8    | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM2936QMM-3.3/NOPB      | VSSOP           | DGK                | 8    | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM2936QMM-5.0/NOPB      | VSSOP           | DGK                | 8    | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM2936QMMX-3.3/NOPB     | VSSOP           | DGK                | 8    | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM2936QMMX-5.0/NOPB     | VSSOP           | DGK                | 8    | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM2936QMP-3.0/NOPB      | SOT-223         | DCY                | 4    | 1000 | 330.0                    | 16.4                     | 7.0        | 7.5        | 2.2        | 12.0       | 16.0      | Q3               |
| LM2936QMP-3.3/NOPB      | SOT-223         | DCY                | 4    | 1000 | 330.0                    | 16.4                     | 7.0        | 7.5        | 2.2        | 12.0       | 16.0      | Q3               |
| LM2936QMP-5.0/NOPB      | SOT-223         | DCY                | 4    | 1000 | 330.0                    | 16.4                     | 7.0        | 7.5        | 2.2        | 12.0       | 16.0      | Q3               |
| LM2936QMPX-3.0/NOPB     | SOT-223         | DCY                | 4    | 2000 | 330.0                    | 16.4                     | 7.0        | 7.5        | 2.2        | 12.0       | 16.0      | Q3               |
| LM2936QMPX-3.3/NOPB     | SOT-223         | DCY                | 4    | 2000 | 330.0                    | 16.4                     | 7.0        | 7.5        | 2.2        | 12.0       | 16.0      | Q3               |
| LM2936QMPX-5.0/NOPB     | SOT-223         | DCY                | 4    | 2000 | 330.0                    | 16.4                     | 7.0        | 7.5        | 2.2        | 12.0       | 16.0      | Q3               |
| LM2936QMX-3.3/NOPB      | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LM2936QMX-5.0/NOPB      | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |



www.ti.com 19-Feb-2016



\*All dimensions are nominal

| Device                   | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM2936QDTX-3.0/NOPB      | TO-252       | NDP             | 3    | 2500 | 367.0       | 367.0      | 38.0        |
| LM2936QDTX-3.3/NOPB      | TO-252       | NDP             | 3    | 2500 | 367.0       | 367.0      | 38.0        |
| LM2936QDTX-5.0/NOPB      | TO-252       | NDP             | 3    | 2500 | 367.0       | 367.0      | 38.0        |
| LM2936QHBMAX5.0/NOP<br>B | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LM2936QMM-3.0/NOPB       | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LM2936QMM-3.3/NOPB       | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LM2936QMM-5.0/NOPB       | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LM2936QMMX-3.3/NOPB      | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |
| LM2936QMMX-5.0/NOPB      | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |
| LM2936QMP-3.0/NOPB       | SOT-223      | DCY             | 4    | 1000 | 367.0       | 367.0      | 35.0        |
| LM2936QMP-3.3/NOPB       | SOT-223      | DCY             | 4    | 1000 | 367.0       | 367.0      | 35.0        |
| LM2936QMP-5.0/NOPB       | SOT-223      | DCY             | 4    | 1000 | 367.0       | 367.0      | 35.0        |
| LM2936QMPX-3.0/NOPB      | SOT-223      | DCY             | 4    | 2000 | 367.0       | 367.0      | 35.0        |
| LM2936QMPX-3.3/NOPB      | SOT-223      | DCY             | 4    | 2000 | 367.0       | 367.0      | 35.0        |
| LM2936QMPX-5.0/NOPB      | SOT-223      | DCY             | 4    | 2000 | 367.0       | 367.0      | 35.0        |
| LM2936QMX-3.3/NOPB       | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LM2936QMX-5.0/NOPB       | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

## DCY (R-PDSO-G4)

#### PLASTIC SMALL-OUTLINE



NOTES: A. All linear dimensions are in millimeters (inches).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion.

D. Falls within JEDEC TO-261 Variation AA.

# DCY (R-PDSO-G4)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil recommendations. Refer to IPC 7525 for stencil design considerations.





TRANSISTOR OUTLINE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC registration TO-252.



TRANSISTOR OUTLINE



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002(www.ti.com/lit/slm002) and SLMA004 (www.ti.com/lit/slma004).
- 5. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



TRANSISTOR OUTLINE



NOTES: (continued)



<sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

7. Board assembly site may have different recommendations for stencil design.

# D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

# PLASTIC SMALL OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.