**PGA2311** SBOS218B - DECEMBER 2001 - REVISED JANUARY 2016 # **PGA2311 Stereo Audio Volume Control** ### **Features** - Digitally-Controlled Analog Volume Control - Two Independent Audio Channels - Serial Control Interface - Zero Crossing Detection - Mute Function - Wide Gain and Attenuation Range: +31.5 dB to -95.5 dB with 0.5-dB Steps - Low Noise and Distortion - 120-dB Dynamic Range - 0.0004% THD+N at 1 kHz (U-Grade) - 0.0002% THD+N at 1 kHz (A-Grade) - Noise-Free Level Transitions - Low Interchannel Crosstalk -130 dBFS - Power Supplies: ±5-V Analog, +5-V Digital - Available in DIP-16 and SOL-16 Packages - Pin and Software Compatible With the Crystal CS3310 # **Applications** - **Audio Amplifiers** - Mixing Consoles - Multi-Track Recorders - **Broadcast Studio Equipment** - Musical Instruments - Effects Processors - A/V Receivers - Car Audio Systems ## 3 Description The PGA2311 device is a high-performance, stereo audio volume control designed for professional and high-end consumer audio systems. The PGA2311 uses an internal high-performance operational amplifier to yield low noise and distortion. The PGA2311 also provides the capability to drive $660-\Omega$ loads directly without buffering. The 3-wire serial control interface allows for connection to a wide variety of host controllers, in addition to support for daisy-chaining of multiple PGA2311 devices. ### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | | | |-------------|-----------|--------------------|--|--| | PGA2311 | SOIC (16) | 7.5 mm × 10.30 mm | | | | | PDIP (16) | 6.35 mm × 19.30 mm | | | (1) For all available packages, see the orderable addendum at the end of the data sheet. ### **Stereo Audio Volume Control** # **Table of Contents** | 1 | Features 1 | 7.4 Device Functional Modes | 12 | |---|--------------------------------------|-----------------------------------------------------|----| | 2 | Applications 1 | 7.5 Programming | 12 | | 3 | Description 1 | 8 Application and Implementation | 13 | | 4 | Revision History | 8.1 Application Information | 13 | | 5 | Pin Configuration and Functions | 8.2 Typical Application | 13 | | 6 | Specifications4 | 9 Power Supply Recommendations | 14 | | ٠ | 6.1 Absolute Maximum Ratings | 10 Layout | 15 | | | 6.2 ESD Ratings | 10.1 Layout Guidelines | 15 | | | 6.3 Recommended Operating Conditions | 10.2 Layout Example | 15 | | | 6.4 Thermal Information | 11 Device and Documentation Support | 16 | | | 6.5 Electrical Characteristics | 11.1 Documentation Support | 16 | | | 6.6 Typical Characteristics | 11.2 Community Resources | 16 | | 7 | Detailed Description | 11.3 Trademarks | 16 | | • | 7.1 Overview | 11.4 Electrostatic Discharge Caution | 16 | | | 7.2 Functional Block Diagram | 11.5 Glossary | 16 | | | 7.3 Feature Description | 12 Mechanical, Packaging, and Orderable Information | 16 | # 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. ## Changes from Revision A (June 2002) to Revision B **Page** Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. Product Folder Links: PGA2311 Copyright © 2001–2016, Texas Instruments Incorporated # 5 Pin Configuration and Functions ## **Pin Functions** | | PIN | 1/0 | DESCRIPTION | |-----|--------------------|-----|------------------------------------------| | NO. | NAME | I/O | DESCRIPTION | | 1 | ZCEN | I | Zero crossing enable input (Active HIGH) | | 2 | CS | I | Chip select input (Active LOW) | | 3 | SDI | I | Serial data input | | 4 | V <sub>D</sub> + | I | Digital power supply, +5 V | | 5 | DGND | _ | Digital ground | | 6 | SCLK | 1 | Serial clock input | | 7 | SDO | 0 | Serial clock output | | 8 | MUTE | I | Mute control input (Active LOW) | | 9 | V <sub>IN</sub> R | I | Analog input, Right channel | | 10 | AGNDR | _ | Analog ground, Right channel | | 11 | V <sub>OUT</sub> R | 0 | Analog output, Right channel | | 12 | V <sub>A</sub> + | I | Analog power supply, +5 V | | 13 | V <sub>A</sub> - | I | Analog power supply, –5 V | | 14 | V <sub>OUT</sub> L | 0 | Analog output, Left channel | | 15 | AGNDL | _ | Analog ground, Left channel | | 16 | V <sub>IN</sub> L | I | Analog input, Left channel | # 6 Specifications ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |---------------------------------------|--------------------------------------|------|------------------------------------|------| | | V <sub>A</sub> + | | 5.5 | | | upply voltage | V <sub>A</sub> - | | -5.5 | .,, | | Supply voltage | V <sub>D</sub> + | | 5.5 | V | | | V <sub>A</sub> + to V <sub>D</sub> + | | < ±0.3 | | | Analog input voltage | | 0 | V <sub>A</sub> +, V <sub>A</sub> - | V | | Digital input voltage | | -0.3 | V <sub>D</sub> + | V | | Operating temperature | | -40 | 85 | °C | | Junction temperature | | | 150 | °C | | Lead temperature (soldering, 10 | s) | | 300 | °C | | Package temperature (IR reflow | , 10s) | | 235 | °C | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | | | |--------------------|--------------------------------|--------------------------------------------------------------------------------|-------|------|--|--| | PGA231 | 11 in 16-Pin SOIC Package | | | | | | | V | Floatroatotic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | | V | | | | $V_{(ESD)}$ | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V | | | | PGA231 | PGA2311 in 16-Pin PDIP Package | | | | | | | V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | ٧ | | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. # 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |------------------|------------------------------|-------|------------|-------|------| | V <sub>A</sub> + | Positive analog power supply | 4.75 | 5 | 5.25 | V | | V <sub>A</sub> - | Negative analog power supply | -4.75 | <b>-</b> 5 | -5.25 | V | | V <sub>D</sub> + | Digital power supply | 4.75 | 5 | 5.25 | V | | | Operating temperature | -40 | 25 | 85 | °C | # 6.4 Thermal Information | | | PGA | <b>\2311</b> | | | |-----------------------|----------------------------------------------|----------|--------------|------|--| | | THERMAL METRIC <sup>(1)</sup> | N (PDIP) | DW (SOIC) | UNIT | | | | | 16 PINS | 16 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 39.9 | 83 | °C/W | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 26.2 | 44 | °C/W | | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 20.1 | 40.5 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 10.7 | 11.5 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 19.9 | 40.2 | °C/W | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _ | _ | °C/W | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 6.5 Electrical Characteristics At $T_A$ = +25°C, $V_A$ + = +5 V, $V_A$ - = -5 V, $V_D$ + = +5 V, $R_L$ = 100 k $\Omega$ , $C_L$ = 20 pF, BW measure = 10 Hz to 20 kHz, unless otherwise noted. | Ourior Wic | se noted. PARAMETER | TEST CO | NDITIONS | MIN | TYP | MAX | UNIT | |-------------------|-------------------------------------------------------|-----------------------------|----------------------------|---------------------------|---------|--------------------------|---------------| | DC CH | ARACTERISTICS | 1201 00 | NO INDIVIDUAL | | • • • • | ШАХ | Oitii | | DC CITA | Step size | | | | 0.5 | | dB | | | Gain error | Gain Sotting - 31 | 5 dB | | ±0.05 | | dB | | | | Gain Setting = 31 | .5 UB | | | | | | | Gain matching | | | | ±0.05 | | dB | | | Input resistance | | | | 10 | | kΩ | | | Input capacitance | PGA2311P, U (U | | | 3 | | pF | | | | PGA2311PA, UA | (A-Grade) | | | 7 | • | | AC CHA | ARACTERISTICS | I | T. | 1 | | | | | | THD+N | V <sub>IN</sub> = 2 Vrms, f | PGA2311P,<br>U (U-Grade) | | 0.0004% | 0.001% | | | | | = 1 kHz | PGA2311PA,<br>UA (A-Grade) | | 0.0002% | 0.0004% | | | | Dynamic range | V <sub>IN</sub> = AGND, Gai | n = 0 dB | 116 | 120 | | dB | | | Valla va na na Outrad | PGA2311P, U (U | -Grade) | (V <sub>A</sub> −) + 1.25 | | (V <sub>A</sub> +) -1.25 | ., | | | Voltage range, Output | PGA2311PA, UA | (A-Grade) | (V <sub>A</sub> −) + 1.5 | | (V <sub>A</sub> -) - 1.5 | V | | | Voltage range, Input (without clipping) | | | | 2.5 | | Vrms | | | Output noise | V <sub>IN</sub> = AGND, Gai | n = 0 dB | | 2.5 | 4 | $\mu V_{RMS}$ | | | Interchannel crosstalk | f = 1 kHz | | | -130 | | dBFS | | OUTPU | T BUFFER | 1 1111 | | | | | | | | Offset voltage | V <sub>IN</sub> = AGND, Gai | n = 0 dB | | 0.25 | 0.5 | mV | | | Load capacitance stability | VIN - NOILE, Car | – 0 dB | | 100 | 0.0 | pF | | | Short-circuit current | | | | 50 | | mA | | | | | | | | | | | DICITAL | Unity-gain bandwidth, Small signal L CHARACTERISTICS | | | | 10 | | MHz | | DIGITA | | | | 0 | | \/ . | | | | High-level input voltage, V <sub>IH</sub> | | | 2 | | V <sub>D</sub> + | V | | | Low-level input voltage, V <sub>IL</sub> | | | -0.3 | | 0.8 | V | | | High-level output voltage, V <sub>OH</sub> | I <sub>O</sub> = 200 μA | PGA2311P,<br>U (U-Grade) | (V <sub>A</sub> +) - 1 | | | V | | | g tore. earpar tonage, 10H | 10 200 p./ t | PGA2311PA,<br>UA (A-Grade) | (V <sub>D</sub> +) - 1 | | | | | | Low-level output voltage, V <sub>OL</sub> | $I_0 = -3.2 \text{ mA}$ | | | | 0.4 | V | | | Input leakage current | | | | 1 | 10 | μΑ | | SWITCH | HING CHARACTERISTICS | | | | | | | | f <sub>SCLK</sub> | Serial clock (SCLK) frequency | | | 0 | | 6.25 | MHz | | t <sub>PL</sub> | Serial clock (SCLK) pulse width low | | | 80 | | | ns | | t <sub>PH</sub> | Serial clock (SCLK) pulse width high | | | 80 | | | ns | | t <sub>MI</sub> | MUTE Pulse width low | | | 2 | | | ms | | INPUT | TIMING | | | | | I. | | | t <sub>SDS</sub> | SDI setup time | | | 20 | | | ns | | t <sub>SDH</sub> | SDI hold time | | | 20 | | | ns | | t <sub>CSCR</sub> | CS falling to SCLK rising | | | 90 | | | ns | | | SCLK falling to CS rising | | | 35 | | | ns | | t <sub>CFCS</sub> | T TIMING | | | 33 | | | 113 | | | | | | | | ٥٢ | | | t <sub>CSO</sub> | CS low to SDO active | | | | | 35 | ns | | t <sub>CFDO</sub> | SCLK falling to SDO data valid | | | | | 60 | ns | | $t_{CSZ}$ | CS high to SDO high impedance | | | | | 100 | ns | # **Electrical Characteristics (continued)** At $T_A$ = +25°C, $V_A$ + = +5 V, $V_A$ - = -5 V, $V_D$ + = +5 V, $R_L$ = 100 k $\Omega$ , $C_L$ = 20 pF, BW measure = 10 Hz to 20 kHz, unless otherwise noted. | | PARAMETER | ₹ | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------|-----------------------------|------------------|-------------------------|-------|------------|-------|------| | POWER | SUPPLY | | | | | | | | | | V <sub>A</sub> + | | 4.75 | 5 | 5.25 | | | Operating | Operating voltage | V <sub>A</sub> - | | -4.75 | <b>-</b> 5 | -5.25 | V | | | | V <sub>D</sub> + | | 4.75 | 5 | 5.25 | | | | | I <sub>A</sub> + | $V_A + = +15 \text{ V}$ | | 8 | 10 | | | | Quiescent current | I <sub>A</sub> - | $V_{A}$ - = -15 V | | 10 | 12 | mA | | | | I <sub>D</sub> + | $V_D + = +5 V$ | | 0.5 | 1 | | | PSRR | Power-supply reject (250Hz) | ction ratio | | | 100 | | dB | | TEMPER | RATURE RANGE | | | | | | | | | Operating range | | | -40 | | 85 | °C | Gain Byte Format is MSB First, Straight Binary R0 is the Least Significant Bit of the Right Channel Gain Byte R7 is the Most Significant Bit of the Right Channel Gain Byte L0 is the Least Significant Bit of the Left Channel Gain Byte L7 is the Most Significant Bit of the Left Channel Gain Byte SDI is latched on the rising edge of SCLK. SDO transitions on the falling edge of SCLK. Figure 1. Serial Interface Protocol Figure 2. Serial Interface Timing Requirements ## 6.6 Typical Characteristics At $T_A$ = +25°C, $V_A$ + = +5 V, $V_A$ - = -5 V, $V_D$ + = +5 V, $R_L$ = 100 k $\Omega$ , $C_L$ = 20 pF, BW measure = 10 Hz to 20 kHz, unless otherwise noted. All plots taken with PGA2311 A-Grade. Submit Documentation Feedback Copyright © 2001–2016, Texas Instruments Incorporated # **Typical Characteristics (continued)** At $T_A$ = +25°C, $V_A$ + = +5 V, $V_A$ - = -5 V, $V_D$ + = +5 V, $R_L$ = 100 k $\Omega$ , $C_L$ = 20 pF, BW measure = 10 Hz to 20 kHz, unless otherwise noted. All plots taken with PGA2311 A-Grade. # 7 Detailed Description #### 7.1 Overview The PGA2311 is a stereo audio volume control that can be used in a wide array of professional and consumer audio equipment. The PGA2311 is fabricated in a sub-micron CMOS process. The heart of the PGA2311 is a resistor network, an analog switch array, and a high-performance operational amplifier stage. The switches select taps in the resistor network that determine the gain of the amplifier stage. Switch selections are programmed using a serial control port. The serial port allows connection to a wide variety of host controllers. *Functional Block Diagram* shows a model diagram of the PGA2311. ## 7.2 Functional Block Diagram ## 7.3 Feature Description #### 7.3.1 Analog Inputs and Outputs The PGA2311 includes two independent channels (referred to as the left and right channels). Each channel has a corresponding input and output pin. The input and output pins are unbalanced, or referenced to analog ground (either AGNDR or AGNDL). The inputs are $V_{IN}R$ (pin 9) and $V_{IN}L$ (pin 16), while the outputs are $V_{OUT}R$ (pin 11) and $V_{OUT}L$ (pin 14). The input and output pins may swing within 1.25 V of the analog power supplies, $V_A$ + (pin 12) and $V_A$ - (pin 13). Given $V_A$ + = +5 V and $V_A$ - = -5 V, the maximum input or output voltage range is 7.5 Vp-p. For optimal performance, drive the PGA2311 with a low source impedance. A source impedance of 600 $\Omega$ or less is recommended. Source impedances up to 2 k $\Omega$ cause minimal degradation of THD+N. Refer to Figure 8 for more details. ### 7.3.2 Gain Settings The gain for each channel is set by its corresponding 8-bit code, either R[7:0] or L[7:0] (see Figure 1). The gain code data is straight binary format. If N equals the decimal equivalent of R[7:0] or L[7:0], then the following relationships exist for the gain settings: - For N = 0: Mute Condition. The input multiplexer is connected to analog ground (AGNDR or AGNDL). - For N = 1 to 255: Gain (dB) = 31.5 [0.5 w (255 N)] ## **Feature Description (continued)** This results in a gain range of +31.5 dB (with N = 255) to -95.5 dB (with N = 1). Changes in gain setting may be made with or without zero crossing detection. The operation of the zero crossing detector and timeout circuitry is discussed in *Zero Crossing Detection*. ## 7.3.3 Daisy-Chaining Multiple PGA2311 Devices To reduce the number of control signals required to support multiple PGA2311 devices on a printed-circuit-board, the serial control port supports daisy-chaining of multiple PGA2311 devices. Figure 12 shows the connection requirements for daisy-chain operation. This arrangement allows a 3-wire serial interface to control many PGA2311 devices. As shown in Figure 12, the SDO pin from PGA2311 #1 is connected to the SDI input of PGA2311 #2, and is repeated for additional devices. This in turn forms a large shift register, in which gain data may be written for all PGA2311s connected to the serial bus. The length of the shift register is 16 × N bits, where N is equal to the number of PGA2311 devices included in the chain. The CS input must remain LOW for 16 × N SCLK periods, where N is the number of devices connected in the chain, to allow enough SCLK cycles to load all devices. Figure 12. Daisy-Chaining Multiple PGA2311 Devices ### 7.3.4 Zero Crossing Detection The PGA2311 includes a zero crossing detection function for noise-free level transitions. The concept is to change gain settings on a zero crossing of the input signal, thus minimizing audible glitches. This function is enabled or disabled using the ZCEN input (pin 1). When ZCEN is LOW, zero crossing detection is disabled. When ZCEN is HIGH, zero crossing detection is enabled. The zero crossing detection takes effect with a change in gain setting for a corresponding channel. The new gain setting is not implemented until either positive slope zero crossing is detected, or a time-out period of 16 ms has elapsed. In the case of a time-out, the new gain setting takes effect with no attempt to minimize audible artifacts. ## **Feature Description (continued)** ## 7.3.5 MUTE Function <u>Muting</u> can be achieved by either hardware or software control. Hardware muting is accomplished through the <u>MUTE</u> input, and software muting by loading all zeroes into the volume control register. $\overline{\text{MUTE}}$ disconnects the internal buffer amplifiers from the output pins and terminates A<sub>OUT</sub>L and A<sub>OUT</sub>R with 10-kΩ resistors to ground. The mute is activated with a zero crossing detection (independent of the zero cross enable status), or an 16-ms time-out to eliminate any audible clicks or pops. $\overline{\text{MUTE}}$ also initiates an internal offset calibration. A software mute is implemented by loading all zeroes into the volume control register. The internal amplifier is set to unity gain, with the amplifier input connected to AGND. ## 7.4 Device Functional Modes ### 7.4.1 Power-Up State On power up, power-up reset is activated for about 100 ms, during which the circuit is in hardware MUTE state and all internal flip-flops are reset. At the end of this period, the offset calibration is initiated without any external signals. Once this has been completed, the gain byte value for both the left and right channels are set to $00_{HEX}$ , or the software MUTE condition. The gain remains at this setting until the host controller programs new settings for for each channel via the serial control port. If the power supply voltage drops below ±3.2 V during normal operation, the circuit enters a hardware MUTE state. A power-up sequence initiates if the power supply voltage returns to greater than ±3.2 V. ### 7.5 Programming The serial control port is used to program the gain settings for the PGA2311. The serial control port includes three input pins and one output pin. The inputs include $\overline{CS}$ (pin 2), SDI (pin 3), and SCLK (pin 6). The sole output pin is SDO (pin 7). The $\overline{\text{CS}}$ pin functions as the chip select input. Data may be written to the PGA2311 only when $\overline{\text{CS}}$ is LOW. SDI is the serial data input pin. Control data is provided as a 16-bit word at the SDI pin, 8 bits each for the left and right channel gain settings. Data is formatted as MSB first, in straight binary code. SCLK is the serial clock input. Data is clocked into SDI on the rising edge of SCLK. SDO is the serial data output pin, and used when daisy-chaining multiple PGA2311 devices. Daisy-chain operation is described in *Daisy-Chaining Multiple PGA2311 Devices*. SDO is a tri-state output, and assumes a high impedance state when $\overline{\text{CS}}$ is HIGH. The protocol for the serial control port is shown in Figure 1. See Figure 2 for detailed timing specifications for the serial control port. # 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information The PGA2311 is commonly used as a digitally controlled analog volume control. Analog volume is controlled through a serial interface in 0.5-dB steps, ranging from a gain of +31.5 dB down to an attenuation of −95.5 dB. # 8.2 Typical Application Figure 13 shows the recommended connections for the PGA2311. Power-supply bypass capacitors should be placed as close to the PGA2311 package as physically possible. Figure 13. Recommended Connection Diagram ## 8.2.1 Design Requirements - Wide dynamic range, +35.5 dB to -95.5 dB - Operate from 5-V digital supply and ±5-V analog supplies - Digitally-controlled analog volume # 8.2.2 Detailed Design Procedure The PGA2311 is a complete digitally controlled analog stereo volume controller system on a chip requiring only a controller to select the gain or attenuation through a serial interface. Figure 13 shows the basic connections to the PGA2311. Power-supply bypass capacitors should be placed as close to the PGA2311 package as physically possible. # **Typical Application (continued)** # 8.2.3 Application Curve Figure 14. PGA2311 Operating at 0 dB, -6 dB and -12 dB # 9 Power Supply Recommendations The PGA2311 is specified for operation with its analog power supplies ranging from ±4.75 V to ±5.25 V and its digital power supply ranging from 4.75 V to 5.25 V. Power-supply bypass capacitors should be placed as close to the PGA2311 package as physically possible. Submit Documentation Feedback # 10 Layout # 10.1 Layout Guidelines The ground planes for the digital and analog sections of the PCB should be separate from one another. The planes should be connected at a single point. Figure 15 shows the recommended PCB floor plan for the PGA2311. The PGA2311 is mounted so that it straddles the split between the digital and analog ground planes. Pins 1 through 8 are oriented to the digital side of the board, while pins 9 through 16 are on the analog side of the board. # 10.2 Layout Example Figure 15. Typical PCB Layout Floor Plan # 11 Device and Documentation Support ## 11.1 Documentation Support #### 11.1.1 Related Documentation For related documentation, see the following: - Circuit Board Layout Techniques, SLOA089 - Shelf-Life Evaluation of Lead-Free Component Finishes, SZZA046 ## 11.2 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **E2E Audio Amplifier Forum** *TI's Engineer-to-Engineer (E2E) Community for Audio Amplifiers.* Created to foster collaboration among engineers. Ask guestions and receive answers in real-time. #### 11.3 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. ### 11.4 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ## 11.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 24-Apr-2015 ### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------| | PGA2311P | ACTIVE | PDIP | N | 16 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | N / A for Pkg Type | | PGA2311P | Samples | | PGA2311PA | ACTIVE | PDIP | N | 16 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | N / A for Pkg Type | | PGA2311P<br>A | Samples | | PGA2311PAG4 | ACTIVE | PDIP | N | 16 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | N / A for Pkg Type | | PGA2311P<br>A | Samples | | PGA2311PG4 | ACTIVE | PDIP | N | 16 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | N / A for Pkg Type | | PGA2311P | Samples | | PGA2311U | ACTIVE | SOIC | DW | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | PGA2311U | Samples | | PGA2311U/1K | ACTIVE | SOIC | DW | 16 | 1000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | PGA2311U | Samples | | PGA2311U/1KG4 | ACTIVE | SOIC | DW | 16 | 1000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | PGA2311U | Samples | | PGA2311UA | ACTIVE | SOIC | DW | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | PGA2311U<br>A | Samples | | PGA2311UA/1K | ACTIVE | SOIC | DW | 16 | 1000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | PGA2311U<br>A | Samples | | PGA2311UAG4 | ACTIVE | SOIC | DW | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | PGA2311U<br>A | Samples | | PGA2311UG4 | ACTIVE | SOIC | DW | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | PGA2311U | Samples | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. <sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. # **PACKAGE OPTION ADDENDUM** 24-Apr-2015 **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. **Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight - in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PACKAGE MATERIALS INFORMATION www.ti.com 21-Apr-2015 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | # QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | PGA2311U/1K | SOIC | DW | 16 | 1000 | 330.0 | 16.4 | 10.75 | 10.7 | 2.7 | 12.0 | 16.0 | Q1 | | PGA2311UA/1K | SOIC | DW | 16 | 1000 | 330.0 | 16.4 | 10.75 | 10.7 | 2.7 | 12.0 | 16.0 | Q1 | www.ti.com 21-Apr-2015 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | PGA2311U/1K | SOIC | DW | 16 | 1000 | 367.0 | 367.0 | 38.0 | | PGA2311UA/1K | SOIC | DW | 16 | 1000 | 367.0 | 367.0 | 38.0 | #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. ### Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity