











#### SN74LVC1G07-Q1

ZHCS199B-MARCH 2011-REVISED OCTOBER 2019

# SN74LVC1G07-Q1 - 具有开漏输出的单路缓冲器/驱动器

## 1 特性

- 符合汽车类 应用要求
- 具有符合 AEC-Q100 标准的下列特性:
  - 器件温度等级 1: -40°C 至 +125°C 的环境工作 温度范围
  - 2000V 器件人体放电模型 (HBM) ESD 分类等级 2
  - 1000V 器件充电器件模型 (CDM) ESD 分类等级 C5
- 支持 5V V<sub>CC</sub> 运行
- 输入与开漏输出支持 最高 5.5V 的电压
- 电压为 3.3V 时,t<sub>pd</sub> 最大值为 5.7ns
- 低功耗, I<sub>CC</sub> 最大值为 10μA
- 电压为 3.3V 时,输出驱动为 ±24mA
- I<sub>off</sub> 支持局部断电模式 运行

## 2 应用

- 汽车信息娱乐系统
- 汽车 ADAS 摄像头和融合系统
- 汽车车身控制模块 AV 接收器
- 汽车 HEV/动力总成
- 蓝光播放器与家庭影院
- DVD 录像机和播放器
- 台式机或笔记本电脑
- 数字音频广播或互联网广播播放器
- 数码摄像机 (DVC)
- 嵌入式 PC
- GPS: 个人导航设备
- 移动互联网设备
- 网络投影仪前端
- 便携式媒体播放器
- 专业音频混合器
- 烟雾探测器
- 固态硬盘 (SSD): 企业级
- 高清 (HDTV)
- 平板电脑: 企业级
- ▶ 音频接口盒:便携式
- DLP 正投影系统
- DVR 和 DVS
- 数码相框 (DPF)
- 数码相机

## 3 说明

SN74LVC1G07-Q1 是一款单通道开漏缓冲器/驱动器,适用于汽车应用。的高速串行链路的稳定性。按照设计,该器件可在 1.65V 至 5.5V V<sub>CC</sub> 电压下运行。

SN74LVC1G07-Q1 器件的输出为漏极开路,可连接其它开漏输出,以实施低电平有效的连线 OR 或高电平有效的连线 AND 功能。最大灌电流为 32mA。

该器件完全 适用于 I<sub>off</sub> 为了部分断电的应用。I<sub>off</sub> 电路会禁用输出,从而在器件掉电时防止电流回流损坏器件。

## 器件信息(1)

| 器件型号           | 封装 (引脚)    | 封装尺寸(标称值)       |
|----------------|------------|-----------------|
|                | SOT-23 (5) | 2.90mm × 1.60mm |
| SN74LVC1G07-Q1 | SC70 (5)   | 2.00mm x 1.25mm |
|                | SON (6)    | 1.45mm × 1.00mm |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。

## 逻辑图 (正逻辑)





| _ |            |
|---|------------|
|   | <b>—</b> . |
|   | 70         |
|   | - 210      |
|   |            |

| _ | alida                                   |    |                                | _  |
|---|-----------------------------------------|----|--------------------------------|----|
| 1 | 特性 1                                    |    | 8.1 Overview                   |    |
| 2 | 应用 1                                    |    | 8.2 Functional Block Diagram   | 7  |
| 3 | 说明 1                                    |    | 8.3 Feature Description        | 7  |
| 4 | 修订历史记录 2                                |    | 8.4 Device Functional Modes    | 7  |
| 5 | Pin Configuration and Functions         | 9  | Application and Implementation | 8  |
| 6 | Specifications                          |    | 9.1 Application Information    | 8  |
| U | 6.1 Absolute Maximum Ratings            |    | 9.2 Typical Application        | 8  |
|   | 6.2 ESD Ratings                         | 10 | Power Supply Recommendations   | 9  |
|   | 6.3 Recommended Operating Conditions    | 11 | Layout                         | 9  |
|   | 6.4 Thermal Information                 |    | 11.1 Layout Guidelines         | 9  |
|   | 6.5 Electrical Characteristics          |    | 11.2 Layout Example            | 9  |
|   | 6.6 Switching Characteristics           | 12 | 器件和文档支持                        | 10 |
|   | 6.7 Operating Characteristics           |    | 12.1 接收文档更新通知                  | 10 |
|   | 6.8 Typical Characteristics 5           |    | 12.2 社区资源                      | 10 |
| 7 | Parameter Measurement Information (Open |    | 12.3 商标                        | 10 |
| • | Drain)                                  |    | 12.4 静电放电警告                    | 10 |
|   | 7.1 PMI 6                               |    | 12.5 Glossary                  | 10 |
| 8 | Detailed Description7                   | 13 | 机械、封装和可订购信息                    | 10 |
| - | =                                       |    |                                |    |

## 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

# Changes from Revision A (February 2017) to Revision BPage• 己添加 向 器件信息表添加了 DRY 封装选项1• Added DRY package as Product Preview device option to Pin Configuration and Functions3• Added DRY package to Thermal Information table4Changes from Original (March 2011) to Revision APage• 已添加 应用,器件信息表、ESD 额定值表、典型特性、功能 说明部分、器件功能模式、应用和实施部分、电源相关



## 5 Pin Configuration and Functions



#### DRY Package 6-Pin SON Transparent Top View



N.C. – No internal connectionSee mechanical drawings for dimensions.

#### **Pin Functions**

|          | PIN      |      | DESCRIPTION   |
|----------|----------|------|---------------|
| NAME     | DBV, DCK | DRY  | DESCRIPTION   |
| N.C.     | 1        | 1, 5 | Not connected |
| Α        | 2        | 2    | Input         |
| GND      | 3        | 3    | Ground        |
| Υ        | 4        | 4    | Output        |
| $V_{CC}$ | 5        | 6    | Power Pin     |

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                    |                                           |  | MIN  | MAX  | UNIT |
|------------------|----------------------------------------------------|-------------------------------------------|--|------|------|------|
| $V_{CC}$         | Supply voltage                                     |                                           |  | -0.5 | 6.5  | V    |
| VI               | Input voltage (2)                                  |                                           |  | -0.5 | 6.5  | V    |
| Vo               | Voltage range applied to any output in the high-im | pedance or power-off state <sup>(2)</sup> |  | -0.5 | 6.5  | V    |
| Vo               | Voltage range applied to any output in the high or | low state (2)(3)                          |  | -0.5 | 6.5  | V    |
| I <sub>IK</sub>  | Input clamp current                                | V <sub>1</sub> < 0                        |  |      | -50  | mA   |
| I <sub>OK</sub>  | Output clamp current                               | V <sub>O</sub> < 0                        |  |      | -50  | mA   |
| Io               | Continuous output current                          |                                           |  |      | ±50  | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND  |                                           |  |      | ±100 | mA   |
| TJ               | Operating junction temperature                     |                                           |  |      | 150  | °C   |
| T <sub>stg</sub> | Storage temperature                                |                                           |  | -65  | 150  | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                                            |                         |                                                         | VALUE | UNIT  |   |
|--------------------------------------------|-------------------------|---------------------------------------------------------|-------|-------|---|
| V                                          | Electronistic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> |       | ±2000 | V |
| V <sub>(ESD)</sub> Electrostatic discharge |                         | Charged-device model (CDM), per AEC Q100-011            | ±1000 | V     |   |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

<sup>(2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(3)</sup> The value of V<sub>CC</sub> is provided in the recommended operating conditions table.



## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                     |                                    |                                                                              | MIN                    | MAX                  | UNIT |  |
|---------------------|------------------------------------|------------------------------------------------------------------------------|------------------------|----------------------|------|--|
| \/                  | Cumply voltage                     | Operating                                                                    | 1.65                   | 5.5                  | V    |  |
| $V_{CC}$            | Supply voltage                     | Data retention only                                                          | 1.5                    |                      | V    |  |
|                     |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V                                           | 0.65 × V <sub>CC</sub> |                      |      |  |
| \/                  | High level input voltage           | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$                                   | 1.7                    |                      | V    |  |
| $V_{IH}$            | High-level input voltage           | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$                                     | 2                      |                      | V    |  |
|                     |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V                                             | 0.7 × V <sub>CC</sub>  |                      |      |  |
|                     |                                    | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$                                 |                        | $0.35 \times V_{CC}$ |      |  |
| 17                  | Low lovel input voltage            | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$                                   |                        | 0.7                  | V    |  |
| $V_{IL}$            | Low-level input voltage            | V <sub>CC</sub> = 3 V to 3.6 V                                               | /                      |                      |      |  |
|                     |                                    | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$                                   |                        | $0.3 \times V_{CC}$  |      |  |
| $V_{I}$             | Input voltage                      | ·                                                                            | 0                      | 5.5                  | V    |  |
| $V_{O}$             | Output voltage                     |                                                                              | 0                      | 5.5                  | V    |  |
|                     |                                    | V <sub>CC</sub> = 1.65 V                                                     |                        | 4                    |      |  |
|                     |                                    | V <sub>CC</sub> = 2.3 V                                                      |                        | 8                    |      |  |
| $I_{OL}$            | Low-level output current           | V <sub>CC</sub> = 3 V                                                        |                        | 16                   | mA   |  |
|                     |                                    | VCC = 3 V                                                                    |                        | 24                   |      |  |
|                     |                                    | V <sub>CC</sub> = 4.5 V                                                      | 3                      |                      |      |  |
|                     |                                    | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}, 2.5 \text{ V} \pm 0.2 \text{ V}$ |                        | 20                   |      |  |
| $\Delta t/\Delta v$ | Input transition rise or fall rate | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$                                   |                        |                      | ns/V |  |
|                     |                                    | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$                                     |                        | 5                    |      |  |
| T <sub>A</sub>      | Operating free-air temperature     |                                                                              | -40                    | 125                  | °C   |  |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, SCBA004.

## 6.4 Thermal Information

|                               |                                              | S            |            |           |      |
|-------------------------------|----------------------------------------------|--------------|------------|-----------|------|
| THERMAL METRIC <sup>(1)</sup> |                                              | DBV (SOT-23) | DCK (SC70) | DRY (SON) | UNIT |
|                               |                                              | 5 PINS       | 5 PINS     | 6 PINS    |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 269.3        | 301.2      | 439       | °C/W |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | 175.2        | 186.5      | 277       | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 104.9        | 111.8      | 271       | °C/W |
| ΨЈТ                           | Junction-to-top characterization parameter   | 73.4         | 78.3       | 84        | °C/W |
| ΨЈВ                           | Junction-to-board characterization parameter | 104.5        | 110.6      | 271       | °C/W |
| $R_{\theta JC(bot)}$          | Junction-to-case (bottom) thermal resistance | _            | 1          | -         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



## 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PAR              | AMETER  | TEST CONDITIONS                                                | V <sub>cc</sub> | MIN TYP <sup>(1)</sup> MAX | UNIT |  |
|------------------|---------|----------------------------------------------------------------|-----------------|----------------------------|------|--|
|                  |         | I <sub>OL</sub> = 100 μA                                       | 1.65 V to 5.5 V | 0.1                        |      |  |
| V <sub>OL</sub>  |         | I <sub>OL</sub> = 4 mA                                         | 1.65 V          | 0.45                       |      |  |
|                  |         | I <sub>OL</sub> = 8 mA                                         | 2.3 V           | 0.3                        | V    |  |
|                  |         | I <sub>OL</sub> = 16 mA                                        | 3 V             | 0.4                        | V    |  |
|                  |         | I <sub>OL</sub> = 24 mA                                        | 3 V             | 0.55                       |      |  |
|                  |         | I <sub>OL</sub> = 32 mA                                        | 4.5 V 0         |                            |      |  |
| I <sub>I</sub>   | A input | V <sub>I</sub> = 5.5 V or GND                                  | 0 to 5.5 V      | ±5                         | μА   |  |
| I <sub>off</sub> |         | $V_I$ or $V_O = 5.5 \text{ V}$                                 | 0               | ±10                        | μА   |  |
| I <sub>CC</sub>  |         | $V_I = 5.5 \text{ V or GND}, \qquad I_O = 0$                   | 1.65 V to 5.5 V | 10                         | μА   |  |
| $\Delta I_{CC}$  |         | One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND | 3 V to 5.5 V    | 500                        | μΑ   |  |
| Ci               |         | $V_I = V_{CC}$ or GND                                          | 3.3 V           | 4                          | pF   |  |
| Co               |         | $V_O = V_{CC}$ or GND                                          | 3.3 V           | 5                          | pF   |  |

<sup>(1)</sup> All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C.

## 6.6 Switching Characteristics

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)

| PARAMETER       | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = ± 0.7 |     | V <sub>CC</sub> = ± 0. |     | V <sub>CC</sub> = ± 0. |     | V <sub>CC</sub> = ± 0. |     | UNIT |
|-----------------|-----------------|----------------|-------------------------|-----|------------------------|-----|------------------------|-----|------------------------|-----|------|
|                 | (INPUT)         | (001701)       | MIN                     | MAX | MIN                    | MAX | MIN                    | MAX | MIN                    | MAX |      |
| t <sub>pd</sub> | Α               | Y              | 2.4                     | 9.8 | 1                      | 7.0 | 1.5                    | 5.7 | 1                      | 4.9 | ns   |

## 6.7 Operating Characteristics

 $T_{\Lambda} = 25^{\circ}C$ 

| · A       |                               |                 |                         |                         |                         |                       |      |
|-----------|-------------------------------|-----------------|-------------------------|-------------------------|-------------------------|-----------------------|------|
|           | DADAMETED                     | TEST CONDITIONS | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | V <sub>CC</sub> = 3.3 V | V <sub>CC</sub> = 5 V | UNIT |
| PARAMETER |                               | TEST CONDITIONS | TYP                     | TYP                     | TYP                     | TYP                   | UNII |
| $C_{pd}$  | Power dissipation capacitance | f = 10 MHz      | 3                       | 3                       | 4                       | 6                     | pF   |

## 6.8 Typical Characteristics







## 7 Parameter Measurement Information (Open Drain)

#### 7.1 PMI



| TEST                                 | S1         |
|--------------------------------------|------------|
| t <sub>PZL</sub> (see Notes E and F) | $V_{LOAD}$ |
| t <sub>PLZ</sub> (see Notes E and G) | $V_{LOAD}$ |
| t <sub>PHZ</sub> /t <sub>PZH</sub>   | $V_{LOAD}$ |

|                   | INPUT           |                                |                    |                   |       |                |              |  |
|-------------------|-----------------|--------------------------------|--------------------|-------------------|-------|----------------|--------------|--|
| V <sub>CC</sub>   | VI              | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub>     | V <sub>LOAD</sub> | CL    | R <sub>L</sub> | $V_{\Delta}$ |  |
| 1.8 V ± 0.15 V    | V <sub>CC</sub> | ≤ 2 ns                         | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω   | 0.15 V       |  |
| 2.5 V $\pm$ 0.2 V | V <sub>CC</sub> | ≤ 2 ns                         | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | <b>500</b> Ω   | 0.15 V       |  |
| 3.3 V $\pm$ 0.3 V | 3 V             | ≤ 2.5 ns                       | 1.5 V              | 6 V               | 50 pF | <b>500</b> Ω   | 0.3 V        |  |
| 5 V $\pm$ 0.5 V   | V <sub>CC</sub> | ≤ 2.5 ns                       | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 50 pF | <b>500</b> Ω   | 0.3 V        |  |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50~\Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E. Since this device has open-drain outputs, t<sub>PLZ</sub> and t<sub>PZL</sub> are the same as t<sub>pd</sub>.
- F. t<sub>PZL</sub> is measured at V<sub>M</sub>.
- G.  $t_{PLZ}$  is measured at  $V_{OL} + V_{\Delta}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 3. Load Circuit And Voltage Waveforms



## 8 Detailed Description

#### 8.1 Overview

The SN74LVC1G07-Q1 device contains one open-drain buffer with a maximum sink current of 32 mA. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

## 8.2 Functional Block Diagram



Figure 4. Logic Diagram (Positive Logic)

## 8.3 Feature Description

- · Wide operating voltage range.
  - Operates from 1.65 V to 5.5 V.
- · Allows down-voltage translation.
- Inputs and outputs accept voltages to 5.5 V.
- I<sub>off</sub> feature allows voltages on the inputs and outputs, when V<sub>CC</sub> is 0 V.

## 8.4 Device Functional Modes

Table 1 lists the functional modes of SN74LVC1G07-Q1.

**Table 1. Function Table** 

| INPUT<br>A | OUTPUT<br>Y |
|------------|-------------|
| L          | L           |
| Н          | Z           |



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The SN74LVC1G07-Q1 is a high drive CMOS device that can be used to implement a high output drive buffer, such as an LED application. It can sink 32 mA of current at 4.5 V making it ideal for high drive and wired-OR/AND functions. It is good for high speed applications up to 100 MHz. The inputs are 5.5 V tolerant allowing it to translate up/down to  $V_{\rm CC}$ .

## 9.2 Typical Application



Figure 5. Typical Application-SN74LVC1G07-Q1

## 9.2.1 Design Requirements

This device uses CMOS technology and has high-output drive. Care should be taken to avoid bus contention because it may drive currents that would exceed maximum limits. The high drive also creates fast edges into light loads; so, routing and load conditions should be considered to prevent ringing.

## 9.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions
  - Rise time and fall time specs. See  $(\Delta t/\Delta V)$  in the *Recommended Operating Conditions* table.
  - Specified high and low levels. See (V<sub>IH</sub> and V<sub>IL</sub>) in the Recommended Operating Conditions table.
  - Inputs are over-voltage tolerant allowing them to go as high as (V<sub>I</sub> max) in the Recommended Operating
     Conditions table at any valid V<sub>CC</sub>.

#### 2. Recommended Output Conditions

Load currents should not exceed (I<sub>O</sub> max) per output and should not exceed (Continuous current through V<sub>CC</sub> or GND) total current for the part. These limits are located in the *Absolute Maximum Ratings* table.



## **Typical Application (continued)**

- Outputs should not be pulled above 5.5 V.

#### 9.2.3 Application Curve



Figure 6. Icc vs Frequency

## 10 Power Supply Recommendations

The power supply can be any voltage between the min and max supply voltage rating located in the *Recommended Operating Conditions* table.

Each  $V_{CC}$  pin should have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu F$  capacitor is recommended for devices with a single supply. If there are multiple  $V_{CC}$  pins then a 0.01- $\mu F$  or 0.022- $\mu F$  capacitor is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. 0.1- $\mu F$  and 1- $\mu F$  capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

## 11 Layout

## 11.1 Layout Guidelines

When using multiple bit logic devices inputs should not ever float. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified below are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally, they are tied to GND or  $V_{CC}$ , whichever is more convenient.

## 11.2 Layout Example



Figure 7. Layout Example



#### 12 器件和文档支持

## 12.1 接收文档更新通知

要接收文档更新通知,请导航至 ti.com. 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品 信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

## 12.2 社区资源

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the guick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.3 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可 能会损坏集成电路。



🗱 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可 能会导致器件与其发布的规格不相符。

## 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。





10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device   | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|--------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                    |            |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| SN74LVC1G07QDBVRQ1 | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | CCQO                 | Samples |
| SN74LVC1G07QDCKRQ1 | ACTIVE     | SC70         | DCK                | 5    | 3000           | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | 16J                  | Samples |
| SN74LVC1G07QDCKTQ1 | ACTIVE     | SC70         | DCK                | 5    | 250            | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | 16J                  | Samples |
| SN74LVC1G07QDRYRQ1 | ACTIVE     | SON          | DRY                | 6    | 5000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | HL                   | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## **TAPE AND REEL INFORMATION**





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LVC1G07QDBVRQ1 | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| SN74LVC1G07QDCKRQ1 | SC70            | DCK                | 5 | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| SN74LVC1G07QDCKTQ1 | SC70            | DCK                | 5 | 250  | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| SN74LVC1G07QDRYRQ1 | SON             | DRY                | 6 | 5000 | 180.0                    | 9.5                      | 1.2        | 1.65       | 0.7        | 4.0        | 8.0       | Q1               |

www.ti.com 3-Jun-2022



## \*All dimensions are nominal

| 7 III GIII IOI IOI IOI IOI III IOI |              |                 |      |      |             |            |             |  |
|------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| Device                             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
| SN74LVC1G07QDBVRQ1                 | SOT-23       | DBV             | 5    | 3000 | 200.0       | 183.0      | 25.0        |  |
| SN74LVC1G07QDCKRQ1                 | SC70         | DCK             | 5    | 3000 | 190.0       | 190.0      | 30.0        |  |
| SN74LVC1G07QDCKTQ1                 | SC70         | DCK             | 5    | 250  | 180.0       | 180.0      | 18.0        |  |
| SN74LVC1G07QDRYRQ1                 | SON          | DRY             | 6    | 5000 | 189.0       | 185.0      | 36.0        |  |



SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)



<sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

<sup>8.</sup> Board assembly site may have different recommendations for stencil design.

# DCK (R-PDSO-G5)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AA.



# DCK (R-PDSO-G5)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.





Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

3. For more information, see QFN/SON PCB application report in literature No. SLUA271 (www.ti.com/lit/slua271).



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司