# 1-Ω DUAL SPDT ANALOG SWITCH 5-V/3.3-V 2-CHANNEL 2:1 MULTIPLEXER/DEMULTIPLEXER Check for Samples: TS5A23159 #### **FEATURES** - Isolation in Power-Down Mode, V<sub>+</sub> = 0 - Specified Break-Before-Make Switching - Low ON-State Resistance (1 Ω) - Control Inputs Are 5.5-V Tolerant - Low Charge Injection - Excellent ON-State Resistance Matching - Low Total Harmonic Distortion (THD) - 1.65-V to 5.5-V Single-Supply Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) #### **APPLICATIONS** - Cell Phones - PDAs - Portable Instrumentation - Audio and Video Signal Routing - Low-Voltage Data-Acquisition Systems - Communication Circuits - Modems - Hard Drives - Computer Peripherals - · Wireless Terminals and Peripherals #### DESCRIPTION The TS5A23159 is a dual single-pole double-throw (SPDT) analog switch that is designed to operate from 1.65 V to 5.5 V. The device offers low ON-state resistance and excellent ON-state resistance matching with the break-before-make feature, to prevent signal distortion during the transferring of a signal from one channel to another. The device has an excellent total harmonic distortion (THD) performance and consumes very low power. These features make this device suitable for portable audio applications. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. # SUMMARY OF CHARACTERISTICS(1) | Configuration | Dual 2:1<br>Multiplexer/Demultiplexer<br>(2 × SPDT) | |---------------------------------------------------------------|-----------------------------------------------------| | Number of channels | 2 | | ON-state resistance (r <sub>on</sub> ) | 1.1 Ω | | ON-state resistance match (Δr <sub>on</sub> ) | 0.1 Ω | | ON-state resistance flatness (r <sub>on(flat)</sub> ) | 0.15 Ω | | Turn-on/turn-off time (t <sub>ON</sub> /t <sub>OFF</sub> ) | 20 ns/15 ns | | Break-before-make time (t <sub>BBM</sub> ) | 12 ns | | Charge injection (Q <sub>C</sub> ) | –7 pC | | Bandwidth (BW) | 100 MHz | | OFF isolation (O <sub>ISO</sub> ) | -65 dB at 1 MHz | | Crosstalk (X <sub>TALK</sub> ) | -66 dB at 1 MHz | | Total harmonic distortion (THD) | 0.01% | | Leakage current (I <sub>NO(OFF)</sub> /I <sub>NC(OFF)</sub> ) | ±20 nA | | Power-supply current (I+) | 50 nA | | Package options | 10-pin VSSOP and UQFN | (1) $V_+ = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ ### **FUNCTION TABLE** | IN | NC TO COM,<br>COM TO NC | NO TO COM,<br>COM TO NO | |----|-------------------------|-------------------------| | L | ON | OFF | | Н | OFF | ON | # Absolute Minimum and Maximum Ratings<sup>(1)</sup> (2) over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |-----------------------------------------------------------|---------------------------------------------|------------------------------------------------|------|----------------------|------------------| | V <sub>+</sub> | Supply voltage range <sup>(3)</sup> | | -0.5 | 6.5 | V | | $\begin{matrix} V_{NC} \\ V_{NO} \\ V_{COM} \end{matrix}$ | Analog voltage range <sup>(3)</sup> (4) (5) | | -0.5 | V <sub>+</sub> + 0.5 | <b>V</b> | | I <sub>K</sub> | Analog port diode current | $V_{NC}$ , $V_{NO}$ , $V_{COM} < 0$ | -50 | | mA | | I <sub>NC</sub> | On-state switch current | | -200 | 200 | | | I <sub>NO</sub><br>I <sub>COM</sub> | On-state peak switch current (6) | $V_{NC}$ , $V_{NO}$ , $V_{COM} = 0$ to $V_{+}$ | -400 | 400 | mA | | $V_{I}$ | Digital input voltage range (3) (4) | | -0.5 | 6.5 | <b>V</b> | | $I_{IK}$ | Digital input clamp current | V <sub>I</sub> < 0 | -50 | | mA | | I <sub>+</sub> | Continuous current through V <sub>+</sub> | | | 100 | mA | | I <sub>GND</sub> | Continuous current through GND | | -100 | 100 | mA | | 0 | Deales as the second income days as (7) | DGS package | | 165 | 9 <b>0</b> // // | | $\theta_{JA}$ | Package thermal impedance <sup>(7)</sup> | RSE package | | TBD | °C/W | | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | °C | <sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied. Product Folder Links: TS5A23159 <sup>(2)</sup> The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum <sup>3)</sup> All voltages are with respect to ground, unless otherwise specified. <sup>(4)</sup> The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>(5)</sup> This value is limited to 5.5 V maximum. <sup>6)</sup> Pulse at 1-ms duration < 10% duty cycle <sup>(7)</sup> The package thermal impedance is calculated in accordance with JESD 51-7. # Electrical Characteristics for 5-V Supply<sup>(1)</sup> $V_{+} = 4.5 \text{ V}$ to 5.5 V, $T_{A} = -40^{\circ}\text{C}$ to 85°C (unless otherwise noted) | PARAMETER | SYMBOL | TEST CON | DITIONS | T <sub>A</sub> | V <sub>+</sub> | MIN | TYP | MAX | UNIT | |--------------------------------------------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------|----------------|------|------|----------------|------| | Analog Switch | | | | | | | | , | | | Analog signal range | $V_{COM}, V_{NO}, V_{NC}$ | | | | | 0 | | V <sub>+</sub> | V | | Peak ON | r <sub>peak</sub> | $0 \le (V_{NO} \text{ or } V_{NC}) \le V_+,$ | Switch ON, | 25°C | 4.5 V | | 8.0 | 1.1 | Ω | | resistance | F-5 | $I_{COM} = -100 \text{ mA},$ | See Figure 14 | Full | | | | 1.5 | | | ON-state | r <sub>on</sub> | $V_{NO}$ or $V_{NC} = 2.5 \text{ V}$ , | Switch ON, | 25°C | 4.5 V | | 0.7 | 0.9 | Ω | | resistance | 011 | $I_{COM} = -100 \text{ mA},$ | See Figure 14 | Full | | | | 1.1 | | | ON-state<br>resistance<br>match<br>between<br>channels | Δr <sub>on</sub> | $V_{NO}$ or $V_{NC}$ = 2.5 V,<br>$I_{COM}$ = -100 mA, | Switch ON,<br>See Figure 14 | 25°C<br>Full | 4.5 V | | 0.05 | 0.1 | Ω | | ON-state | | $0 \le (V_{NO} \text{ or } V_{NC}) \le V_+,$<br>$I_{COM} = -100 \text{ mA},$ | Switch ON,<br>See Figure 14 | 25°C | | | 0.15 | | | | resistance | r <sub>on(flat)</sub> | $V_{NO}$ or $V_{NC} = 1 \text{ V}, 1.5 \text{ V},$ | Switch ON, | 25°C | 4.5 V | | 0.1 | 0.25 | Ω | | flatness | | $I_{COM} = -100 \text{ mA},$ | See Figure 14 | Full | | | | 0.25 | | | | | $V_{NC}$ or $V_{NO} = 1 \text{ V}$ , | | 25°C | | -20 | 2 | 20 | | | NC, NO<br>OFF leakage<br>current | I <sub>NO(OFF)</sub> ,<br>I <sub>NC(OFF)</sub> | $V_{COM} = 1 \text{ V to } 4.5 \text{ V,}$ or $V_{NC} \text{ or } V_{NO} = 4.5 \text{ V,}$ $V_{COM} = 1 \text{ V to } 4.5 \text{ V,}$ | Switch OFF,<br>See Figure 15 | Full | 5.5 V | -100 | | 100 | nA | | Carront | I <sub>NC(PWROFF)</sub> , | $V_{NC}$ or $V_{NO} = 0$ to 5.5 V, | Switch OFF, | 25°C | 0 V | -1 | 0.2 | 1 | | | | I <sub>NO(PWROFF)</sub> | $V_{COM} = 5.5 \text{ V to } 0,$ | See Figure 15 | Full | 0 0 | -20 | | 20 | μA | | | | $V_{NC}$ or $V_{NO} = 1 V$ , | | 25°C | | -20 | 2 | 20 | | | NC, NO<br>ON leakage<br>current | I <sub>NO(ON)</sub> ,<br>I <sub>NC(ON)</sub> | $V_{COM}$ = Open,<br>or $V_{NC}$ or $V_{NO}$ = 4.5 V, $V_{COM}$ = Open, | Switch ON,<br>See Figure 16 | Full | 5.5 V | -100 | | 100 | nA | | COM | | $V_{NC}$ or $V_{NO} = 0$ to 5.5 V, | Switch OFF, | 25°C | | -1 | 0.1 | 1 | | | OFF leakage<br>current | I <sub>COM(PWROFF)</sub> | $V_{COM} = 5.5 \text{ V to } 0,$ | See Figure 15 | Full | 0 V | -20 | | 20 | μA | | | | V <sub>NC</sub> or V <sub>NO</sub> = Open, | | 25°C | | -20 | 2 | 20 | | | COM<br>ON leakage<br>current | I <sub>COM(ON)</sub> | $V_{COM} = 1 \text{ V},$ or $V_{NC} \text{ or } V_{NO} = \text{Open},$ $V_{COM} = 4.5 \text{ V},$ | Switch ON,<br>See Figure 16 | Full | 5.5 V | -100 | | 100 | nA | | Digital Control I | | ) <sup>(2)</sup> | | | | Г | | 1 | | | Input logic high | V <sub>IH</sub> | | | Full | | 2.4 | | 5.5 | V | | Input logic low | V <sub>IL</sub> | | | Full | | 0 | | 0.8 | V | | Input leakage | I <sub>IH</sub> , I <sub>IL</sub> | $V_1 = 5.5 \text{ V or } 0$ | | 25°C | 5.5 V | -2 | | 2 | nA | | current | | - | | Full | | -100 | | 100 | | The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum All unused digital inputs of the device must be held at $V_+$ or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # Electrical Characteristics for 5-V Supply<sup>(1)</sup> (continued) $V_{+}$ = 4.5 V to 5.5 V, $T_{A}$ = -40°C to 85°C (unless otherwise noted) | PARAMETER | SYMBOL | TEST CONI | DITIONS | T <sub>A</sub> | V <sub>+</sub> | MIN | TYP | MAX | UNIT | |---------------------------------|----------------------------------------------|----------------------------------------------------------------------------|------------------------------------------|----------------|----------------------|-----|-------|------|------| | Dynamic | | | | | 1 | | | | | | | | | | 25°C | 5 V | 1 | 8 | 13 | | | Turn-on time | t <sub>ON</sub> | $V_{COM} = V_+,$ $R_L = 50 \Omega,$ | C <sub>L</sub> = 35 pF,<br>See Figure 18 | Full | 4.5 V<br>to<br>5.5 V | 1 | | 16.5 | ns | | | | | | 25°C | 5 V | 1 | 5 | 8 | | | Turn-off time | t <sub>OFF</sub> | $V_{COM} = V_+,$ $R_L = 50 \Omega,$ | C <sub>L</sub> = 35 pF,<br>See Figure 18 | Full | 4.5 V<br>to<br>5.5 V | 1 | | 8 | ns | | | | | | 25°C | 5 V | 1 | 5.5 | 13 | | | Break-before-<br>make time | t <sub>BBM</sub> | $V_{NC} = V_{NO} = V_+,$ $R_L = 50 \Omega,$ | C <sub>L</sub> = 35 pF,<br>See Figure 19 | Full | 4.5 V<br>to<br>5.5 V | 1 | | 14 | ns | | Charge injection | $Q_{\mathbb{C}}$ | $V_{GEN} = 0,$<br>$R_{GEN} = 0,$ | $C_L = 1 \text{ nF},$<br>See Figure 23 | 25°C | 5 V | | -7 | | pC | | NC, NO<br>OFF<br>capacitance | $C_{NC(OFF)}, \ C_{NO(OFF)}$ | V <sub>NC</sub> or V <sub>NO</sub> = V <sub>+</sub> or GND,<br>Switch OFF, | See Figure 17 | 25°C | 5 V | | 18 | | pF | | NC, NO<br>ON<br>capacitance | C <sub>NC(ON)</sub> ,<br>C <sub>NO(ON)</sub> | V <sub>NC</sub> or V <sub>NO</sub> = V <sub>+</sub> or GND,<br>Switch ON, | See Figure 17 | 25°C | 5 V | | 55 | | pF | | COM<br>ON<br>capacitance | C <sub>COM(ON)</sub> | V <sub>COM</sub> = V <sub>+</sub> or GND,<br>Switch ON, | See Figure 17 | 25°C | 5 V | | 54.5 | | pF | | Digital input capacitance | C <sub>I</sub> | $V_I = V_+$ or GND, | See Figure 17 | 25°C | 5 V | | 2 | | pF | | Bandwidth | BW | $R_L = 50 \Omega$ ,<br>Switch ON, | See Figure 20 | 25°C | 5 V | | 100 | | MHz | | OFF isolation | O <sub>ISO</sub> | $R_L = 50 \Omega$ ,<br>f = 1 MHz, | Switch OFF,<br>See Figure 21 | 25°C | 5 V | | -64 | | dB | | Crosstalk | X <sub>TALK</sub> | $R_L = 50 \Omega$ ,<br>f = 1 MHz, | Switch ON,<br>See Figure 22 | 25°C | 5 V | | -64 | | dB | | Total<br>harmonic<br>distortion | THD | $R_L = 600 \ \Omega,$ $C_L = 50 \ pF,$ | f = 20 Hz to 20 kHz,<br>See Figure 24 | 25°C | 5 V | | 0.004 | | % | | Supply | | | | | | | - | - | - | | Positive | | V V 0ND | 0 :: 1 0 !! 0 == | 25°C | | | 10 | 50 | | | supply<br>current | I <sub>+</sub> | $V_1 = V_+ \text{ or GND},$ | Switch ON or OFF | Full | 5.5 V | | | 750 | nA | # Electrical Characteristics for 3.3-V Supply<sup>(1)</sup> $V_{+} = 3 \text{ V}$ to 3.6 V, $T_{A} = -40^{\circ}\text{C}$ to 85°C (unless otherwise noted) | PARAMETER | SYMBOL | TEST CON | DITIONS | T <sub>A</sub> | V <sub>+</sub> | MIN | TYP | MAX | UNIT | |--------------------------------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------|----------------|-----------|------|------|------| | Analog Switch | | 1 | | | | 1 | | I | | | Analog signal range | $V_{COM}, V_{NO}, V_{NC}$ | | | | | 0 | | V+ | V | | Peak ON resistance | r <sub>peak</sub> | $0 \le (V_{NO} \text{ or } V_{NC}) \le V_+,$<br>$I_{COM} = -100 \text{ mA},$ | Switch ON,<br>See Figure 14 | 25°C<br>Full | 3 V | | 1.3 | 1.6 | Ω | | ON-state | _ | $V_{NO}$ or $V_{NC} = 2 V$ , | Switch ON, | 25°C | 2.1/ | | 1.2 | 1.5 | | | resistance | r <sub>on</sub> | $I_{COM} = -100 \text{ mA},$ | See Figure 14 | Full | 3 V | | | 1.7 | Ω | | ON-state | | | | 25°C | | | 0.1 | 0.15 | | | resistance<br>match<br>between<br>channels | $\Delta r_{on}$ | $V_{NO}$ or $V_{NC} = 2 \text{ V}$ , $0.8 \text{ V}$ , $I_{COM} = -100 \text{ mA}$ , | Switch ON,<br>See Figure 14 | Full | 3 V | | 0.2 | | Ω | | ON-state | | $0 \le (V_{NO} \text{ or } V_{NC}) \le V_+,$<br>$I_{COM} = -100 \text{ mA},$ | Switch ON,<br>See Figure 14 | 25°C | | | 0.15 | | | | resistance<br>flatness | r <sub>on(flat)</sub> | $V_{NO}$ or $V_{NC} = 2 \text{ V}, 0.8 \text{ V},$ | Switch ON, | 25°C | 3 V | | | | Ω | | natriess | | $I_{COM} = -100 \text{ mA},$ | See Figure 14 | Full | | | | | | | | | $V_{NC}$ or $V_{NO} = 1 V$ , | | 25°C | | -20 | 2 | 20 | | | NC, NO<br>OFF leakage<br>current | I <sub>NO(OFF)</sub> ,<br>I <sub>NC(OFF)</sub> | $\begin{split} &V_{COM} = 1 \text{ V to 3 V,} \\ &\text{or} \\ &V_{NC} \text{ or } V_{NO} = 3 \text{ V,} \\ &V_{COM} = 1 \text{ V to 3 V,} \end{split}$ | Switch OFF,<br>See Figure 15 | Full | 3.6 V | -50 | | 50 | nA | | Current | I <sub>NC(PWROFF)</sub> , | $V_{NC}$ or $V_{NO} = 0$ to 3.6 V, | Switch OFF, | 25°C | 0.17 | -1 | 0.2 | 1 | | | | I <sub>NO(PWROFF)</sub> | $V_{COM} = 3.6 \text{ V to } 0,$ | See Figure 15 | Full | 0 V | -15 | | 15 | μA | | | | $V_{NC}$ or $V_{NO} = 1 V$ , | | 25°C | | -10 | 2 | 10 | | | NC, NO<br>ON leakage<br>current | I <sub>NO(ON)</sub> ,<br>I <sub>NC(ON)</sub> | $ \begin{aligned} & V_{COM} = Open, \\ & or \\ & V_{NC} \ or \ V_{NO} = 3 \ V, \\ & V_{COM} = Open, \end{aligned} $ | Switch ON,<br>See Figure 16 | Full | 3.6 V | -20 | | 20 | nA | | COM | | $V_{NC}$ or $V_{NO} = 3.6 \text{ V to 0}$ , | Switch OFF, | 25°C | | -1 | 0.2 | 1 | | | OFF leakage current | I <sub>COM(PWROFF)</sub> | $V_{COM} = 0 \text{ to } 3.6 \text{ V},$ | See Figure 15 | Full | 0 V | -15 | | 15 | μA | | | | V <sub>NC</sub> or V <sub>NO</sub> = Open, | | 25°C | | -10 | 2 | 10 | | | COM<br>ON leakage<br>current | I <sub>COM(ON)</sub> | $ \begin{aligned} &V_{COM} = 1 \ V, \\ ∨ \\ &V_{NC} \ or \ V_{NO} = Open, \\ &V_{COM} = 3 \ V, \end{aligned} $ | Switch ON,<br>See Figure 16 | Full | 3.6 V | -20 | | 20 | nA | | Digital Control In | puts (IN1, IN2) <sup>(2)</sup> | ) | | | | | | | | | Input logic high | V <sub>IH</sub> | | | Full | | 2 | | 5.5 | V | | Input logic low | V <sub>IL</sub> | | | Full | | 0 | | 0.8 | V | | Input leakage | I <sub>IH</sub> , I <sub>IL</sub> | V <sub>I</sub> = 5.5 V or 0 | | 25°C | 3.6 V | -2<br>20 | | 2 | nA | | Input leakage current | I <sub>IH</sub> , I <sub>IL</sub> | V <sub>I</sub> = 5.5 V or 0 | | 25°C<br>Full | 3.6 V | -2<br>-20 | | 20 | ı | The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum All unused digital inputs of the device must be held at $V_+$ or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # Electrical Characteristics for 3.3-V Supply<sup>(1)</sup> (continued) $V_{+} = 3 \text{ V}$ to 3.6 V, $T_{A} = -40^{\circ}\text{C}$ to 85°C (unless otherwise noted) | PARAMETER | SYMBOL | TEST CONI | DITIONS | T <sub>A</sub> | V <sub>+</sub> | MIN | TYP | MAX | UNIT | |------------------------------|----------------------------------------------|---------------------------------------------------------------------------|------------------------------------------|----------------|-----------------|-----|------|-----------|------| | Dynamic | | | | | | • | | | | | | | V - V | C = 25 pF | 25°C | 3.3 V | 5 | 11 | 19 | | | Turn-on time | t <sub>ON</sub> | $V_{COM} = V_+,$ $R_L = 50 \Omega,$ | C <sub>L</sub> = 35 pF,<br>See Figure 18 | Full | 3 V to<br>3.6 V | 3 | | 22 | ns | | | | $V_{COM} = V_+,$ | C <sub>L</sub> = 35 pF, | 25°C | 3.3 V | 1 | 5 | 9 | | | Turn-off time | t <sub>OFF</sub> | $R_L = 50 \Omega,$ | See Figure 18 | Full | 3 V to<br>3.6 V | 1 | | 9 | ns | | Break-before- | | $V_{NC} = V_{NO} = V_{+}$ | $C_1 = 35 pF,$ | 25°C | 3.3 V | 1 | 7 | 17 | | | make time | t <sub>BBM</sub> | $R_{L} = 50 \Omega,$ | See Figure 19 | Full | 3 V to<br>3.6 V | 1 | | 20 | ns | | Charge injection | Q <sub>C</sub> | V <sub>GEN</sub> = 0,<br>R <sub>GEN</sub> = 0, | C <sub>L</sub> = 1 nF,<br>See Figure 23 | 25°C | 3.3 V | | -4 | | рС | | NC, NO<br>OFF<br>capacitance | $C_{NC(OFF)}, \ C_{NO(OFF)}$ | $V_{NC}$ or $V_{NO} = V_{+}$ or GND,<br>Switch OFF, | See Figure 17 | 25°C | 3.3 V | | 18 | | pF | | NC, NO<br>ON<br>capacitance | C <sub>NC(ON)</sub> ,<br>C <sub>NO(ON)</sub> | V <sub>NC</sub> or V <sub>NO</sub> = V <sub>+</sub> or GND,<br>Switch ON, | See Figure 17 | 25°C | 3.3 V | | 56 | | pF | | COM<br>ON<br>capacitance | C <sub>COM(ON)</sub> | V <sub>COM</sub> = V <sub>+</sub> or GND,<br>Switch ON, | See Figure 17 | 25°C | 3.3 V | | 56 | | pF | | Digital input capacitance | C <sub>I</sub> | $V_I = V_+ \text{ or GND},$ | See Figure 17 | 25°C | 3.3 V | | 2 | | pF | | Bandwidth | BW | $R_L = 50 \Omega$ ,<br>Switch ON, | See Figure 20 | 25°C | 3.3 V | | 100 | | MHz | | OFF isolation | O <sub>ISO</sub> | $R_L = 50 \Omega$ ,<br>f = 1 MHz, | Switch OFF,<br>See Figure 21 | 25°C | 3.3 V | | -64 | | dB | | Crosstalk | X <sub>TALK</sub> | $R_L = 50 \Omega$ ,<br>f = 1 MHz, | Switch ON,<br>See Figure 22 | 25°C | 3.3 V | | -64 | | dB | | Total harmonic distortion | THD | $R_L = 600 \ \Omega,$<br>$C_L = 50 \ pF,$ | f = 20 Hz to 20 kHz,<br>See Figure 24 | 25°C | 3.3 V | | 0.01 | | % | | Supply | | | | | | | | | | | Positive supply current | I <sub>+</sub> | $V_1 = V_+ \text{ or GND},$ | Switch ON or OFF | 25°C<br>Full | 3.6 V | | | 25<br>150 | nA | Product Folder Links: TS5A23159 # Electrical Characteristics for 2.5-V Supply<sup>(1)</sup> $V_{+} = 2.3 \text{ V}$ to 2.7 V, $T_{A} = -40^{\circ}\text{C}$ to 85°C (unless otherwise noted) | PARAMETER | SYMBOL | TEST COND | ITIONS | T <sub>A</sub> | V <sub>+</sub> | MIN | TYP | MAX | UNIT | |--------------------------------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------|----------------|-----|------|----------------|------| | Analog Switch | | | | | | | | | | | Analog signal range | $V_{COM}, V_{NO}, V_{NC}$ | | | | | 0 | | V <sub>+</sub> | V | | Peak ON | _ | $0 \le (V_{NO} \text{ or } V_{NC}) \le V_+,$ | Switch ON, | 25°C | 2.3 V | | 1.8 | 2.5 | Ω | | resistance | r <sub>peak</sub> | $I_{COM} = -8 \text{ mA},$ | See Figure 14 | Full | 2.3 V | | | 2.7 | 12 | | ON-state | _ | $V_{NO}$ or $V_{NC} = 1.8 \text{ V}$ , | Switch ON, | 25°C | 2.3 V | | 1.5 | 2 | Ω | | resistance | r <sub>on</sub> | $I_{COM} = -8 \text{ mA},$ | See Figure 14 | Full | 2.3 V | | | 2.4 | | | ON-state | | | | 25°C | | | 0.15 | 0.2 | | | resistance<br>match<br>between<br>channels | Δr <sub>on</sub> | $V_{NO}$ or $V_{NC}$ = 1.8 V, 0.8 V, $I_{COM}$ = -8 mA, | Switch ON,<br>See Figure 14 | Full | 2.3 V | | | 0.2 | Ω | | ON-state | | $0 \le (V_{NO} \text{ or } V_{NC}) \le V_+,$<br>$I_{COM} = -8 \text{ mA},$ | Switch ON,<br>See Figure 14 | 25°C | | | 0.6 | | | | resistance<br>flatness | r <sub>on(flat)</sub> | $V_{NO}$ or $V_{NC} = 0.8 \text{ V}$ , 1.8 V, | Switch ON. | 25°C | 2.3 V | | 0.6 | 1 | Ω | | nauiess | | $I_{COM} = -8 \text{ mA},$ | See Figure 14 | Full | | | | 1 | | | | | $V_{NC}$ or $V_{NO} = 0.5 \text{ V}$ , | | 25°C | | -20 | 2 | 20 | | | NC, NO<br>OFF leakage<br>current | I <sub>NO(OFF)</sub> ,<br>I <sub>NC(OFF)</sub> | $\begin{aligned} &V_{COM} = 0.5 \text{ V to } 2.3 \text{ V,} \\ &\text{or} \\ &V_{NC} \text{ or } V_{NO} = 2.2 \text{ V,} \\ &V_{COM} = 0.5 \text{ V to } 2.3 \text{ V,} \end{aligned}$ | Switch OFF,<br>See Figure 15 | Full | 2.3 V | -50 | | 50 | nA | | darront | I <sub>NC(PWROFF)</sub> , | $V_{NC}$ or $V_{NO} = 0$ to 2.7 V, | Switch OFF, | 25°C | 0 V | -1 | 0.1 | 1.0 | | | | I <sub>NO(PWROFF)</sub> | $V_{COM} = 2.7 \text{ V to } 0,$ | See Figure 15 | Full | UV | -10 | | 10 | μA | | | | $V_{NC}$ or $V_{NO} = 0.5 \text{ V}$ , | | 25°C | | -10 | 2 | 10 | | | NC, NO<br>ON leakage<br>current | I <sub>NO(ON)</sub> ,<br>I <sub>NC(ON)</sub> | $V_{COM} = Open,$ or $V_{NC}$ or $V_{NO} = 2.2 V,$ $V_{COM} = Open,$ | Switch ON,<br>See Figure 16 | Full | 2.7 V | -20 | | 20 | nA | | COM | | $V_{NC}$ or $V_{NO} = 2.7 \text{ V to 0}$ , | Switch OFF, | 25°C | | -1 | 0.1 | 1 | | | OFF leakage<br>current | I <sub>COM(PWROFF)</sub> | $V_{COM} = 0 \text{ to } 2.7 \text{ V},$ | See Figure 15 | Full | 0 V | -10 | | 10 | μΑ | | | | $V_{NC}$ or $V_{NO}$ = Open, | | 25°C | | -10 | 2 | 10 | | | COM<br>ON leakage<br>current | I <sub>COM(ON)</sub> | $\begin{aligned} &V_{COM} = 0.5 \text{ V,} \\ &\text{or} \\ &V_{NC} \text{ or } V_{NO} = \text{Open,} \\ &V_{COM} = 2.2 \text{ V,} \end{aligned}$ | Switch ON,<br>See Figure 16 | Full | 2.7 V | -20 | | 20 | nA | | Digital Control In | | ) | | , | I | T | | - | | | Input logic high | V <sub>IH</sub> | | | Full | | 1.8 | | 5.5 | V | | Input logic low | $V_{IL}$ | | | Full | | 0 | | 0.6 | V | | Input leakage | I <sub>IH</sub> , I <sub>IL</sub> | V <sub>I</sub> = 5.5 V or 0 | | 25°C | 2.7 V | -2 | | 2 | nA | | current | יווי, יונ | V <sub>1</sub> = 0.0 V 01 0 | | Full | Z.1 V | -20 | | 20 | 11/7 | <sup>(1)</sup> The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum <sup>(2)</sup> All unused digital inputs of the device must be held at V<sub>+</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. # Electrical Characteristics for 2.5-V Supply<sup>(1)</sup> (Continued) $V_{+} = 2.3 \text{ V}$ to 2.7 V, $T_{A} = -40^{\circ}\text{C}$ to 85°C (unless otherwise noted) | PARAMETER | SYMBOL | TEST CONI | DITIONS | T <sub>A</sub> | V <sub>+</sub> | MIN | TYP | MAX | UNIT | |------------------------------|------------------------------------------------|---------------------------------------------------------|------------------------------------------|----------------|-------------------|-----|------|-----|------| | Dynamic | | | | | | | | • | | | | | ., ., | 0 05 5 | 25°C | 2.5 V | 5 | 15 | 28 | | | Turn-on time | t <sub>ON</sub> | $V_{COM} = V_+,$ $R_L = 50 \Omega,$ | C <sub>L</sub> = 35 pF,<br>See Figure 18 | Full | 2.3 V to<br>2.7 V | 5 | | 32 | ns | | | | ., ., | 0 05 5 | 25°C | 2.5 V | 2 | 6 | 9 | | | Turn-off time | t <sub>OFF</sub> | $V_{COM} = V_+,$ $R_L = 50 \Omega,$ | C <sub>L</sub> = 35 pF,<br>See Figure 18 | Full | 2.3 V to 2.7 V | 2 | | 10 | ns | | | | ., ., ., | | 25°C | 2.5 V | 1 | 10 | 27 | | | Break-before-<br>make time | t <sub>BBM</sub> | $V_{NC} = V_{NO} = V_+,$ $R_L = 50 \Omega,$ | C <sub>L</sub> = 35 pF,<br>See Figure 19 | Full | 2.3 V to 2.7 V | 1 | | 30 | ns | | Charge injection | $Q_{\mathbb{C}}$ | V <sub>GEN</sub> = 0,<br>R <sub>GEN</sub> = 0, | C <sub>L</sub> = 1 nF,<br>See Figure 23 | 25°C | 2.5 V | | -3 | | рС | | NC, NO<br>OFF<br>capacitance | C <sub>NC(OFF)</sub> ,<br>C <sub>NO(OFF)</sub> | $V_{NC}$ or $V_{NO} = V_{+}$ or GND,<br>Switch OFF, | See Figure 17 | 25°C | 2.5 V | | 18.5 | | pF | | NC, NO<br>ON<br>capacitance | C <sub>NC(ON)</sub> ,<br>C <sub>NO(ON)</sub> | $V_{NC}$ or $V_{NO} = V_{+}$ or GND,<br>Switch ON, | See Figure 17 | 25°C | 2.5 V | | 56.5 | | pF | | COM<br>ON<br>capacitance | C <sub>COM(ON)</sub> | V <sub>COM</sub> = V <sub>+</sub> or GND,<br>Switch ON, | See Figure 17 | 25°C | 2.5 V | | 56.5 | | pF | | Digital input capacitance | C <sub>I</sub> | $V_I = V_+ \text{ or GND},$ | See Figure 17 | 25°C | 2.5 V | | 2 | | pF | | Bandwidth | BW | $R_L = 50 \Omega$ , Switch ON, | See Figure 20 | 25°C | 2.5 V | | 100 | | MHz | | OFF isolation | O <sub>ISO</sub> | $R_L = 50 \Omega$ , $f = 1 MHz$ , | Switch OFF,<br>See Figure 21 | 25°C | 2.5 V | | -64 | | dB | | Crosstalk | X <sub>TALK</sub> | $R_L = 50 \Omega$ , $f = 1 MHz$ , | Switch ON,<br>See Figure 22 | 25°C | 2.5 V | | -64 | | dB | | Total harmonic distortion | THD | $R_L = 600 \Omega,$<br>$C_L = 50 pF,$ | f = 20 Hz to 20 kHz,<br>See Figure 24 | 25°C | 2.5 V | | 0.02 | | % | | Supply | | | | | | | | | | | Positive supply | 1 | $V_1 = V_+ \text{ or GND},$ | Switch ON or OFF | 25°C | 2.7 V | | 10 | 25 | r. Λ | | current | I <sub>+</sub> | v <sub>1</sub> = v <sub>+</sub> or GND, | SWILCH ON OF OFF | Full | 2.7 V | | | 100 | nA | <sup>(1)</sup> The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum Copyright © 2005–2013, Texas Instruments Incorporated # Electrical Characteristics for 1.8-V Supply<sup>(1)</sup> $V_{+} = 1.65 \text{ V}$ to 1.95 V, $T_{A} = -40 ^{\circ}\text{C}$ to 85 $^{\circ}\text{C}$ (unless otherwise noted) | PARAMETER | SYMBOL | TEST COND | DITIONS | T <sub>A</sub> | V <sub>+</sub> | MIN | TYP | MAX | UNIT | |--------------------------------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------|----------------|------------|------|----------------|------| | Analog Switch | | | | | | • | | | | | Analog signal range | $V_{COM}, V_{NO}, V_{NC}$ | | | | | 0 | | V <sub>+</sub> | V | | Peak ON resistance | r <sub>peak</sub> | $0 \le (V_{NO} \text{ or } V_{NC}) \le V_+,$<br>$I_{COM} = -2 \text{ mA},$ | Switch ON,<br>See Figure 14 | 25°C<br>Full | 1.65 V | | 5 | 15 | Ω | | ON-state resistance | r <sub>on</sub> | $V_{NO}$ or $V_{NC} = 1.5 \text{ V}$ , $I_{COM} = -2 \text{ mA}$ , | Switch ON,<br>See Figure 14 | 25°C<br>Full | 1.65 V | | 2 | 2.5<br>3.5 | Ω | | ON-state | | | <del>_</del> | 25°C | | | 0.15 | 0.4 | | | resistance<br>match<br>between<br>channels | Δr <sub>on</sub> | $V_{NO}$ or $V_{NC} = 0.6 \text{ V}$ , 1.5 V, $I_{COM} = -2 \text{ mA}$ , | Switch ON,<br>See Figure 14 | Full | 1.65 V | | 0.10 | 0.4 | Ω | | ON-state | | $0 \le (V_{NO} \text{ or } V_{NC}) \le V_+,$<br>$I_{COM} = -2 \text{ mA},$ | Switch ON,<br>See Figure 14 | 25°C | | | 5 | | | | resistance<br>flatness | r <sub>on(flat)</sub> | $V_{NO}$ or $V_{NC} = 0.6 \text{ V}$ , 1.5 V, | Switch ON. | 25°C | 1.65 V | | 4.5 | | Ω | | nau iess | | $I_{COM} = -2 \text{ mA},$ | See Figure 14 | Full | | | | | | | | | $V_{NC}$ or $V_{NO} = 0.3 \text{ V}$ , | | 25°C | | -20 | 2 | 20 | | | NC, NO<br>OFF leakage | I <sub>NO(OFF)</sub> ,<br>I <sub>NC(OFF)</sub> | $V_{COM} = 0.3 \text{ V to } 1.65 \text{ V},$ or $V_{NC}$ or $V_{NO} = 1.65 \text{ V},$ $V_{COM} = 0.3 \text{ V to } 1.65 \text{ V}$ | Switch OFF,<br>See Figure 15 | Full | 1.65 V | -50 | | 50 | nA | | current | I <sub>NC(PWROFF)</sub> , | $V_{NC}$ or $V_{NO} = 0$ to | Switch OFF, | 25°C | | -1 | 0.1 | 1 | | | | I <sub>NO(PWROFF)</sub> | 1.95 V,<br>$V_{COM} = 1.95 V \text{ to } 0,$ | See Figure 15 | Full | 0 V | <b>-</b> 5 | | 5 | μA | | | | $V_{NC}$ or $V_{NO} = 0.3 \text{ V}$ , | | 25°C | | <b>-</b> 5 | 2 | 5 | | | NC, NO<br>ON leakage<br>current | I <sub>NO(ON)</sub> ,<br>I <sub>NC(ON)</sub> | $V_{COM}$ = Open,<br>or $V_{NC}$ or $V_{NO}$ = 1.65 V, $V_{COM}$ = Open, | Switch ON,<br>See Figure 16 | Full | 1.95 V | -20 | | 20 | nA | | COM | | $V_{NC}$ or $V_{NO} = 1.95 \text{ V to } 0$ , | Switch OFF, | 25°C | | -1 | 0.1 | 1 | | | OFF leakage current | I <sub>COM(PWROFF)</sub> | $V_{COM} = 0 \text{ to } 1.95 \text{ V},$ | See Figure 15 | Full | 0 V | -5 | | 5 | μA | | - Carrotte | | V <sub>NC</sub> or V <sub>NO</sub> = Open, | | 25°C | | -10 | 2 | 10 | | | COM<br>ON leakage<br>current | I <sub>COM(ON)</sub> | $V_{COM} = 0.3 \text{ V},$ or $V_{NC} \text{ or } V_{NO} = \text{Open},$ $V_{COM} = 1.65 \text{ V},$ | Switch ON,<br>See Figure 16 | Full | 1.95 V | -20 | | 20 | nA | | Digital Control In | puts (IN1, IN2) <sup>(2</sup> | ) | | | | | | | | | Input logic high | V <sub>IH</sub> | | | Full | | 1.5 | | 5.5 | V | | Input logic low | V <sub>IL</sub> | | | Full | | 0 | | 0.6 | V | | Input leakage | 1 1 | V = 5 5 V or 0 | | 25°C | 1.95 V | -2 | | 2 | nΛ | | current | I <sub>IH</sub> , I <sub>IL</sub> | $V_{I} = 5.5 \text{ V or } 0$ | | Full | 1.95 V | -20 | | 20 | nA | <sup>(1)</sup> The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum (2) All unused digital inputs of the device must be held at V<sub>+</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # Electrical Characteristics for 1.8-V Supply<sup>(1)</sup> (Continued) $V_{+} = 1.65 \text{ V}$ to 1.95 V, $T_{A} = -40 ^{\circ}\text{C}$ to 85 $^{\circ}\text{C}$ (unless otherwise noted) | PARAMETER | SYMBOL | TEST CONI | DITIONS | T <sub>A</sub> | V <sub>+</sub> | MIN | TYP | MAX | UNIT | |------------------------------|------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------|----------------|---------------------|-----|------|------|------| | Dynamic | | | | | | | | | | | | | ., ., | 0 05 5 | 25°C | 1.8 V | 10 | 27.5 | 48.5 | | | Turn-on time | t <sub>ON</sub> | $V_{COM} = V_+,$ $R_L = 50 \Omega,$ | C <sub>L</sub> = 35 pF,<br>See Figure 18 | Full | 1.65 V to<br>1.95 V | 10 | | 55 | ns | | | | ., ., | 0 05 5 | 25°C | 1.8 V | 2 | 6.5 | 11 | | | Turn-off time | t <sub>OFF</sub> | $V_{COM} = V_+,$ $R_L = 50 \Omega,$ | C <sub>L</sub> = 35 pF,<br>See Figure 18 | Full | 1.65 V to<br>1.95 V | 2 | | 12 | ns | | | | | | 25°C | 1.8 V | 1 | 18 | 50 | | | Break-before-<br>make time | t <sub>BBM</sub> | $V_{NC} = V_{NO} = V_+,$ $R_L = 50 \Omega,$ | C <sub>L</sub> = 35 pF,<br>See Figure 19 | Full | 1.65 V to<br>1.95 V | 1 | | 55 | ns | | Charge injection | Q <sub>C</sub> | V <sub>GEN</sub> = 0,<br>R <sub>GEN</sub> = 0, | C <sub>L</sub> = 1 nF,<br>See Figure 23 | 25°C | 1.8 V | | 2 | | рС | | NC, NO<br>OFF<br>capacitance | C <sub>NC(OFF)</sub> ,<br>C <sub>NO(OFF)</sub> | V <sub>NC</sub> or V <sub>NO</sub> = V <sub>+</sub> or GND,<br>Switch OFF, | See Figure 17 | 25°C | 1.8 V | | 18.5 | | pF | | NC, NO<br>ON<br>capacitance | C <sub>NC(ON)</sub> ,<br>C <sub>NO(ON)</sub> | $V_{NC}$ or $V_{NO} = V_{+}$ or GND,<br>Switch ON, | See Figure 17 | 25°C | 1.8 V | | 56.5 | | pF | | COM<br>ON<br>capacitance | C <sub>COM(ON)</sub> | V <sub>COM</sub> = V <sub>+</sub> or GND,<br>Switch ON, | See Figure 17 | 25°C | 1.8 V | | 56.5 | | pF | | Digital input capacitance | Cı | $V_I = V_+ \text{ or GND},$ | See Figure 17 | 25°C | 1.8 V | | 2 | | pF | | Bandwidth | BW | $R_L = 50 \Omega$ ,<br>Switch ON, | See Figure 20 | 25°C | 1.8 V | | 105 | | MHz | | OFF isolation | O <sub>ISO</sub> | $R_L = 50 \Omega$ , $f = 1 MHz$ , | Switch OFF,<br>See Figure 21 | 25°C | 1.8 V | | -64 | | dB | | Crosstalk | X <sub>TALK</sub> | $R_L = 50 \Omega$ , $f = 1 MHz$ , | Switch ON,<br>See Figure 22 | 25°C | 1.8 V | | -64 | | dB | | Total harmonic distortion | THD | $R_L = 600 \Omega,$<br>$C_L = 50 pF,$ | f = 20 Hz to 20 kHz,<br>See Figure 24 | 25°C | 1.8 V | | 0.06 | | % | | Supply | | * | | | • | | | , | | | Positive supply | | V V m CND | Cuitab ON as OFF | 25°C | 4.05.\/ | | 10 | 25 | A | | current | I <sub>+</sub> | $V_I = V_+ \text{ or GND},$ | Switch ON or OFF | Full | 1.95 V | | | 50 | nA | <sup>(1)</sup> The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum Copyright © 2005–2013, Texas Instruments Incorporated #### TYPICAL PERFORMANCE Figure 3. $r_{on}$ vs $V_{COM}$ ( $V_{+} = 5 V$ ) Figure 4. Leakage Current vs Temperature (V<sub>+</sub> = 3.3 V) Figure 5. Leakage Current vs Temperature (V<sub>+</sub> = 5 V) Figure 6. Charge Injection (Q<sub>C</sub>) vs V<sub>COM</sub> Figure 7. $t_{ON}$ and $t_{OFF}$ vs Supply Voltage Figure 8. t<sub>ON</sub> and t<sub>OFF</sub> vs Temperature (5-V Supply) Figure 9. Logic-Level Threshold vs V<sub>+</sub> Figure 10. Bandwidth $(V_+ = 5 V)$ Figure 11. OFF Isolation vs Frequency Figure 12. Total Harmonic Distortion vs Frequency Figure 13. Power-Supply Current vs Temperature ( $V_{+} = 5 \text{ V}$ ) ### **Table 1. PIN DESCRIPTION** | PIN<br>NO. | NAME | DESCRIPTION | |------------|----------------|--------------------------------------------| | 1 | IN1 | Digital control to connect COM to NO or NC | | 2 | NO1 | Normally open | | 3 | GND | Digital ground | | 4 | NO2 | Normally open | | 5 | IN2 | Digital control to connect COM to NO or NC | | 6 | COM2 | Common | | 7 | NC2 | Normally closed | | 8 | V <sub>+</sub> | Power supply | | 9 | NC1 | Normally closed | | 10 | COM1 | Power supply | ### **Table 2. PARAMETER DESCRIPTION** | SYMBOL | DESCRIPTION | |--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>COM</sub> | Voltage at COM | | V <sub>NC</sub> | Voltage at NC | | V <sub>NO</sub> | Voltage at NO | | r <sub>on</sub> | Resistance between COM and NC or COM and NO ports when the channel is ON | | r <sub>peak</sub> | Peak on-state resistance over a specified voltage range | | Δr <sub>on</sub> | Difference of r <sub>on</sub> between channels in a specific device | | r <sub>on(flat)</sub> | Difference between the maximum and minimum value of ron in a channel over the specified range of conditions | | I <sub>NC(OFF)</sub> | Leakage current measured at the NC port, with the corresponding channel (NC to COM) in the OFF state under worst-case input and output conditions | | I <sub>NC(PWROFF)</sub> | Leakage current measured at the NC port during the power-down condition, $V_{+} = 0$ | | I <sub>NO(OFF)</sub> | Leakage current measured at the NO port, with the corresponding channel (NO to COM) in the OFF state under worst-case input and output conditions | | I <sub>NO(PWROFF)</sub> | Leakage current measured at the NO port during the power-down condition, $V_{+} = 0$ | | I <sub>NC(ON)</sub> | Leakage current measured at the NC port, with the corresponding channel (NC to COM) in the ON state and the output (COM) open | | I <sub>NO(ON)</sub> | Leakage current measured at the NO port, with the corresponding channel (NO to COM) in the ON state and the output (COM) open | | I <sub>COM(ON)</sub> | Leakage current measured at the COM port, with the corresponding channel (COM to NO or COM to NC) in the ON state and the output (NC or NO) open | | I <sub>COM(PWROFF)</sub> | Leakage current measured at the COM port during the power-down condition, $V_{+} = 0$ | | $V_{IH}$ | Minimum input voltage for logic high for the control input (IN) | | $V_{IL}$ | Maximum input voltage for logic low for the control input (IN) | | $V_{I}$ | Voltage at the control input (IN) | | $I_{\rm IH},I_{\rm IL}$ | Leakage current measured at the control input (IN) | | t <sub>ON</sub> | Turn-on time for the switch. This parameter is measured under the specified range of conditions and by the propagation delay between the digital control (IN) signal and analog output (COM, NC, or NO) signal when the switch is turning ON. | | t <sub>OFF</sub> | Turn-off time for the switch. This parameter is measured under the specified range of conditions and by the propagation delay between the digital control (IN) signal and analog output (COM, NC, or NO) signal when the switch is turning OFF. | | t <sub>BBM</sub> | Break-before-make time. This parameter is measured under the specified range of conditions and by the propagation delay between the output of two adjacent analog channels (NC and NO) when the control signal changes state. | | $Q_{\mathbb{C}}$ | Charge injection is a measurement of unwanted signal coupling from the control (IN) input to the analog (NO or COM) output. This is measured in coulomb (C) and measured by the total charge induced due to switching of the control input. Charge injection, $Q_C = C_L \times \Delta V_{COM}$ . $C_L$ is the load capacitance and $\Delta V_{COM}$ is the change in analog output voltage. | | $C_{NC(OFF)}$ | Capacitance at the NC port when the corresponding channel (NC to COM) is OFF | | $C_{NO(OFF)}$ | Capacitance at the NO port when the corresponding channel (NO to COM) is OFF | | C <sub>NC(ON)</sub> | Capacitance at the NC port when the corresponding channel (NC to COM) is ON | | C <sub>NO(ON)</sub> | Capacitance at the NO port when the corresponding channel (NO to COM) is ON | | $C_{COM(ON)}$ | Capacitance at the COM port when the corresponding channel (COM to NC or COM to NO) is ON | | C <sub>I</sub> | Capacitance of control input (IN) | | O <sub>ISO</sub> | OFF isolation of the switch is a measurement of OFF-state switch impedance. This is measured in dB in a specific frequency, with the corresponding channel (NC to COM or NO to COM) in the OFF state. | | X <sub>TALK</sub> | Crosstalk is a measurement of unwanted signal coupling from an ON channel to an OFF channel (NC to NO or NO to NC). This is measured in a specific frequency and in dB. | | BW | Bandwidth of the switch. This is the frequency in which the gain of an ON channel is -3 dB below the DC gain. | | THD | Total harmonic distortion is defined as the ratio of the root mean square (RMS) value of the second, third, and higher harmonics to the magnitude of fundamental harmonic. | | I <sub>+</sub> | Static power-supply current with the control (IN) pin at V <sub>+</sub> or GND | #### PARAMETER MEASUREMENT INFORMATION Figure 14. ON-State Resistance (ron) Figure 15. OFF-State Leakage Current (I<sub>NC(OFF)</sub>, I<sub>NO(OFF)</sub>, I<sub>NO(OFF)</sub>, I<sub>NO(OFF)</sub>, I<sub>COM(OFF)</sub>, I<sub>COM(OFF)</sub>, I<sub>COM(PWROFF)</sub>) Figure 16. ON-State Leakage Current ( $I_{COM(ON)}$ , $I_{NC(ON)}$ , $I_{NO(ON)}$ ) Figure 17. Capacitance (C<sub>I</sub>, $C_{COM(ON)}$ , $C_{NC(OFF)}$ , $C_{NO(OFF)}$ , $C_{NC(ON)}$ , $C_{NO(ON)}$ ) - (1) All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O$ = 50 $\Omega$ , $t_r$ < 5 ns. $t_f$ < 5 ns. - $^{(2)}$ C<sub>L</sub> includes probe and jig capacitance. Figure 18. Turn-On (t<sub>ON</sub>) and Turn-Off Time (t<sub>OFF</sub>) - (1) All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O$ = 50 $\Omega$ , $t_r$ < 5 ns, $t_f$ < 5 ns. - $^{(2)}$ $C_L$ includes probe and jig capacitance. Figure 19. Break-Before-Make Time (t<sub>BBM</sub>) Figure 20. Bandwidth (BW) Figure 21. OFF Isolation (O<sub>ISO</sub>) Figure 22. Crosstalk (X<sub>TALK</sub>) - (1) All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O$ = 50 $\Omega$ , $t_r$ < 5 ns, $t_f$ < 5 ns. - (2) C<sub>L</sub> includes probe and jig capacitance. Figure 23. Charge Injection (Q<sub>C</sub>) $^{(1)}\,$ $C_L$ includes probe and jig capacitance. Figure 24. Total Harmonic Distortion (THD) ### **REVISION HISTORY** | CI | hanges from Revision F (September 2010) to Revision G | Page | ) | |----|-------------------------------------------------------|------|---| | • | Aligned package description throughout datasheet. | 1 | 1 | | • | Removed Ordering Information Table. | 1 | 1 | 1-Dec-2014 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|---------|----------------------------|----------------------------|--------------------|--------------|-------------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | TS5A23159DGSR | ACTIVE | VSSOP | DGS | 10 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (JEQ ~ JER) | Samples | | TS5A23159DGSRG4 | ACTIVE | VSSOP | DGS | 10 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (JEQ ~ JER) | Samples | | TS5A23159DGST | ACTIVE | VSSOP | DGS | 10 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | JER | Samples | | TS5A23159DGSTE4 | ACTIVE | VSSOP | DGS | 10 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | JER | Samples | | TS5A23159DGSTG4 | ACTIVE | VSSOP | DGS | 10 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | JER | Samples | | TS5A23159RSER | ACTIVE | UQFN | RSE | 10 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 85 | (JE7 ~ JEO ~ JER) | Samples | | TS5A23159RSERG4 | ACTIVE | UQFN | RSE | 10 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (JE7 ~ JEO ~ JER) | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. ### PACKAGE OPTION ADDENDUM 1-Dec-2014 (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## PACKAGE MATERIALS INFORMATION www.ti.com 13-Jun-2014 ### TAPE AND REEL INFORMATION | _ | | | |---|----|-----------------------------------------------------------| | | | Dimension designed to accommodate the component width | | | | Dimension designed to accommodate the component length | | | | Dimension designed to accommodate the component thickness | | | W | Overall width of the carrier tape | | Γ | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | All diffierisions are nominal | | | | | | | | | | | | | |-------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | TS5A23159DGSR | VSSOP | DGS | 10 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | TS5A23159DGST | VSSOP | DGS | 10 | 250 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | TS5A23159RSER | UQFN | RSE | 10 | 3000 | 180.0 | 8.4 | 1.68 | 2.13 | 0.76 | 4.0 | 8.0 | Q1 | | TS5A23159RSER | UQFN | RSE | 10 | 3000 | 179.0 | 8.4 | 1.75 | 2.25 | 0.65 | 4.0 | 8.0 | Q1 | | TS5A23159RSER | UQFN | RSE | 10 | 3000 | 180.0 | 9.5 | 1.7 | 2.3 | 0.75 | 4.0 | 8.0 | Q1 | www.ti.com 13-Jun-2014 \*All dimensions are nominal | 7 til difficiono dio ficininal | | | | | | | | |--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | TS5A23159DGSR | VSSOP | DGS | 10 | 2500 | 358.0 | 335.0 | 35.0 | | TS5A23159DGST | VSSOP | DGS | 10 | 250 | 358.0 | 335.0 | 35.0 | | TS5A23159RSER | UQFN | RSE | 10 | 3000 | 202.0 | 201.0 | 28.0 | | TS5A23159RSER | UQFN | RSE | 10 | 3000 | 203.0 | 203.0 | 35.0 | | TS5A23159RSER | UQFN | RSE | 10 | 3000 | 184.0 | 184.0 | 19.0 | # DGS (S-PDSO-G10) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. - D. Falls within JEDEC MO-187 variation BA. # DGS (S-PDSO-G10) ## PLASTIC SMALL OUTLINE PACKAGE #### NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. C. QFN (Quad Flatpack No-Lead) package configuration. D. This package complies to JEDEC MO-288 variation UEFD. # RSE (R-PUQFN-N10) ### PLASTIC QUAD FLATPACK NO-LEAD - NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. - E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters. - F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - G. Side aperture dimensions over-print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID <u>www.ti-rfid.com</u> OMAP Applications Processors <a href="https://www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="https://example.com/omap">e2e.ti.com/omap</a> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>