











TPS735-Q1

SBVS252A - OCTOBER 2014-REVISED JANUARY 2015

# TPS735-Q1 500-mA, Low Quiescent Current, Low-Noise, High PSRR, **Low-Dropout Linear Regulator**

#### **Features**

- **Qualified for Automotive Applications**
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: –40°C to 125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level 2
  - Device CDM ESD Classification Level C4B
- Input Voltage: 2.7 V to 6.5 V
- 500-mA Low-Dropout Regulator with EN
- Low Io: 46 µA
- Multiple Output Voltage Versions Available:
  - Fixed Outputs of 1 V to 4.3 V
  - Adjustable Outputs from 1.25 V to 6 V
- High PSRR: 68 dB at 1 kHz
- Low Noise: 13.2 µV<sub>RMS</sub>
- Fast Startup Time: 45 µs
- Stable with a Low-ESR, 2-µF Output Capacitor
- **Excellent Load and Line Transient Response**
- 2% Overall Accuracy (Load, Line, Temperature,  $V_{OUT} > 2.2 \text{ V}$ )
- Low Dropout: 280 mV at 500 mA
- 3-mm × 3-mm SON-8 Packages

## 2 Applications

- Automotive Infotainment
- **Navigation Systems**
- WiFi, WiMax Modules
- **Telematics Systems**
- Microprocessor Power

## 3 Description

The TPS735-Q1 family of low-dropout (LDO), lowlinear regulators offers excellent ac performance with very low ground current. High power-supply rejection ratio (PSRR), low noise, fast start-up, and excellent line and load transient responses are provided while consuming a very low 46 μA (typical) ground current.

The TPS735-Q1 family of devices is stable with ceramic capacitors and uses an advanced BiCMOS fabrication process to yield a typical dropout voltage of 280 mV at 500-mA output. The TPS735-Q1 family of devices uses a precision voltage reference and feedback loop to achieve overall accuracy of 2% (V<sub>OUT</sub> > 2.2 V) over all load, line, process, and temperature variations. This family of devices is fully specified from  $T_A = -40$ °C to 125°C and is offered in a low-profile, 3-mm × 3-mm SON package.

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE | BODY SIZE (NOM)   |  |  |
|-------------|---------|-------------------|--|--|
| TPS735-Q1   | SON (8) | 3.00 mm × 3.00 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

Optional input capacitor, CIN, to improve source impedance, noise, and PSRR.







# **Table of Contents**

| 1 | Features 1                           |    | 8.1 Application Information               |    |  |  |  |
|---|--------------------------------------|----|-------------------------------------------|----|--|--|--|
| 2 | Applications 1                       |    | 8.2 Typical Application                   |    |  |  |  |
| 3 | Description 1                        | 9  | Power-Supply Recommendations              |    |  |  |  |
| 4 | Revision History2                    | 10 | Layout                                    | 14 |  |  |  |
| 5 | Pin Configuration and Functions 3    |    | 10.1 Layout Guidelines                    | 14 |  |  |  |
| 6 | Specifications4                      |    | 10.2 Layout Example                       | 14 |  |  |  |
| • | 6.1 Absolute Maximum Ratings         |    | 10.3 Thermal Protection                   | 15 |  |  |  |
|   | 6.2 ESD Ratings                      |    | 10.4 Package Mounting                     | 1  |  |  |  |
|   | 6.3 Recommended Operating Conditions |    | 10.5 Power Dissipation                    | 1  |  |  |  |
|   | 6.4 Thermal Information              |    | 10.6 Estimating Junction Temperature      | 10 |  |  |  |
|   | 6.5 Electrical Characteristics       | 11 | Device and Documentation Support          | 18 |  |  |  |
|   | 6.6 Typical Characteristics 6        |    | 11.1 Device Support                       |    |  |  |  |
| 7 | Detailed Description 8               |    | 11.2 Documentation Support                | 18 |  |  |  |
| • | 7.1 Overview 8                       |    | 11.3 Trademarks                           | 18 |  |  |  |
|   | 7.2 Functional Block Diagram         |    | 11.4 Electrostatic Discharge Caution      | 18 |  |  |  |
|   | 7.3 Feature Description              |    | 11.5 Glossary                             | 18 |  |  |  |
|   | 7.4 Device Functional Modes          | 12 | 3, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, |    |  |  |  |
| 8 | Application and Implementation 11    |    | Information                               | 18 |  |  |  |

# 4 Revision History

| Changes from Original (October 2014) to Revision A |                                          |  |   |  |  |  |
|----------------------------------------------------|------------------------------------------|--|---|--|--|--|
| •                                                  | Made changes to product preview document |  | 1 |  |  |  |

Submit Documentation Feedback



# 5 Pin Configuration and Functions

#### DRB Package 8-Pin SON With Exposed Thermal Pad Top View



NC = No internal connection.

#### **Pin Functions**

| PIN  |                   | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                 |
|------|-------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NO.               | 1/0 | DESCRIFTION                                                                                                                                                                                                                                                                 |
| EN   | 5                 | I   | Driving the enable pin (EN) high turns on the regulator. Driving this pin low puts the regulator into shutdown mode. The EN pin can be connected to the IN pin if not used.                                                                                                 |
| FB   | 3                 | I   | This pin is only available for the adjustable version. The FB pin is the input to the control-loop error amplifier, and is used to set the output voltage of the device.                                                                                                    |
| GND  | 4                 | _   | Ground                                                                                                                                                                                                                                                                      |
| IN   | 8                 | I   | Input supply                                                                                                                                                                                                                                                                |
| NC   | 2, 6, 7           | _   | Not internally connected                                                                                                                                                                                                                                                    |
| NR 3 |                   | _   | This pin is only available for the fixed voltage versions. Connecting an external capacitor to this pin bypasses noise generated by the internal band gap and allows the output noise to be reduced to very low levels. The maximum recommended capacitor is $0.01~\mu F$ . |
| OUT  | 1                 | 0   | This pin is the output of the regulator. A small 2-µF ceramic capacitor is required from this pin to ground to assure stability.                                                                                                                                            |
|      | ed thermal<br>pad | _   | The pad must be tied to the GND pin.                                                                                                                                                                                                                                        |



## 6 Specifications

## 6.1 Absolute Maximum Ratings

At  $-40^{\circ}$ C  $\leq T_{J}$  and  $T_{A} \leq 125^{\circ}$ C (unless otherwise noted). All voltages are with respect to GND.<sup>(1)</sup>

|                                                |                                 | MIN                  | MAX                 | UNIT |
|------------------------------------------------|---------------------------------|----------------------|---------------------|------|
|                                                | V <sub>IN</sub>                 | -0.3                 | 7                   | V    |
| Voltage                                        | V <sub>EN</sub>                 | -0.3                 | $V_{IN} + 0.3$      | V    |
| Voltage                                        | V <sub>FB</sub>                 | -0.3                 | 1.6                 | V    |
|                                                | V <sub>OUT</sub>                | -0.3                 | $V_{IN} + 0.3$      | V    |
| Current                                        | I <sub>OUT</sub>                | Interna              | Illy limited        | Α    |
| Continuous total power dissipation             | Continuous, P <sub>D(tot)</sub> | See the <i>Power</i> | Dissipation section |      |
| Operating junction temperature, T <sub>J</sub> |                                 | -40                  | 150                 | °C   |
| Storage temperature, T <sub>stg</sub>          |                                 | -55                  | 150                 | °C   |

<sup>(1)</sup> Stresses beyond those listed as absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated as recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                   |                              | VALUE | UNIT |
|--------------------|-------------------------|-----------------------------------|------------------------------|-------|------|
| V <sub>(ESD)</sub> |                         | Human body model (HBM), per AEC 0 | ±2000                        |       |      |
|                    | Electrostatic discharge | Charged device model (CDM), per   | Corner pins (1, 4, 5, and 8) | ±750  | V    |
|                    |                         | AEC Q100-011                      | Other pins                   | ±500  |      |

<sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                                | MIN      | MAX | UNIT |
|------------------|--------------------------------|----------|-----|------|
| V <sub>IN</sub>  | Input voltage                  | 2.7      | 6.5 | V    |
| $V_{OUT}$        | Output voltage                 | $V_{FB}$ | 6   | V    |
| I <sub>OUT</sub> | Output current <sup>(1)</sup>  | 0        | 500 | mA   |
| T <sub>A</sub>   | Operating free-air temperature | -40      | 125 | °C   |

<sup>(1)</sup> When operating at  $T_J$  near 125°C,  $I_{OUT(min)}$  is 500  $\mu A$ .

## 6.4 Thermal Information

|                       |                                              | TPS735-Q1 |       |
|-----------------------|----------------------------------------------|-----------|-------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DRB (SON) | UNIT  |
|                       |                                              | 8 PINS    |       |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 54.1      |       |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 71.0      |       |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 28.4      | °C/W  |
| ΨЈТ                   | Junction-to-top characterization parameter   | 2.3       | *C/VV |
| ΨЈВ                   | Junction-to-board characterization parameter | 28.5      |       |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 9.7       |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



## 6.5 Electrical Characteristics

Over operating temperature range (–40°C  $\leq$  T<sub>J</sub>, T<sub>A</sub>  $\leq$  125°C), V<sub>IN</sub> = V<sub>OUTnom</sub> + 0.5 V or 2.7 V (whichever is greater), I<sub>OUT</sub> = 1 mA, V<sub>EN</sub> = V<sub>IN</sub>, C<sub>OUT</sub> = 2.2  $\mu$ F, and C<sub>NR</sub> = 0.01  $\mu$ F, unless otherwise noted.

For the adjustable version (TPS73501-Q1),  $V_{OUT} = 3 \text{ V}$ . Typical values are at  $T_A = 25^{\circ}\text{C}$ .

|                               | PARAMETER                                                                         | TEST CONE                                                            | DITIONS                                                | MIN             | TYP                  | MAX   | UNIT          |
|-------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------|-----------------|----------------------|-------|---------------|
| V <sub>IN</sub>               | Input voltage <sup>(1)</sup>                                                      |                                                                      |                                                        | 2.7             |                      | 6.5   | V             |
| $V_{FB}$                      | Internal reference (TPS73501-Q1)                                                  | T <sub>J</sub> = 25°C                                                |                                                        | 1.196           | 1.208                | 1.220 | V             |
| V <sub>OUT</sub>              | Output voltage range<br>(TPS73501-Q1)                                             |                                                                      |                                                        | V <sub>FB</sub> |                      | 6     | V             |
|                               | DC output accuracy <sup>(1)</sup>                                                 | 1 mA ≤ I <sub>OUT</sub> ≤ 500 mA,                                    | V <sub>OUT</sub> > 2.2 V                               | -2%             | ±1%                  | 2%    |               |
|                               | DC output accuracy.                                                               | $V_{OUT} + 0.5 \text{ V} \le V_{IN} < 6.5 \text{ V}$                 | V <sub>OUT</sub> ≤ 2.2 V                               | -3%             | ±1%                  | 3%    |               |
| $\Delta V_{OUT(\Delta VIN)}$  | Line regulation <sup>(1)</sup>                                                    | $V_{OUTnom} + 0.5 V \le V_{IN} \le 6.5 V$                            |                                                        |                 | 0.02                 |       | %/V           |
| $\Delta V_{OUT(\Delta IOUT)}$ | Load regulation                                                                   | $500 \mu A \le I_{OUT} \le 500 mA$                                   |                                                        |                 | 0.005                |       | %/mA          |
| $V_{DO}$                      | Dropout voltage <sup>(2)</sup><br>(V <sub>IN</sub> = V <sub>OUTnom</sub> - 0.1 V) | I <sub>OUT</sub> = 500 mA                                            |                                                        | 280             | 500                  | mV    |               |
| I <sub>LIM</sub>              | Output current limit                                                              | $V_{OUT} = 0.9 \times V_{OUTnom}, V_{IN} = V_{IN} \ge 2.7 \text{ V}$ | 800                                                    | 1170            | 1900                 | mA    |               |
| I <sub>GND</sub>              | Ground pin current                                                                | 10 mA ≤ I <sub>OUT</sub> ≤ 500 mA                                    |                                                        |                 | 45                   | 65    | μΑ            |
| I <sub>SHDN</sub>             | Shutdown current                                                                  | V <sub>EN</sub> ≤ 0 V                                                |                                                        |                 | 0.15                 | 1     | μΑ            |
| I <sub>FB</sub>               | Feedback pin current (TPS73501-Q1)                                                | V <sub>OUTnom</sub> = 1.2 V                                          | -0.5                                                   |                 | 0.5                  | μΑ    |               |
| PSRR                          |                                                                                   |                                                                      | f = 100 Hz                                             |                 | 60                   |       | dB            |
|                               | Dower symply rejection ratio                                                      | $V_{IN} = 3.85 \text{ V}, V_{OUT} = 2.85 \text{ V},$                 | f = 1k Hz                                              |                 | 68                   |       | dB            |
|                               | Power-supply rejection ratio                                                      | $C_{NR} = 0.01 \mu F,$<br>$I_{OUT} = 100 \text{ mA}$                 | f = 10 kHz                                             |                 | 41                   |       | dB            |
|                               |                                                                                   |                                                                      | f = 100 kHz                                            |                 | 21                   |       | dB            |
| V                             | Output paige valtage                                                              | BW = 10 Hz to                                                        | C <sub>NR</sub> = 0.01 µF                              | 1               | 1 × V <sub>OUT</sub> |       | $\mu V_{RMS}$ |
| v <sub>n</sub>                | Output noise voltage                                                              | 100 kHz, $V_{OUT} = 2.8 \text{ V}$                                   | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ |                 | $\mu V_{RMS}$        |       |               |
| PSRR<br>V <sub>n</sub>        |                                                                                   | C <sub>NR</sub> = none                                               |                                                        | 45              |                      | μs    |               |
| 4                             | Chartup time                                                                      | C <sub>NR</sub> = 0.001 µF                                           |                                                        | 45              |                      | μs    |               |
| ISTR                          | Startup time                                                                      | C <sub>NR</sub> = 0.01 μF                                            |                                                        | 50              |                      | μs    |               |
|                               |                                                                                   | C <sub>NR</sub> = 0.047 μF                                           |                                                        | 50              |                      | μs    |               |
| V <sub>EN(HI)</sub>           | Enable high (enabled)                                                             |                                                                      |                                                        | 1.2             |                      |       | V             |
| V <sub>EN(LO)</sub>           | Enable low (shutdown)                                                             |                                                                      |                                                        |                 |                      | 0.4   | V             |
| I <sub>EN(HI)</sub>           | Enable pin current, enabled                                                       | V <sub>EN</sub> = V <sub>IN</sub> = 6.5 V                            |                                                        |                 | 0.03                 | 1     | μA            |
| <b>T</b>                      | The result of the telephone and the re-                                           | Shutdown, temperature increa                                         |                                                        | 165             |                      | °C    |               |
| T <sub>sd</sub>               | Thermal shutdown temperature                                                      | Reset, temperature decreasin                                         |                                                        | 145             |                      | °C    |               |
| UVLO                          | Undervoltage lockout                                                              | V <sub>IN</sub> rising                                               |                                                        | 1.9             | 2.2                  | 2.65  | V             |
| V <sub>hys</sub>              | Hysteresis                                                                        | V <sub>IN</sub> falling                                              |                                                        |                 | 70                   |       | mV            |

<sup>(1)</sup> Minimum  $V_{IN} = V_{OUT} + V_{DO}$  or 2.7 V, whichever is greater. (2)  $V_{DO}$  is not measured for this family of devices with  $V_{OUT_{nom}} < 2.8$  V because the minimum  $V_{IN} = 2.7$  V.

# TEXAS INSTRUMENTS

## 6.6 Typical Characteristics

Over operating temperature range ( $-40^{\circ}\text{C} \le \text{T}_{\text{J}}$ ,  $\text{T}_{\text{A}} \le 125^{\circ}\text{C}$ ),  $\text{V}_{\text{IN}} = \text{V}_{\text{OUTnom}} + 0.5 \text{ V}$  or 2.7 V (whichever is greater),  $\text{I}_{\text{OUT}} = 1 \text{ mA}$ ,  $\text{V}_{\text{EN}} = \text{V}_{\text{IN}}$ ,  $\text{C}_{\text{OUT}} = 2.2 \text{ }\mu\text{F}$ , and  $\text{C}_{\text{NR}} = 0.01 \text{ }\mu\text{F}$ , unless otherwise noted.  $\text{T}_{\text{A}} = 25^{\circ}\text{C}$ , unless otherwise noted.



Submit Documentation Feedback

Copyright © 2014–2015, Texas Instruments Incorporated



## **Typical Characteristics (continued)**

Over operating temperature range ( $-40^{\circ}\text{C} \le T_J$ ,  $T_A \le 125^{\circ}\text{C}$ ),  $V_{IN} = V_{OUTnom} + 0.5 \text{ V}$  or 2.7 V (whichever is greater),  $I_{OUT} = 1 \text{ mA}$ ,  $V_{EN} = V_{IN}$ ,  $C_{OUT} = 2.2 \text{ }\mu\text{F}$ , and  $C_{NR} = 0.01 \text{ }\mu\text{F}$ , unless otherwise noted.  $T_A = 25^{\circ}\text{C}$ , unless otherwise noted.





Figure 7. TPS73501-Q1 Dropout Voltage vs Output Current

Figure 8. Power-Supply Ripple Rejection vs Frequency  $(V_{IN} - V_{OUT} = 1 V)$ 





Figure 9. Power-Supply Ripple Rejection vs Frequency  $(V_{IN} - V_{OUT} = 0.5 \text{ V})$ 

Figure 10. Power-Supply Ripple Rejection vs Frequency  $(V_{IN} - V_{OUT} = 0.3 \text{ V})$ 



Figure 11. TPS73525-Q1 RMS Noise vs C<sub>NR</sub>



Figure 12. TPS73525-Q1 RMS Noise vs Cout



## 7 Detailed Description

#### 7.1 Overview

The TPS735-Q1 family of low dropout (LDO) regulators combines the high performance required by many radio frequency (RF) and precision analog applications with ultra-low current consumption. High PSRR is provided by a high-gain, high-bandwidth error loop with good supply rejection and very low headroom ( $V_{IN} - V_{OUT}$ ). Fixed voltage versions provide a noise reduction pin to bypass noise generated by the band-gap reference and to improve PSRR. A quick-start circuit fast-charges this capacitor at startup. The combination of high performance and low ground current also make the TPS735-Q1 family of devices an excellent choice for portable applications. All versions have thermal and overcurrent protection and are fully specified from  $-40^{\circ}\text{C} \leq T_{J}$ ,  $T_{A} \leq 125^{\circ}\text{C}$ .

#### 7.2 Functional Block Diagram



NOTE: Fixed voltage versions between 1 V to 1.2 V have a 1-V band-gap circuit instead of a 1.208-V band-gap circuit.

OUT IN **T** A [  $3.3 M\Omega$ Current Limit ΕN Thermal Overshoot Shutdown Detect **UVLO** 1.208-V ₩ FΒ Bandgap  $500 \text{ k}\Omega$ **GND** 

Figure 13. Fixed Voltage Versions

Figure 14. Adjustable Voltage Versions



#### 7.3 Feature Description

#### 7.3.1 Internal Current-Limit

The TPS735-Q1 internal current-limit helps protect the regulator during fault conditions. During current-limit, the output sources a fixed amount of current that is largely independent of the output voltage. For reliable operation, do not operate the device in current-limit for extended periods of time.

The PMOS pass element in the TPS735-Q1 family of devices has a built-in body diode that conducts current when the voltage at the OUT pin exceeds the voltage at the IN pin. This current is not limited, so if extended reverse voltage operation is anticipated, external limiting can be appropriate.

#### 7.3.2 Shutdown

The enable pin (EN) is active high and is compatible with standard and low-voltage TTL-CMOS levels. When shutdown capability is not required, the EN pin can be connected to the IN pin.

#### 7.3.3 Dropout Voltage

The TPS735-Q1 family of devices uses a PMOS pass transistor to achieve low dropout. When  $(V_{IN} - V_{OUT})$  is less than the dropout voltage  $(V_{DO})$ , the PMOS pass device is in the linear region of operation and the input-to-output resistance  $(R_{(IN/OUT)})$  of the PMOS pass element.  $V_{DO}$  scales with the output current because the PMOS device behaves like a resistor in dropout.

As with any linear regulator, PSRR and transient response are degraded when  $(V_{IN} - V_{OUT})$  approaches dropout. This effect is shown in the *Typical Characteristics* section (see Figure 8 through Figure 10).

#### 7.3.4 Startup and Noise Reduction Capacitor

Fixed voltage versions of the TPS735-Q1 family of devices use a quick-start circuit to fast-charge the noise reduction capacitor,  $C_{NR}$ , if present (see the *Functional Block Diagram* section). This architecture allows the combination of very-low output noise and fast startup times. The NR pin is high impedance so a low-leakage  $C_{NR}$  capacitor must be used. Most ceramic capacitors are appropriate in this configuration. A high-quality, COG-type (NPO) dielectric ceramic capacitor is recommended for  $C_{NR}$  when used in environments where abrupt changes in temperature can occur.

Note that for fastest start-up, apply  $V_{IN}$  first, then drive the enable pin (EN) high. If the EN pin is tied to the IN pin, start-up is somewhat slower. Refer to the *Typical Application* section (see Figure 17 and Figure 18). The quick-start switch is closed for approximately 135  $\mu$ s. To ensure that  $C_{NR}$  is charged during the quick-start time, use a capacitor with a value of no more than 0.01  $\mu$ F.

#### 7.3.5 Transient Response

As with any regulator, increasing the size of the output capacitor reduces overshoot and undershoot magnitude but increases the transient response duration. In the adjustable version, adding  $C_{FB}$  between the OUT and FB pins improves stability and transient response performance. The transient response of the TPS735-Q1 family of devices is enhanced by an active pulldown that engages when the output overshoots by approximately 5% or more when the device is enabled. When enabled, the pull-down device behaves like a  $400-\Omega$  resistor to ground.

## 7.3.6 Undervoltage Lockout (UVLO)

The TPS735-Q1 family of devices uses an undervoltage lockout circuit to keep the output shut off until the internal circuitry is operating properly. The UVLO circuit has a deglitch feature so that the UVLO typically ignores undershoot transients on the input if the transients are less than 50 µs in duration.

#### 7.3.7 Minimum Load

The TPS735-Q1 family of devices is stable and well-behaved with no output load. To meet the specified accuracy, a minimum load of 500  $\mu$ A is required. Below 500  $\mu$ A and at junction temperatures near 125°C, the output can drift up enough to cause the output pulldown to turn on. The output pulldown limits voltage drift to 5% (typically) but ground current can increase by approximately 50  $\mu$ A. In most applications, the junction does not reach high temperatures at light loads because very little power is dissipated. Therefore, the specified ground current is valid at no load in most applications.



#### 7.4 Device Functional Modes

#### 7.4.1 Normal Operation

The device regulates to the nominal output voltage under the following conditions:

- The input voltage has previously exceeded the UVLO voltage and has not decreased below the UVLO threshold minus V<sub>hvs</sub>.
- The input voltage is greater than the nominal output voltage added to the dropout voltage.
- The enable voltage has previously exceeded the enable rising threshold voltage and has not decreased below the enable falling threshold.
- The output current is less than the current limit.
- The device junction temperature is less than the thermal shutdown temperature.

## 7.4.2 Dropout Operation

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this condition, the output voltage is equal to the input voltage minus the dropout voltage. The transient performance of the device is significantly degraded because the pass device is in a triode state and the LDO behaves like a resistor. Line or load transients in dropout can result in large output voltage deviations.

#### 7.4.3 Disabled

The device is disabled under the following conditions:

- The input voltage is less than the UVLO threshold minus V<sub>hys</sub>, or has not yet exceeded the UVLO threshold.
- The enable voltage is less than the enable falling threshold voltage or has not yet exceeded the enable rising threshold.
- The device junction temperature is greater than the thermal shutdown temperature.

Table 1 shows the conditions that lead to the different modes of operation.

**Table 1. Device Functional Mode Comparison** 

| OPERATING MODE                                               | PARAMETER                                          |                                       |                     |                        |  |  |  |  |  |  |
|--------------------------------------------------------------|----------------------------------------------------|---------------------------------------|---------------------|------------------------|--|--|--|--|--|--|
| OPERATING MODE                                               | V <sub>IN</sub>                                    | V <sub>EN</sub>                       | I <sub>OUT</sub>    | T <sub>J</sub>         |  |  |  |  |  |  |
| Normal mode                                                  | $V_{IN} > V_{OUTnom} + V_{DO}$ and $V_{IN} > UVLO$ | $V_{EN} > V_{EN(HI)}$                 | $I_{OUT} < I_{LIM}$ | T <sub>J</sub> < 165°C |  |  |  |  |  |  |
| Dropout mode                                                 | $UVLO < V_{IN} < V_{OUTnom} + V_{DO}$              | $V_{EN} > V_{EN(HI)}$                 | _                   | T <sub>J</sub> < 165°C |  |  |  |  |  |  |
| Disabled mode<br>(any true condition<br>disables the device) | $V_{IN} < UVLO - V_{hys}$                          | V <sub>EN</sub> < V <sub>EN(LO)</sub> | _                   | T <sub>J</sub> > 165°C |  |  |  |  |  |  |



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The TPS735-Q1 family of automotive-qualified LDO regulators provides a design with an ultra-low noise, high PSRR, low-dropout linear regulation with a very small ground current (46 μA, typical).

The devices are stable with ceramic capacitors, and have a dropout voltage of 280 mV at the full output rating of 500 mA. The features of the TPS735-Q1 family of devices enables the LDO regulators to be suitable for a wide variety of applications, with minimal design complexity.

#### 8.2 Typical Application

Figure 15 shows the basic circuit connections for fixed-voltage models. Figure 16 gives the connections for the adjustable output version (TPS73501-Q1). Use the equation in Figure 16 to calculate the value of R1 and R2 for any output voltage.



Figure 15. Typical Application Circuit for Fixed Voltage Versions



Figure 16. Typical Application Circuit for Adjustable Voltage Versions



## **Typical Application (continued)**

#### 8.2.1 Design Requirements

#### 8.2.1.1 Input and Output Capacitor Requirements

Although an input capacitor is not required for stability, connecting a 0.1-µF to 1-µF low-equivalent series-resistance (ESR) capacitor across the input supply near the regulator is good analog design practice. This capacitor counteracts reactive input sources and improves transient response and ripple rejection. A higher-value capacitor can be necessary if large, fast, rise-time load transients are anticipated or if the device is located several inches from the power source. If source impedance is not sufficiently low, a 0.1-µF input capacitor can be necessary to ensure stability.

The TPS735-Q1 family of devices is designed to be stable with standard ceramic output capacitors of values 2  $\mu$ F or larger. X5R- and X7R-type capacitors are best because they have minimal variation in value and ESR over temperature. Maximum ESR of the output capacitor is < 1  $\Omega$  and, therefore, the output capacitor type must either be ceramic or conductive polymer electrolytic.

#### 8.2.1.2 Feedback Capacitor Requirements (TPS73501-Q1 only)

The feedback capacitor ( $C_{FB}$ ), shown in Figure 16, is required for stability. For a parallel combination of R1 and R2 equal to 250 k $\Omega$ , any value between 3 pF to 1 nF can be used. Fixed voltage versions have an internal 30-pF feedback capacitor that is quick-charged at start-up. Larger value capacitors also improve noise slightly. The TPS73501-Q1 device is stable in unity-gain configurations (the OUT pin is tied to the FB pin) without  $C_{FB}$ .

## 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Output Noise

In most LDO regulators, the band gap is the dominant noise source. If a noise-reduction capacitor ( $C_{NR}$ ) is used with the TPS735-Q1 family of devices, the band gap does not contribute significantly to noise. Instead, noise is dominated by the output-resistor divider and the error-amplifier input. To minimize noise in a given application, use a 0.01- $\mu$ F noise reduction capacitor. For the adjustable version, smaller value resistors in the output resistor divider reduce noise. A parallel combination that gives 2  $\mu$ A of divider current has the same noise performance as a fixed voltage version with a  $C_{NR}$ . To further optimize noise, ESR of the output capacitor can be set to approximately 0.2  $\Omega$ . This configuration maximizes phase margin in the control loop, reducing the total output noise up to 10%. The maximum recommended capacitor is 0.01  $\mu$ F.

Equation 1 calculates the approximate integrated output noise from 10 Hz to 100 kHz with a  $C_{NR}$  value of 0.01  $\mu F$ .

$$V_{n} (\mu V_{RMS}) = 11 (\mu V_{RMS} / V) \times V_{OUT} (V)$$
(1)

The TPS73501-Q1 adjustable version does not have the noise-reduction pin available, so ultra-low noise operation is not possible. Noise can be minimized according to the previously listed recommendations.



# **Typical Application (continued)**

#### 8.2.3 Application Curves

At  $V_{IN}$  =  $V_{OUTnom}$  + 0.5 V or 2.7 V (whichever is greater),  $I_{OUT}$  = 1 mA,  $V_{EN}$  =  $V_{IN}$ ,  $C_{OUT}$  = 2.2  $\mu$ F,  $C_{NR}$  = 0.01  $\mu$ F, and  $T_A$  = 25°C, unless otherwise noted.



Copyright © 2014–2015, Texas Instruments Incorporated



## 9 Power-Supply Recommendations

The device is designed to operate from an input voltage supply range between 2.7 V and 6.5 V. The input voltage range must provide adequate headroom in order for the device to have a regulated output. This input supply must be well regulated. If the input supply is noisy, additional input capacitors with low ESR can help improve output noise.

#### 10 Layout

#### 10.1 Layout Guidelines

For best overall performance, place all circuit components on the same side of the circuit board and as near as practical to the respective LDO pin connections. Place ground return connections to the input and output capacitor, and to the LDO ground pin as close to each other as possible, connected by a wide, component-side, copper surface. The use of vias and long traces to create LDO component connections is strongly discouraged and negatively affects system performance. This grounding and layout scheme minimizes inductive parasitics, and thereby reduces load-current transients, minimizes noise, and increases circuit stability. A ground reference plane is also recommended and is either embedded in the printed circuit board (PCB) itself or located on the bottom side of the PCB opposite the components. This reference plane serves to assure accuracy of the output voltage, shields the LDO from noise, and behaves similar to a thermal plane to spread (or sink) heat from the LDO device when connected to the PowerPAD<sup>TM</sup>. In most applications, this ground plane is necessary to meet thermal requirements.

#### 10.1.1 Board Layout Recommendations to Improve PSRR and Noise Performance

To improve ac performance (such as PSRR, output noise, and transient response), designing the board with separate ground planes for  $V_{\text{IN}}$  and  $V_{\text{OUT}}$  is recommended, with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the bypass capacitor must connect directly to the GND pin of the device.

#### 10.2 Layout Example



(1)  $C_{IN}$  and  $C_{OUT}$  are 0603 capacitors and  $C_{NR}$  is a 0402 capacitor. The footprint is shown to scale with package size.

Figure 22. TPS735-Q1 Fixed Version Layout Reference Diagram



#### 10.3 Thermal Protection

Thermal protection disables the output when the junction temperature rises to approximately 165°C, allowing the device to cool. When the junction temperature cools to approximately 145°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit can cycle on and off. This cycling limits the dissipation of the regulator, protecting it from damage as a result of overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, limit junction temperature to 125°C maximum. To estimate the thermal margin in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, trigger thermal protection at least 40°C above the maximum expected ambient condition of a particular application. This configuration produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the TPS735-Q1 family of devices is designed to protect against overload conditions. This protection circuitry is not intended to replace proper heatsinking. Continuously running the TPS735-Q1 family of devices into thermal shutdown degrades device reliability.

#### 10.4 Package Mounting

Solder pad footprint recommendations for the TPS735-Q1 family of devices are available from the Texas Instruments web site at www.ti.com.

## 10.5 Power Dissipation

The ability to remove heat from the die is different for each package type, presenting different considerations in the PCB layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Performance data for JEDEC low- and high-K boards are given in the *Thermal Information* table. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers also improves the heatsink effectiveness.

Power dissipation depends on input voltage and load conditions. Power dissipation is equal to the product of the output current and the voltage drop across the output pass element, as shown in Equation 2.

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
 (2)

#### **NOTE**

When the device is used in a condition of high input and low output voltages,  $P_D$  can exceed the junction temperature rating even when the ambient temperature is at room temperature.

Equation 3 is an example calculation for the power dissipation (P<sub>D</sub>) of the DRB package.

$$P_D = (6.5 \text{ V} - 1.2 \text{ V}) \times 500 \text{ mA} = 2.65 \text{ W}$$
 (3)

Power dissipation can be minimized and greater efficiency can be achieved by using the lowest possible input voltage necessary to achieve the required output performance.

On the DRB package, the primary conduction path for heat is through the exposed thermal pad to the PCB. The pad can be connected to ground or left floating; however, the pad must be attached to an appropriate amount of copper PCB area to ensure the device does not overheat. The maximum allowable junction-to-ambient thermal resistance depends on the maximum ambient temperature, maximum device junction temperature, and power dissipation of the device. Use Equation 4 to calculate the maximum junction-to-ambient thermal resistance.

$$R_{\theta JA} = \frac{\left(125^{\circ}C - T_{A}\right)}{P_{D}} \tag{4}$$

# TEXAS INSTRUMENTS

## **Power Dissipation (continued)**

Knowing the maximum  $R_{\theta JA}$ , the minimum amount of PCB copper area needed for appropriate heatsinking can be estimated using Figure 23.



NOTE: The R<sub>BJA</sub> value at a board size of 9 in<sup>2</sup> (that is, 3 in × 3 in) is a JEDEC standard.

Figure 23. R<sub>0JA</sub> vs Board Size

Figure 23 shows the variation of  $R_{\theta JA}$  as a function of copper area in the board that is connected to the thermal pad. Figure 23 is intended only as a guideline to demonstrate the effects of heat spreading in the ground plane and is not to be used to calculate actual thermal performance.

#### NOTE

When the device is mounted on an application PCB, TI strongly recommends using  $\Psi_{JT}$  and  $\Psi_{JB}$ , as explained in the *Estimating Junction Temperature* section.

#### 10.6 Estimating Junction Temperature

Using the thermal metrics  $\Psi_{JT}$  and  $\Psi_{JB}$ , as shown in the *Thermal Information* table, the junction temperature can be estimated with the corresponding formulas (given in Equation 5).

$$\begin{split} \Psi_{JT}: \ T_J &= T_T + \Psi_{JT} \times \ P_D \\ \Psi_{JB}: \ T_J &= T_B + \Psi_{JB} \times \ P_D \end{split}$$

where:

16

- P<sub>D</sub> is the power dissipation calculated with Equation 2,
- T<sub>T</sub> is the temperature at the center-top of the device package, and
- T<sub>B</sub> is the PCB temperature measured 1 mm away from the device package on the PCB surface (as shown in Figure 24).



Figure 24. Measuring Points for  $T_T$  and  $T_B$ 



## **Estimating Junction Temperature (continued)**

#### NOTE

Both  $T_{\text{T}}$  and  $T_{\text{B}}$  can be measured on actual application boards using an infrared thermometer.

For more information about measuring  $T_T$  and  $T_B$ , see the application note, *Using New Thermal Metrics*, SBVA025.

According to Figure 25, the thermal metrics ( $\Psi_{JT}$  and  $\Psi_{JB}$ ) have very little dependency on copper area. Using  $\Psi_{JT}$  or  $\Psi_{JB}$  with Equation 5 is a good way to estimate  $T_J$  by simply measuring  $T_T$  or  $T_B$  on an application board.



Figure 25.  $\Psi_{JT}$  and  $\Psi_{JB}$  vs Board Size



## 11 Device and Documentation Support

#### 11.1 Device Support

#### 11.1.1 Device Nomenclature

Table 2. Device Nomenclature<sup>(1)</sup>

| PRODUCT                         | V <sub>OUT</sub>                                                                                                                                                                                                                                                                                                                                                             |
|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TPS735 <b>xx(x)</b> <i>yyyz</i> | <ul> <li>XX(X) is the nominal output voltage. For output voltages with a resolution of 100 mV, two digits are used in the ordering number; otherwise, three digits are used (for example, 33 = 3.3 V; 125 = 1.25 V).</li> <li>YYY is the package designator.</li> <li>Z is the tape and reel quantity (R = 3000, T = 250).</li> <li>01 is the adjustable version.</li> </ul> |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

## 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation, see the following:

- IC Package Thermal Metrics, SPRA953
- TPS735EVM-276 User Guide, SLVU256
- Using New Thermal Metrics, SBVA025

#### 11.3 Trademarks

PowerPAD is a trademark of Texas Instruments, Inc.

All other trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated family of devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

DRB (S-PVSON-N8)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Small Outline No-Lead (SON) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.



# DRB (S-PVSON-N8)

# PLASTIC SMALL OUTLINE NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206340-3/P 07/14

NOTE: All linear dimensions are in millimeters



# DRB (S-PVSON-N8)

# PLASTIC SMALL OUTLINE NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">https://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.







25-Feb-2015

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | _       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| TPS73501QDRBRQ1  | ACTIVE | SON          | DRB     | 8    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | 501DRB         | Samples |
| TPS73512QDRBRQ1  | ACTIVE | SON          | DRB     | 8    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | 512DRB         | Samples |
| TPS73515QDRBRQ1  | ACTIVE | SON          | DRB     | 8    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | 515DRB         | Samples |
| TPS73518QDRBRQ1  | ACTIVE | SON          | DRB     | 8    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | 518DRB         | Samples |
| TPS73525QDRBRQ1  | ACTIVE | SON          | DRB     | 8    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | 525DRB         | Samples |
| TPS73527QDRBRQ1  | ACTIVE | SON          | DRB     | 8    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | 527DRB         | Samples |
| TPS73530QDRBRQ1  | ACTIVE | SON          | DRB     | 8    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | 530DRB         | Samples |
| TPS73533QDRBRQ1  | ACTIVE | SON          | DRB     | 8    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | 533DRB         | Samples |

<sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



## PACKAGE OPTION ADDENDUM

25-Feb-2015

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS735-Q1:

Catalog: TPS735

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com 25-Feb-2015

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS73501QDRBRQ1 | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS73512QDRBRQ1 | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS73515QDRBRQ1 | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS73518QDRBRQ1 | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS73525QDRBRQ1 | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS73527QDRBRQ1 | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS73530QDRBRQ1 | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS73533QDRBRQ1 | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 25-Feb-2015



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS73501QDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS73512QDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS73515QDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS73518QDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS73525QDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS73527QDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS73530QDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS73533QDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity